

# M41T00

# Serial Access TIMEKEEPER®

### **FEATURES SUMMARY**

- 2.0 TO 5.5V CLOCK OPERATING VOLTAGE
- COUNTERS FOR SECONDS, MINUTES, HOURS, DAY, DATE, MONTH, YEARS, AND CENTURY
- YEAR 2000 COMPLIANT
- SOFTWARE CLOCK CALIBRATION
- AUTOMATIC SWITCH-OVER AND DESELECT CIRCUITRY
- I<sup>2</sup>C BUS COMPATIBLE
- ULTRA-LOW BATTERY SUPPLY CURRENT OF 1µA
- LOW OPERATING CURRENT OF 300µA
- BATTERY OR SUPER-CAP BACK-UP
- BATTERY BACK-UP NOT RECOMMENDED FOR 3.0V APPLICATIONS (CAPACITOR BACK-UP ONLY)
- OPERATING TEMPERATURE OF -40 TO 85°C
- AUTOMATIC LEAP YEAR COMPENSATION
- SPECIAL SOFTWARE PROGRAMMABLE OUTPUT



June 2004 1/21

# M41T00

# **TABLE OF CONTENTS**

| FEATURES SUMMARY                                 | 1    |
|--------------------------------------------------|------|
| Figure 1. Package                                | 1    |
| SUMMARY DESCRIPTION                              | 4    |
| Figure 2. Logic Diagram                          |      |
| Figure 3. SOIC Connections                       | 4    |
| Table 1. Signal Names                            | 4    |
| Figure 4. Block Diagram                          | 5    |
| OPERATION                                        | 6    |
| 2-Wire Bus Characteristics                       | 6    |
| Bus not busy                                     | 6    |
| Start data transfer                              | 6    |
| Stop data transfer                               | 6    |
| Data valid                                       |      |
| Acknowledge                                      |      |
| Figure 5. Serial Bus Data Transfer Sequence      |      |
| Figure 6. Acknowledgement Sequence               |      |
| Figure 7. Bus Timing Requirements Sequence       |      |
| Table 2. AC Characteristics                      |      |
| READ Mode                                        |      |
| Figure 8. Slave Address Location                 |      |
| Figure 9. READ Mode Sequence                     |      |
| Figure 10. Alternate READ Mode Sequence          |      |
| WRITE Mode.                                      |      |
| Data Retention Mode.                             |      |
| Figure 11.WRITE Mode Sequence                    |      |
| rigure 11.WKTTE Mode Sequence                    | . 10 |
| CLOCK OPERATION                                  |      |
| Table 3. Register Map                            | . 11 |
| Clock Calibration                                | . 12 |
| Figure 12.Crystal Accuracy Across Temperature    | . 13 |
| Figure 13.Clock Calibration                      | . 13 |
| Output Driver Pin                                | . 14 |
| Initial Power-on Defaults                        |      |
| MAXIMUM RATING                                   | . 14 |
| Table 4. Absolute Maximum Ratings                |      |
| Table 4. Absolute Maximum Ratings                | . 14 |
| DC AND AC PARAMETERS                             |      |
| Table 5. Operating and AC Measurement Conditions | . 15 |
| Figure 14.AC Testing Input/Output Waveform       |      |
| Table 6. Capacitance                             |      |
|                                                  |      |

# M41T00

| Table 7. DC Characteristics                                          | 16 |
|----------------------------------------------------------------------|----|
| Table 8. Crystal Electrical Characteristics                          |    |
| Figure 15.Power Down/Up Mode AC Waveforms                            | 17 |
| Table 9. Power Down/Up AC Characteristics                            | 17 |
| Table 10. Power Down/Up Trip Points DC Characteristics               | 17 |
| PACKAGE MECHANICAL INFORMATION                                       | 18 |
| Figure 16.SO8 – 8-lead Plastic Small Package Outline                 | 18 |
| Table 11. SO8 – 8-lead Plastic Small Outline Package Mechanical Data | 18 |
| PART NUMBERING                                                       | 19 |
| Table 12. Ordering Information Scheme                                | 19 |
| REVISION HISTORY                                                     | 20 |
| Table 13 Document Revision History                                   | 20 |

### SUMMARY DESCRIPTION

The M41T00 TIMEKEEPER® RAM is a low power Serial TIMEKEEPER with a built-in 32.768kHz oscillator (external crystal controlled). Eight bytes of the RAM are used for the clock/calendar function and are configured in binary coded decimal (BCD) format. Addresses and data are transferred serially via a two-line bi-directional bus. The built-in address register is incremented automatically after each WRITE or READ data byte.

The M41T00 clock has a built-in power sense circuit which detects power failures and automatical-

ly switches to the battery supply during power failures. The energy needed to sustain the RAM and clock operations can be supplied from a small lithium coin cell.

Typical data retention time is in excess of 5 years with a 50mA/h 3V lithium cell (see Data Retention Mode, page 10 for AC/DC Characteristics). The M41T00 is supplied in 8 lead Plastic Small Outline package.

Figure 2. Logic Diagram



**Table 1. Signal Names** 

| OSCI             | Oscillator Input                               |
|------------------|------------------------------------------------|
| ocso             | Oscillator Output                              |
| FT/OUT           | Frequency Test / Output Driver<br>(Open Drain) |
| SDA              | Serial Data Address Input / Output             |
| SCL              | Serial Clock                                   |
| V <sub>BAT</sub> | Battery Supply Voltage                         |
| Vcc              | Supply Voltage                                 |
| V <sub>SS</sub>  | Ground                                         |

Figure 3. SOIC Connections







#### OPERATION

The M41T00 clock operates as a slave device on the serial bus. Access is obtained by implementing a start condition followed by the correct slave address (D0h). The 8 bytes contained in the device can then be accessed sequentially in the following order:

- 1. Seconds Register
- 2. Minutes Register
- 3. Century/Hours Register
- 4. Day Register
- Date Register
- 6. Month Register
- 7. Years Register
- 8. Control Register

The M41T00 clock continually monitors  $V_{CC}$  for an out of tolerance condition. Should  $V_{CC}$  fall below  $V_{SO}$ , the device terminates an access in progress and resets the device address counter. Inputs to the device will not be recognized at this time to prevent erroneous data from being written to the device from an out of tolerance system. When  $V_{CC}$  falls below  $V_{SO}$ , the device automatically switches over to the battery and powers down into an ultra low current mode of operation to conserve battery life. Upon power-up, the device switches from battery to  $V_{CC}$  at  $V_{SO}$  and recognizes inputs.

#### 2-Wire Bus Characteristics

This bus is intended for communication between different ICs. It consists of two lines: one bi-directional for data signals (SDA) and one for clock signals (SCL). Both the SDA and the SCL lines must be connected to a positive supply voltage via a pull-up resistor.

The following protocol has been defined:

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is High. Changes in the data line while the clock line is High will be interpreted as control signals.

Accordingly, the following bus conditions have been defined:

**Bus not busy.** Both data and clock lines remain High.

**Start data transfer.** A change in the state of the data line, from High to Low, while the clock is High, defines the START condition.

**Stop data transfer.** A change in the state of the data line, from Low to High, while the clock is High, defines the STOP condition.

**Data valid.** The state of the data line represents valid data when after a start condition, the data line is stable for the duration of the High period of the clock signal. The data on the line may be changed during the Low period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a start condition and terminated with a stop condition. The number of data bytes transferred between the start and stop conditions is not limited. The information is transmitted byte-wide and each receiver acknowledges with a ninth bit.

By definition, a device that gives out a message is called "transmitter", the receiving device that gets the message is called "receiver". The device that controls the message is called "master". The devices that are controlled by the master are called "slaves".

**Acknowledge.** Each byte of eight bits is followed by one Acknowledge Bit. This Acknowledge Bit is a low level put on the bus by the receiver, whereas the master generates an extra acknowledge related clock pulse.

A slave receiver which is addressed is obliged to generate an acknowledge after the reception of each byte. Also, a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.

The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is a stable Low during the High period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master receiver must signal an end-of-data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this case, the transmitter must leave the data line High to enable the master to generate the STOP condition.





Figure 6. Acknowledgement Sequence





Figure 7. Bus Timing Requirements Sequence

Note: P = STOP and S = START

**Table 2. AC Characteristics** 

| Symbol                  | Parameter <sup>(1)</sup>                                                         | Min | Max | Unit |
|-------------------------|----------------------------------------------------------------------------------|-----|-----|------|
| f <sub>SCL</sub>        | SCL Clock Frequency                                                              | 0   | 100 | kHz  |
| t <sub>LOW</sub>        | Clock Low Period                                                                 | 4.7 |     | μs   |
| t <sub>HIGH</sub>       | Clock High Period                                                                | 4   |     | μs   |
| t <sub>R</sub>          | SDA and SCL Rise Time                                                            |     | 1   | μs   |
| t <sub>F</sub>          | SDA and SCL Fall Time                                                            |     | 300 | ns   |
| t <sub>HD:STA</sub>     | START Condition Hold Time (after this period the first clock pulse is generated) | 4   |     | μs   |
| t <sub>SU:STA</sub>     | START Condition Setup Time (only relevant for a repeated start condition)        | 4.7 |     | μs   |
| tsu:dat                 | Data Setup Time                                                                  | 250 |     | ns   |
| t <sub>HD:DAT</sub> (2) | Data Hold Time                                                                   | 0   |     | μs   |
| t <sub>SU:STO</sub>     | STOP Condition Setup Time                                                        | 4.7 |     | μs   |
| t <sub>BUF</sub>        | Time the bus must be free before a new transmission can start                    | 4.7 |     | μs   |

Note: 1. Valid for Ambient Operating Temperature: T<sub>A</sub> = -40 to 85°C; V<sub>CC</sub> = 2.0 to 5.5V (except where noted).

2. Transmitter must internally provide a hold time to bridge the undefined region (300ns max.) of the falling edge of SCL.

#### **READ Mode**

In this mode, the master reads the M41T00 slave after setting the slave address (see Figure 8). Following the WRITE Mode Control Bit (R/W = 0) and the Acknowledge Bit, the word address An is written to the on-chip address pointer. Next the START condition and slave address are repeated, followed by the READ Mode Control Bit (R/W = 1). At this point, the master transmitter becomes the master receiver. The data byte which was addressed will be transmitted and the master receiver will send an Acknowledge Bit to the slave transmitter. The address pointer is only incremented on reception of an Acknowledge Bit. The

M41T00 slave transmitter will now place the data byte at address  $A_{n+1}$  on the bus. The master receiver reads and acknowledges the new byte and the address pointer is incremented to  $A_{n+2}$ .

This cycle of reading consecutive addresses will continue until the master receiver sends a STOP condition to the slave transmitter.

An alternate READ Mode may also be implemented, whereby the master reads the M41T00 slave without first writing to the (volatile) address pointer. The first address that is read is the last one stored in the pointer (see Figure 10., page 10).

Figure 8. Slave Address Location



Figure 9. READ Mode Sequence



Figure 10. Alternate READ Mode Sequence



#### **WRITE Mode**

In this mode the master transmitter transmits to the M41T00 slave receiver. Bus protocol is shown in Figure 11., page 10. Following the START condition and slave address, a logic '0' (R/W = 0) is placed on the bus and indicates to the addressed device that word address An will follow and is to be written to the on-chip address pointer. The data word to be written to the memory is strobed in next and the internal address pointer is incremented to the next memory location within the RAM on the reception of an acknowledge clock. The M41T00

slave receiver will send an acknowledge clock to the master transmitter after it has received the slave address and again after it has received the word address and each data byte (see Figure 8).

#### **Data Retention Mode**

With valid  $V_{CC}$  applied, the M41T00 can be accessed as described above with READ or WRITE Cycles. Should the supply voltage decay, the M41T00 will automatically deselect, write protecting itself when  $V_{CC}$  falls (see Figure 15., page 17).

Figure 11. WRITE Mode Sequence



#### **CLOCK OPERATION**

The eight byte clock register (see Table 3) is used to both set the clock and to read the date and time from the clock, in a binary coded decimal format. Seconds, Minutes, and Hours are contained within the first three registers. Bits D6 and D7 of clock register 2 (Hours Register) contain the CENTURY ENABLE Bit (CEB) and the CENTURY Bit (CB). Setting CEB to a '1' will cause CB to toggle, either from '0' to '1' or from '1' to '0' at the turn of the century (depending upon its initial state). If CEB is set to a '0', CB will not toggle. Bits D0 through D2 of register 3 contain the Day (day of week). Registers 4, 5 and 6 contain the Date (day of month), Month and Years. The final register is the Control Register (this is described in the Clock Calibration section). Bit D7 of register 0 contains the STOP Bit (ST). Setting this bit to a '1' will cause the oscillator to stop. If the device is expected to spend a significant amount of time on the shelf, the oscillator may be stopped to reduce current drain. When reset to a '0' the oscillator restarts within one second. **Note:** In order to guarantee oscillator start-up after the initial power-up, set the ST Bit to a '1,' then reset this bit to a '0.' This sequence enables a "kick start" circuit which aids the oscillator start-up during worst case conditions of voltage and temperature

The seven Clock Registers may be read one byte at a time, or in a sequential block. The Control Register (Address location 7) may be accessed independently. Provision has been made to assure that a clock update does not occur while any of the seven clock addresses are being read. If a clock address is being read, an update of the clock registers will be delayed by 250ms to allow the READ to be completed before the update occurs. This will prevent a transition of data during the READ.

**Note:** This 250ms delay affects only the clock register update and does not alter the actual clock time.

Table 3. Register Map

| Address | Data               |      |            |       |       | Function/l  |      |       |               |           |  |      |       |
|---------|--------------------|------|------------|-------|-------|-------------|------|-------|---------------|-----------|--|------|-------|
| Address | D7                 | D6   | D5         | D4    | D3    | D2          | D1   | D0    | BCD For       | mat       |  |      |       |
| 0       | ST                 | 1    | 0 Second   | s     |       | Seco        | onds |       | Seconds       | 00-59     |  |      |       |
| 1       | Х                  | 1    | 10 Minutes | S     |       | Minutes     |      |       | Minutes       | 00-59     |  |      |       |
| 2       | CEB <sup>(1)</sup> | СВ   | 10 H       | lours |       | Hours       |      |       | Century/Hours | 0-1/00-23 |  |      |       |
| 3       | Х                  | Х    | Х          | Х     | Х     |             | Day  |       | Day           | 01-07     |  |      |       |
| 4       | Х                  | Х    | 10 [       | Date  |       | Da          | ite  |       | Date          | 01-31     |  |      |       |
| 5       | Х                  | Х    | Х          | 10 M. | Month |             |      | Month | 01-12         |           |  |      |       |
| 6       |                    | 10 Y | 10 Years   |       |       | Years       |      |       | Years         |           |  | Year | 00-99 |
| 7       | OUT                | FT   | S          |       | (     | Calibration | )    |       | Control       |           |  |      |       |

Keys: S = SIGN Bit

FT = FREQUENCY TEST Bit

ST = STOP Bit

OUT = Output level

X = Don't care
CEB = Century Enable Bit
CB = Century Bit

Note: 1. When CEB is set to '1', CB will toggle from '0' to '1' or from '1' to '0' at the turn of the century (dependent upon the initial value set). When CEB is set to '0', CB will not toggle.

#### **Clock Calibration**

The M41T00 is driven by a quartz controlled oscillator with a nominal frequency of 32,768Hz. The devices are tested not to exceed 35 ppm (parts per million) oscillator frequency error at 25°C, which equates to about ±1.53 minutes per month. With the calibration bits properly set, the accuracy of each M41T00 improves to better than ±2 ppm at 25°C.

The oscillation rate of any crystal changes with temperature (see Figure 12., page 13). Most clock chips compensate for crystal frequency and temperature shift error with cumbersome trim capacitors. The M41T00 design, however, employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 256 stage, as shown in Figure 13., page 13. The number of times pulses are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five-bit Calibration byte found in the Control Register. Adding counts speeds the clock up, subtracting counts slows the clock down. The Calibration byte occupies the five lower order bits (D4-D0) in the Control register (Addr 7). This byte can be set to represent any value between 0 and 31 in binary form. Bit D5 is a Sign Bit; '1' indicates positive calibration, '0' indicates negative calibration. Calibration occurs within a 64minute cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary '1' is loaded into the register, only the first 2 minutes in the 64 minute cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on.

Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every 125,829,120 actual oscillator cycles, that is +4.068 or -2.034 ppm of adjustment per calibration step in the calibration register. Assuming that the oscillator is in fact running at exactly 32,768Hz, each of the 31 increments in the Calibration byte would represent +10.7 or -5.35 seconds per month which corresponds to a total range of +5.5 or -2.75 minutes per month.

Two methods are available for ascertaining how much calibration a given M41T00 may require. The first involves simply setting the clock, letting it run for a month and comparing it to a known accurate reference (like WWV broadcasts). While that may seem crude, it allows the designer to give the end user the ability to calibrate his clock as his environment may require, even after the final product is packaged in a non-user serviceable enclosure. All the designer has to do is provide a simple utility that accessed the Calibration byte.

The second approach is better suited to a manufacturing environment, and involves the use of some test equipment. When the Frequency Test (FT) Bit, the seventh-most significant bit in the Control Register, is set to a '1', and the oscillator is running at 32,768Hz, the FT/OUT pin of the device will toggle at 512Hz. Any deviation from 512Hz indicates the degree and direction of oscillator frequency shift at the test temperature.

For example, a reading of 512.01024Hz would indicate a +20 ppm oscillator frequency error, requiring a -10(XX001010) to be loaded into the Calibration Byte for correction. Note that setting or changing the Calibration Byte does not affect the Frequency test output frequency.







### **Output Driver Pin**

When the FT Bit is not set, the FT/OUT pin becomes an output driver that reflects the contents of D7 of the control register. In other words, when D6 of location 7 is a zero and D7 of location 7 is a zero and then the FT/OUT pin will be driven low.

**Note:** The FT/OUT pin is open drain which requires an external pull-up resistor.

#### **Initial Power-on Defaults**

Upon initial application of power to the device, the FT Bit will be set to a '0' and the OUT Bit will be set to a '1'. All other Register bits will initially power-on in a random state.

#### **MAXIMUM RATING**

Stressing the device above the rating listed in the "Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is

not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

**Table 4. Absolute Maximum Ratings** 

| Symbol                          | Parameter                                                 | Value      | Unit |
|---------------------------------|-----------------------------------------------------------|------------|------|
| T <sub>A</sub>                  | Ambient Operating Temperature                             | -40 to 85  | °C   |
| T <sub>STG</sub> <sup>(1)</sup> | Storage Temperature (V <sub>CC</sub> Off, Oscillator Off) | -55 to 125 | °C   |
| V <sub>IO</sub>                 | Input or Output Voltages                                  | -0.3 to 7  | V    |
| Vcc                             | Supply Voltage                                            | -0.3 to 7  | V    |
| Io                              | Output Current                                            | 20         | mA   |
| P <sub>D</sub>                  | Power Dissipation                                         | 0.25       | W    |

Note: 1. For SO package, standard (SnPb) lead finish: Reflow at peak temperature of 225°C (total thermal budget not to exceed 180°C for between 90 to 150 seconds).

CAUTION: Negative undershoots below -0.3V are not allowed on any pin while in the Battery Back-up mode.

For SO package, Lead-free (Pb-free) lead finish: Reflow at peak temperature of 260°C (total thermal budget not to exceed 245°C for greater than 30 seconds).

## DC AND AC PARAMETERS

This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC Characteristic tables are derived from tests performed under the Measure-

ment Conditions listed in the relevant tables. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters.

**Table 5. Operating and AC Measurement Conditions** 

| Parameter                                       | M41T00                                   | Unit |
|-------------------------------------------------|------------------------------------------|------|
| Supply Voltage (V <sub>CC</sub> )               | 2.0 to 5.5                               | V    |
| Ambient Operating Temperature (T <sub>A</sub> ) | -40 to 85                                | °C   |
| Load Capacitance (C <sub>L</sub> )              | 100                                      | pF   |
| Input Rise and Fall Times                       | ≤ 5                                      | ns   |
| Input Pulse Voltages                            | 0.2V <sub>CC</sub> to 0.8V <sub>CC</sub> | V    |
| Input and Output Timing Ref. Voltages           | 0.3V <sub>CC</sub> to 0.7V <sub>CC</sub> | V    |

Note: Output Hi-Z is defined as the point where data is no longer driven.

Figure 14. AC Testing Input/Output Waveform



Table 6. Capacitance

| Symbol                          | Parameter <sup>(1,2)</sup>                        | Min | Max  | Unit |
|---------------------------------|---------------------------------------------------|-----|------|------|
| C <sub>IN</sub>                 | Input Capacitance (SCL)                           |     | 7    | pF   |
| C <sub>OUT</sub> <sup>(3)</sup> | Output Capacitance (SDA, FT/OUT)                  |     | 10   | pF   |
| t <sub>LP</sub>                 | Low-pass filter input time constant (SDA and SCL) | 250 | 1000 | ns   |

Note: 1. Effective capacitance measured with power supply at 5V; sampled only, not 100% tested.

- 2. At 25°C, f = 1MHz.
- 3. Outputs deselected.

**Table 7. DC Characteristics** 

| Symbol                          | Parameter                              | Test Condition <sup>(1)</sup>                                    | Min                 | Тур | Max                   | Unit |
|---------------------------------|----------------------------------------|------------------------------------------------------------------|---------------------|-----|-----------------------|------|
| ILI                             | Input Leakage Current                  | $0V \le V_{IN} \le V_{CC}$                                       |                     |     | ±1                    | μΑ   |
| I <sub>LO</sub>                 | Output Leakage Current                 | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub>                          |                     |     | ±1                    | μΑ   |
| I <sub>CC1</sub>                | Supply Current                         | Switch Frequency = 100kHz                                        |                     |     | 300                   | μΑ   |
| I <sub>CC2</sub>                | Supply Current (Standby)               | SCL, SDA = $V_{CC} - 0.3V$                                       |                     |     | 70                    | μA   |
| V <sub>IL</sub>                 | Input Low Voltage                      |                                                                  | -0.3                |     | 0.3 V <sub>CC</sub>   | V    |
| V <sub>IH</sub>                 | Input High Voltage                     |                                                                  | 0.7 V <sub>CC</sub> |     | V <sub>CC</sub> + 0.5 | V    |
| V <sub>OL</sub>                 | Output Low Voltage                     | I <sub>OL</sub> = 3mA                                            |                     |     | 0.4                   | V    |
|                                 | Pull-up Supply Voltage<br>(Open Drain) | FT/OUT                                                           |                     |     | 5.5                   | V    |
| V <sub>BAT</sub> <sup>(2)</sup> | Battery Supply Voltage                 |                                                                  | 2.5 <sup>(3)</sup>  | 3   | 3.5 <sup>(4)</sup>    | V    |
| I <sub>BAT</sub>                | Battery Supply Current                 | $T_A = 25$ °C, $V_{CC} = 0$ V,<br>Oscillator ON, $V_{BAT} = 3$ V |                     | 0.8 | 1                     | μА   |

- Note: 1. Valid for Ambient Operating Temperature:  $T_A = -40$  to  $85^{\circ}$ C;  $V_{CC} = 2.0$  to 5.5V (except where noted).
  - 2. STMicroelectronics recommends the RAYOVAC BR1225 or BR1632 (or equivalent) as the battery supply.
  - 3. After switchover (V<sub>SO</sub>), V<sub>BAT</sub>(min) can be 2.0V for crystal with R<sub>S</sub> = 40K $\Omega$ . 4. For rechargeable back-up, V<sub>BAT</sub>(max) may be considered V<sub>CC</sub>.

**Table 8. Crystal Electrical Characteristics** 

| Symbol         | Parameter <sup>(1,2)</sup> | Min | Тур    | Max | Unit |
|----------------|----------------------------|-----|--------|-----|------|
| f <sub>O</sub> | Resonant Frequency         |     | 32.768 |     | KHz  |
| R <sub>S</sub> | Series Resistance          |     |        | 60  | ΚΩ   |
| CL             | Load Capacitance           |     | 12.5   |     | pF   |

Note: 1. These values are externally supplied. STMicroelectronics recommends the KDS DT-38: 1TA/1TC252E127, Tuning Fork Type (thruhole) or the DMX-26S: 1TJS125FH2A212, (SMD) quartz crystal for industrial temperature operations. KDS can be contacted at kouhou@kdsj.co.jp or http://www.kdsj.co.jp for further information on this crystal type.

2. Load capacitors are integrated within the M41T00. Circuit board layout considerations for the 32.768kHz crystal of minimum trace lengths and isolation from RF generating signals should be taken into account.

Figure 15. Power Down/Up Mode AC Waveforms



Table 9. Power Down/Up AC Characteristics

| Symbol                          | Parameter <sup>(1)</sup>                         | Min | Max | Unit |
|---------------------------------|--------------------------------------------------|-----|-----|------|
| t <sub>PD</sub>                 | SCL and SDA at V <sub>IH</sub> before Power Down | 0   |     | ns   |
| t <sub>REC</sub> <sup>(2)</sup> | SCL and SDA at V <sub>IH</sub> after Power Up    | 10  |     | μs   |

Note: 1. Valid for Ambient Operating Temperature:  $T_A = -40$  to  $85^{\circ}C$ ;  $V_{CC} = 2.0$  to 5.5V (except where noted).

Table 10. Power Down/Up Trip Points DC Characteristics

| Symbol                         | Parameter <sup>(1,2)</sup>         | Min                     | Тур                     | Max <sup>(3)</sup>      | Unit |
|--------------------------------|------------------------------------|-------------------------|-------------------------|-------------------------|------|
| V <sub>SO</sub> <sup>(4)</sup> | Battery Back-up Switchover Voltage | V <sub>BAT</sub> – 0.80 | V <sub>BAT</sub> – 0.50 | V <sub>BAT</sub> – 0.30 | V    |

Note: 1. Valid for Ambient Operating Temperature:  $T_A = -40$  to  $85^{\circ}C$ ;  $V_{CC} = 2.0$  to 5.5V (except where noted).

- 2. All voltages referenced to V<sub>SS</sub>.
- 3. In 3.3V application, if initial battery voltage is ≥ 3.4V, it may be necessary to reduce battery voltage (i.e., through wave soldering the battery) in order to avoid inadvertent switchover/deselection for V<sub>CC</sub> − 10% operation.
- 4. Switch-over and deselect point.

<sup>2.</sup> V<sub>CC</sub> fall time should not exceed 5mV/μs.

# PACKAGE MECHANICAL INFORMATION

Figure 16. SO8 – 8-lead Plastic Small Package Outline



Note: Drawing is not to scale.

Table 11. SO8 – 8-lead Plastic Small Outline Package Mechanical Data

|      | 1    |      |      |        |       |       |
|------|------|------|------|--------|-------|-------|
| Symb | mm   |      |      | inches |       |       |
|      | Тур  | Min  | Max  | Тур    | Min   | Max   |
| А    |      | 1.35 | 1.75 |        | 0.053 | 0.069 |
| A1   |      | 0.10 | 0.25 |        | 0.004 | 0.010 |
| В    |      | 0.33 | 0.51 |        | 0.013 | 0.020 |
| С    |      | 0.19 | 0.25 |        | 0.007 | 0.010 |
| D    |      | 4.80 | 5.00 |        | 0.189 | 0.197 |
| E    |      | 3.80 | 4.00 |        | 0.150 | 0.157 |
| е    | 1.27 | -    | -    | 0.050  | -     | -     |
| Н    |      | 5.80 | 6.20 |        | 0.228 | 0.244 |
| h    |      | 0.25 | 0.50 |        | 0.010 | 0.020 |
| L    |      | 0.40 | 0.90 |        | 0.016 | 0.035 |
| α    |      | 0°   | 8°   |        | 0°    | 8°    |
| N    | 8    |      |      | 8      |       |       |
| СР   |      |      | 0.10 |        |       | 0.004 |

## **PART NUMBERING**

## **Table 12. Ordering Information Scheme**



E = Lead-free Package (ECO®PACK®), Tubes

F = Lead-free Package (ECO®PACK®), Tape & Reel

TR = Tape & Reel (Not for New Design - Use F)

For other options, or for more information on any aspect of this device, please contact the ST Sales Office nearest you.

# **REVISION HISTORY**

**Table 13. Document Revision History** 

| Date       | Version | Revision Details                                                                                                                                            |  |  |
|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| March 1999 | 1.0     | First Issue                                                                                                                                                 |  |  |
| 05/15/00   | 1.1     | AC Characteristic conditions changed (Table 2)                                                                                                              |  |  |
| 07/25/00   | 1.2     | Crystal Electrical Characteristics: R <sub>S</sub> Max changed (Table 8)                                                                                    |  |  |
| 12/12/00   | 1.3     | Edit V <sub>SO</sub> (Table 10)                                                                                                                             |  |  |
| 01/24/01   | 2.0     | Reformatted                                                                                                                                                 |  |  |
| 02/27/01   | 3.0     | Document Status changed                                                                                                                                     |  |  |
| 07/17/01   | 3.1     | Change to DC and AC Characteristics (Tables 7, 2); added temp./voltage info. to tables (Table 6, 7, 8, 2, 9, 10)                                            |  |  |
| 11/27/01   | 3.2     | Features, (page 1); DC Characteristics (Table 7); Crystal Electrical (Table 8); Power Down/Up Trip Points (Table 10) changes; add table footnote (Table 10) |  |  |
| 01/21.02   | 3.3     | Fix table footnotes (Table 7, 8)                                                                                                                            |  |  |
| 05/13/02   | 3.4     | Modify reflow time and temperature footnote (Table 4)                                                                                                       |  |  |
| 06/05/02   | 3.5     | Corrected operating voltage (Table 12)                                                                                                                      |  |  |
| 07/03/02   | 3.6     | Modify "Clock Operation" text, Crystal Electrical Characteristics table footnote (Table 8)                                                                  |  |  |
| 11/07/02   | 3.7     | Correct figure name (Figure 1)                                                                                                                              |  |  |
| 15-Jun-04  | 4.0     | Reformatted; add Lead-free information; update characteristics (Figure 12; Table 4, 7, 12)                                                                  |  |  |

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics.

All other names are the property of their respective owners.

© 2004 STMicroelectronics - All rights reserved

STMicroelectronics GROUP OF COMPANIES

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore Spain - Sweden - Switzerland - United Kingdom - United States

www.st.com