

#### Contents

| Glossary                           | . 2 |
|------------------------------------|-----|
| Stratix® FPGA Series               | .3  |
| HardCopy® ASIC Series              | 17  |
| Arria® FPGA Series                 | 21  |
| Cyclone® FPGA Series               | 27  |
| MAX® CPLD Series                   | 37  |
| Quartus® II Software               | 41  |
| Embedded Processing                | 44  |
| Intellectual Property              | 47  |
| Development Kits                   | 52  |
| Training                           | 64  |
| Protocols, Devices, and Data Rates | 69  |
| Configuration Devices              | 73  |
| Ordering Codes                     | 74  |

www.altera.com/selector

Altera delivers the broadest portfolio of custom logic devices—FPGAs, ASICs, and CPLDs. This uniquely positions us to bring your great ideas to life faster, better, and more cost effectively. You can count on it.

#### **FPGAs**

Altera® FPGAs give you the best performance, the lowest power, and the widest range of densities. We have three classes of FPGAs to meet your needs, all optimized for value. Our flagship Stratix series delivers the industry's highest density and performance FPGAs, while our Arria series is perfect for high-performance computation functionality and keeping costs down. Choose the Cyclone series for the lowest power and cost in high-volume, cost-sensitive applications.



#### Stratix V FPGAs

Highest performance designs, highest logic- and memory-density designs, and ASIC prototyping

#### Arria II FPGAs

Cost-sensitive applications that require high-performance computation functionality such as digital signal processing (DSP)

#### Cyclone IV FPGAs

High-volume applications at the lowest cost and lowest power

#### **ASICs**

If you are looking for an ASIC, stop here. Prototype your designs with our Stratix series FPGAs. Then take advantage of a seamless path to HardCopy series ASICs for volume production. You'll benefit from the shortest time to market, lowest risk, and lowest overall ASIC development costs.

#### **CPLDs**

For glue logic and any control functions, our non-volatile MAX series comprises the market's lowest cost CPLDs—a single-chip solution, great for interface bridging, level shifting, I/O expansion, or management of analog I/Os.

# Productivity-Enhancing Design Software, Embedded Processing, Intellectual Property (IP), and Development Kits

With Altera, you get a complete design environment and a wide choice of design tools – all built to work together easily so your designs are up and running fast. You can try one of our training classes to get a jump start on your designs. Choose Altera and see how we will enhance your productivity and make a difference to your bottom line.

Turn the page to get the specification overview of our latest FPGAs, ASICs, and CPLDs, as well as our extended line of products and services. Our broad product portfolio ensures you get the complete and best design solution.

# **Glossary**

Below is a glossary of helpful terms to bring you up to speed on Altera devices.

| Term                                  | Definition                                                                                                                                                                                                                                                                                                                 |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Adaptive logic module (ALM)           | Logic building block, used by some Altera devices, which provides advanced features with efficient logic utilization. Each ALM contains a variety of look-up table (LUT)-based resources that can be divided between two combinational adaptive LUTs (ALUTs).                                                              |
| Configuration via Protocol (CvP)      | CvP is a configuration method that enables you to configure the FPGA using industry-standard protocols. Currently CvP supports only the PCI Express® (PCIe®) protocol.                                                                                                                                                     |
| Embedded HardCopy Blocks              | These metal-programmable hard IP blocks deliver up to 14M ASIC gates or up to 700K additional logic elements (LEs) to harden standard or logic-intensive applications.                                                                                                                                                     |
| Equivalent LE                         | Device density represented as a comparable amount of LEs, which uses the 4-input LUT as a basis.                                                                                                                                                                                                                           |
| Fractional phase-locked loops (fPLL)  | A phase-locked loop (PLL) in the core fabric, fPLLs provide increased flexibility as an additional clocking source for the transceiver, replacing external voltage-controlled crystal oscillators (VCXOs).                                                                                                                 |
| Global clock networks                 | Global clocks can drive throughout the entire device, serving as low-skew clock sources for functional blocks such as ALMs, DSP blocks, TriMatrix memory blocks, and PLLs. See regional clocks and periphery clocks for more clock network information.                                                                    |
| LE                                    | Logic building block, used by some Altera devices, that includes a 4-input LUT, a programmable register, and a carry chain connection. See device handbooks for more information.                                                                                                                                          |
| Macrocells                            | Similar to LEs, this is the measure of density in MAX series CPLDs.                                                                                                                                                                                                                                                        |
| Memory logic array blocks (MLABs)     | MLABs are dual-purpose blocks, configurable as regular logic array blocks or as memory blocks.                                                                                                                                                                                                                             |
| On-chip termination (OCT)             | Support for driver impedance matching and series termination, which eliminates the need for external resistors, improves signal integrity, and simplifies board design. On-chip series, parallel, and differential termination resistors are configurable via Quartus II software.                                         |
| Periphery clocks (PCLKs)              | PCLKs are a collection of individual clock networks driven from the periphery of the device. PCLKs can be used instead of general-purpose routing to drive signals into and out of the device.                                                                                                                             |
| Plug & Play Signal Integrity          | This capability, consisting of Altera's adaptive dispersion engine and hot socketing, lets you change the position of backplane cards on the fly, without having to manually configure your backplane equalization settings.                                                                                               |
| Programmable Power Technology         | This feature automatically optimizes logic, DSP, and memory blocks for the lowest power at the required performance. Only the blocks with critical-path logic need to be in high-performance mode; all others are in low-power mode.                                                                                       |
| Real-time in-system programming (ISP) | This capability allows you to program a MAX II device while the device is still in operation. The new design only replaces the existing design when there is a power cycle to the device. This way, you can perform in-field updates to the MAX II device at any time without affecting the operation of the whole system. |
| Regional clocks                       | Regional clocks are device quadrant-oriented and provide the lowest clock delay and skew for logic contained within a single device quadrant.                                                                                                                                                                              |
| System on a chip (SoC)                | An SoC is an embedded system that consists of a processor, peripherals, and custom hardware integrated on a single device.                                                                                                                                                                                                 |
| Variable-precision DSP blocks         | These integrated blocks provide native support for signal processing of varying precisions—for example, 9x9, 27x27, and 18x36—in a sum or independent mode.                                                                                                                                                                |

#### www.altera.com/selector

The following features, packages, and I/O matrices give you an overview of our devices. To get the full story, check out our online selector guide: www.altera.com/selector.

|                           |                                                   | Stratix V GT FPGAs (0.85 V), Up to 28G Transceivers <sup>1</sup>                                                                                                                                 |                                                                                          |  |  |  |  |
|---------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--|--|--|--|
|                           |                                                   | 5SGTC5                                                                                                                                                                                           | 5SGTC7                                                                                   |  |  |  |  |
|                           | ALMs                                              | 160,500                                                                                                                                                                                          | 234,750                                                                                  |  |  |  |  |
|                           | Equivalent LEs                                    | 425,000                                                                                                                                                                                          | 622,000                                                                                  |  |  |  |  |
|                           | Registers <sup>2</sup>                            | 642,000                                                                                                                                                                                          | 939,000                                                                                  |  |  |  |  |
| eq                        | M20K memory blocks                                | 2,304                                                                                                                                                                                            | 2,560                                                                                    |  |  |  |  |
| Spe                       | M20K memory (Mb)                                  | 45                                                                                                                                                                                               | 50                                                                                       |  |  |  |  |
| and                       | MLAB memory (Mb)                                  | 4.89                                                                                                                                                                                             | 7.16                                                                                     |  |  |  |  |
| Density and Speed         | 18-bit x 18-bit multipliers                       | 512                                                                                                                                                                                              | 512                                                                                      |  |  |  |  |
| De                        | 27-bit x 27-bit DSP blocks                        | 256                                                                                                                                                                                              | 256                                                                                      |  |  |  |  |
|                           | Speed grades: FPGA fabric<br>(fastest to slowest) | -2, -:                                                                                                                                                                                           | -2, -3, -4                                                                               |  |  |  |  |
|                           | Speed grades: transceiver (fastest to slowest)    | -1, -2, -3                                                                                                                                                                                       |                                                                                          |  |  |  |  |
| - E                       | Global clock networks                             | 16                                                                                                                                                                                               |                                                                                          |  |  |  |  |
| ctur                      | Regional clock networks                           | 92                                                                                                                                                                                               |                                                                                          |  |  |  |  |
| Architectural<br>Features | Design security                                   | ·                                                                                                                                                                                                | ,                                                                                        |  |  |  |  |
| Ā _                       | HardCopy series device support                    | Contact                                                                                                                                                                                          | t Altera                                                                                 |  |  |  |  |
|                           | I/O voltage levels supported (V)                  | 1.2, 1.5, 1.                                                                                                                                                                                     | 8, 2.5, 3.3 <sup>2</sup>                                                                 |  |  |  |  |
| v                         | I/O standards supported                           | LVTTL, LVCMOS, PCI <sup>TM</sup> , PCI-X <sup>TM</sup> , LVDS, min<br>Differential SSTL-18, Differential SSTL-2,<br>Differential HSTL-18, SSTL-15 (I and II<br>1.2-V HSTL (I and II), 1.5-V HSTI | Differential HSTL-12, Differential HSTL-5,<br>I), SSTL-18 (I and II), SSTL-2 (I and II), |  |  |  |  |
| ture                      | LVDS channels, 1.4 Gbps (receive/transmit)        | 150                                                                                                                                                                                              | 150                                                                                      |  |  |  |  |
| //O Features              | Embedded DPA circuitry                            |                                                                                                                                                                                                  | ,                                                                                        |  |  |  |  |
| 2                         | Series, parallel, and differential OCT            |                                                                                                                                                                                                  |                                                                                          |  |  |  |  |
|                           | Transceiver (SERDES) channels (28G/12.5 Gbps)     | 4/32                                                                                                                                                                                             | 4/32                                                                                     |  |  |  |  |
|                           | PCIe hard IP blocks                               | 1                                                                                                                                                                                                | 1                                                                                        |  |  |  |  |
|                           | 100-Gbps Ethernet (100GbE) hard IP blocks         | Yes                                                                                                                                                                                              | Yes                                                                                      |  |  |  |  |
|                           | Memory devices supported                          | DDR3, DDR2, DDR, QI                                                                                                                                                                              | DR II, RLDRAM II, SDR                                                                    |  |  |  |  |

<sup>&</sup>lt;sup>1</sup>All data is preliminary.

<sup>&</sup>lt;sup>2</sup>3.3-V compliant, requires a 3-V power supply.

## **Stratix V GX FPGA Features**

|                           |                                                |              | Stratix V GX FPGAs (0.85 V), Up to 14.1-Gbps Transceivers <sup>1</sup> |                                                        |                  |                          |                |                 |          |  |
|---------------------------|------------------------------------------------|--------------|------------------------------------------------------------------------|--------------------------------------------------------|------------------|--------------------------|----------------|-----------------|----------|--|
|                           |                                                | 5SGXA3       | 5SGXA4                                                                 | 5SGXA5                                                 | 5SGXA7           | 5SGXA9                   | 5SGXAB         | 5SGXB5          | 5SGXB6   |  |
|                           | ALMs                                           | 75,500       | 113,000                                                                | 160,500                                                | 234,750          | 317,000                  | 358,500        | 185,000         | 225,000  |  |
|                           | Equivalent LEs                                 | 200,000      | 300,000                                                                | 425,000                                                | 622,000          | 840,000                  | 950,000        | 490,000         | 597,000  |  |
|                           | Registers <sup>2</sup>                         | 302,000      | 452,000                                                                | 642,000                                                | 939,000          | 1,268,000                | 1,434,000      | 740,000         | 901,000  |  |
| ъ                         | M20K memory blocks                             | 800          | 1,316                                                                  | 2,304                                                  | 2,560            | 2,640                    | 2,640          | 2,100           | 2,660    |  |
| Spee                      | M20K memory (Mb)                               | 16           | 26                                                                     | 45                                                     | 50               | 52                       | 52             | 41              | 52       |  |
| and 9                     | MLAB memory (Mb)                               | 2.3          | 3.44                                                                   | 4.89                                                   | 7.16             | 9.67                     | 12.12          | 5.65            | 6.87     |  |
| Density and Speed         | 18-bit x 18-bit multipliers                    | 376          | 376                                                                    | 512                                                    | 512              | 704                      | 704            | 798             | 798      |  |
| Den                       | 27-bit x 27-bit<br>DSP blocks                  | 188          | 188                                                                    | 256                                                    | 256              | 352                      | 352            | 399             | 399      |  |
|                           | Speed grades: FPGA fabric (fastest to slowest) | -2, -3, -4   |                                                                        |                                                        |                  |                          |                |                 |          |  |
|                           | Speed grades: transceiver (fastest to slowest) | -1, -2, -3   |                                                                        |                                                        |                  |                          |                |                 |          |  |
| <u>-</u>                  | Global clock networks                          | 16           |                                                                        |                                                        |                  |                          |                |                 |          |  |
| ctura                     | Regional clock networks                        | 92           |                                                                        |                                                        |                  |                          |                |                 |          |  |
| Architectural<br>Features | Design security                                | ✓            |                                                                        |                                                        |                  |                          |                |                 |          |  |
| Arc                       | HardCopy series device support                 | $\checkmark$ |                                                                        |                                                        |                  |                          |                |                 |          |  |
|                           | I/O voltage levels<br>supported (V)            |              |                                                                        |                                                        | 1.2, 1.5, 1.     | 8, 2.5, 3.3 <sup>2</sup> |                |                 |          |  |
|                           | I/O standards supported                        | Differer     | ntial SSTL-2, Di                                                       | CI-X, LVDS, mi<br>ifferential HSTI<br>TL-2 (I and II), | -12, Different   | ial HSTL-5, Dif          | ferential HSTL | -18, SSTL-15 (I | and II), |  |
| I/O Features              | LVDS channels, 1.4 Gbps (receive/transmit)     | 156          | 156                                                                    | 210                                                    | 210              | 210                      | 210            | 150             | 150      |  |
| Feat                      | Embedded DPA circuitry                         |              |                                                                        |                                                        | <b>✓</b>         |                          |                |                 |          |  |
| 0/1                       | Series, parallel, and differential OCT         |              |                                                                        |                                                        |                  | /                        |                |                 |          |  |
|                           | Transceiver (SERDES) channels (14.1 Gbps)      | 24<br>or 36  | 24<br>or 36                                                            | 24,<br>36, or 48                                       | 24,<br>36, or 48 | 36<br>or 48              | 36<br>or 48    | 66              | 66       |  |
|                           | PCIe hard IP blocks                            | 1 or 2       | 1 or 2                                                                 | 1 or 4                                                 | 1 or 4           | 1 or 4                   | 1 or 4         | 1 or 4          | 1 or 4   |  |
|                           | 100GbE hard IP blocks                          | No           | No                                                                     | Yes                                                    | Yes              | No                       | No             | No              | No       |  |
|                           | Memory devices supported                       |              |                                                                        | DDR3, [                                                | DDR2, DDR, QI    | or II, Rldram            | II, SDR        |                 |          |  |

<sup>&</sup>lt;sup>1</sup>All data is preliminary.

<sup>&</sup>lt;sup>2</sup>3.3-V compliant, requires a 3-V power supply.

#### **Stratix V GS FPGA Features**

|                           |                                                |                | Stratix V GS                                                           | FPGAs (0.85 V), U   | p to 14.1-Gbps 1         | Fransceivers <sup>1</sup> |                 |  |  |  |
|---------------------------|------------------------------------------------|----------------|------------------------------------------------------------------------|---------------------|--------------------------|---------------------------|-----------------|--|--|--|
|                           |                                                | 5SGSD2         | 5SGSD3                                                                 | 5SGSD4              | 5SGSD5                   | 5SGSD6                    | 5SGSD8          |  |  |  |
|                           | ALMs                                           | 49,000         | 89,000                                                                 | 125,000             | 174,000                  | 220,000                   | 265,000         |  |  |  |
|                           | Equivalent LEs                                 | 130,000        | 236,000                                                                | 332,000             | 462,000                  | 583,000                   | 703,000         |  |  |  |
|                           | Registers <sup>2</sup>                         | 196,000        | 356,000                                                                | 500,000             | 696,000                  | 880,000                   | 1,060,000       |  |  |  |
| pa                        | M20K memory blocks                             | 450            | 688                                                                    | 1,062               | 1,950                    | 2,320                     | 2,688           |  |  |  |
| Spe                       | M20K memory (Mb)                               | 9              | 14                                                                     | 22                  | 40                       | 48                        | 55              |  |  |  |
| Density and Speed         | MLAB memory (Mb)                               | 1.50           | 2.70                                                                   | 3.80                | 5.30                     | 6.70                      | 8.10            |  |  |  |
| nsity                     | 18-bit x 18-bit multipliers                    | 650            | 1,260                                                                  | 1,892               | 2,966                    | 3,550                     | 4,096           |  |  |  |
| De                        | 27-bit x 27-bit DSP blocks                     | 325            | 630                                                                    | 946                 | 1,483                    | 1,775                     | 2,048           |  |  |  |
|                           | Speed grades: FPGA fabric (fastest to slowest) | -2, -3, -4     |                                                                        |                     |                          |                           |                 |  |  |  |
|                           | Speed grades: transceiver (fastest to slowest) | -1, -2, -3     |                                                                        |                     |                          |                           |                 |  |  |  |
| _                         | Global clock networks                          | 16             |                                                                        |                     |                          |                           |                 |  |  |  |
| ctura                     | Regional clock networks                        | 92             |                                                                        |                     |                          |                           |                 |  |  |  |
| Architectural<br>Features | Design security                                |                | ✓                                                                      |                     |                          |                           |                 |  |  |  |
| Arc                       | HardCopy series device support                 |                | ✓                                                                      |                     |                          |                           |                 |  |  |  |
|                           | I/O voltage levels supported (V)               |                |                                                                        | 1.2, 1.5, 1.8       | 3, 2.5, 3.3 <sup>2</sup> |                           |                 |  |  |  |
|                           | I/O standards supported                        | Differential S | OS, PCI, PCI-X, LVDS<br>STL-2, Differential I<br>nd II), SSTL-2 (I and | HSTL-12, Differenti | al HSTL-5, Differer      | ntial HSTL-18, SSTL       | -15 (I and II), |  |  |  |
| I/O Features              | LVDS channels, 1.4 Gbps (receive/transmit)     | 100            | 125                                                                    | 140                 | 175                      | 225                       | 225             |  |  |  |
| Feat                      | Embedded DPA circuitry                         |                |                                                                        | /                   |                          |                           |                 |  |  |  |
| 0/1                       | Series, parallel, and differential OCT         |                |                                                                        | ✓                   | •                        |                           |                 |  |  |  |
|                           | Transceiver (SERDES) channels (14.1 Gbps)      | 12             | 18                                                                     | 36                  | 36                       | 48                        | 48              |  |  |  |
|                           | PCIe hard IP blocks                            | 1              | 1                                                                      | 1                   | 1                        | 1 or 2                    | 1 or 2          |  |  |  |
|                           | 100GbE hard IP blocks                          |                |                                                                        | No                  | 0                        |                           |                 |  |  |  |
|                           | Memory devices supported                       |                | DDI                                                                    | R3, DDR2, DDR, QD   | R II, RLDRAM II, S       | DR                        |                 |  |  |  |

<sup>&</sup>lt;sup>1</sup>All data is preliminary.

<sup>&</sup>lt;sup>2</sup>3.3-V compliant, requires a 3-V power supply.

## **Stratix V E FPGA Features**

|                           |                                                | Stratix V E F                                                                                   | PGAs (0.85 V)¹                                                                                                                                                                 |  |  |  |
|---------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                           |                                                | 5SEE9                                                                                           | 5SEEB                                                                                                                                                                          |  |  |  |
|                           | ALMs                                           | 317,000                                                                                         | 358,500                                                                                                                                                                        |  |  |  |
|                           | Equivalent LEs                                 | 840,000                                                                                         | 950,000                                                                                                                                                                        |  |  |  |
| -                         | Registers <sup>2</sup>                         | 1,268,000                                                                                       | 1,434,000                                                                                                                                                                      |  |  |  |
| bee                       | M20K memory blocks                             | 2,640 2,640                                                                                     |                                                                                                                                                                                |  |  |  |
| 3 pue                     | M20K memory (Mb)                               | 52                                                                                              | 52                                                                                                                                                                             |  |  |  |
| Density and Speed         | MLAB memory (Mb)                               | 9.67                                                                                            | 12.12                                                                                                                                                                          |  |  |  |
| Den                       | 18-bit x 18-bit multipliers                    | 704                                                                                             | 704                                                                                                                                                                            |  |  |  |
|                           | 27-bit x 27-bit DSP blocks                     | 352 352                                                                                         |                                                                                                                                                                                |  |  |  |
|                           | Speed grades: FPGA fabric (fastest to slowest) | -3, -4                                                                                          |                                                                                                                                                                                |  |  |  |
| а                         | Global clock networks                          | 16                                                                                              |                                                                                                                                                                                |  |  |  |
| ctur                      | Regional clock networks                        | 9                                                                                               | 92                                                                                                                                                                             |  |  |  |
| Architectural<br>Features | Design security                                |                                                                                                 | <b>√</b>                                                                                                                                                                       |  |  |  |
| Ar                        | HardCopy series device support                 |                                                                                                 | ✓                                                                                                                                                                              |  |  |  |
|                           | I/O voltage levels supported (V)               | 1.2, 1.5, 1                                                                                     | .8, 2.5, 3.3 <sup>2</sup>                                                                                                                                                      |  |  |  |
| tures                     | I/O standards supported                        | Differential SSTL-18, Differential SSTL-2, Differ<br>HSTL-18, SSTL-15 (I and II), SSTL-18 (I an | LVDS, RSDS, LVPECL, Differential SSTL-15,<br>rential HSTL-12, Differential HSTL-5, Differential<br>d II), SSTL-2 (I and II), 1.2-V HSTL (I and II),<br>, 1.8-V HSTL (I and II) |  |  |  |
| I/O Features              | LVDS channels, 1.4 Gbps<br>(receive/transmit)  | 210                                                                                             | 210                                                                                                                                                                            |  |  |  |
|                           | Embedded DPA circuitry                         |                                                                                                 | ✓                                                                                                                                                                              |  |  |  |
|                           | Series, parallel, and differential OCT         |                                                                                                 | <b>/</b>                                                                                                                                                                       |  |  |  |
|                           | 100GbE hard IP blocks                          | 1                                                                                               | No                                                                                                                                                                             |  |  |  |
|                           | Memory devices supported                       | DDR3, DDR2, DDR, Q                                                                              | DR II, RLDRAM II, SDR                                                                                                                                                          |  |  |  |

<sup>&</sup>lt;sup>1</sup>All data is preliminary.

<sup>&</sup>lt;sup>2</sup>3.3-V compliant, requires a 3-V power supply.

#### **Stratix IV GT FPGA Features**

|                        |                                                                          |                 | Stratix IV           | GT FPGAs (0.95 \      | V), 11.3-Gbps Tra                                                 | nsceivers <sup>1</sup> |                  |  |
|------------------------|--------------------------------------------------------------------------|-----------------|----------------------|-----------------------|-------------------------------------------------------------------|------------------------|------------------|--|
|                        |                                                                          | EP4S40G2        | EP4S40G5             | EP4S100G2             | EP4S100G3                                                         | EP4S100G4              | EP4S100G5        |  |
|                        | ALMs                                                                     | 91,200          | 212,480              | 91,200                | 116,480                                                           | 141,440                | 212,480          |  |
|                        | Equivalent LEs                                                           | 228,000         | 531,200              | 228,000               | 291,200                                                           | 353,600                | 531,200          |  |
| -                      | Registers <sup>2</sup>                                                   | 182,400         | 424,960              | 182,400               | 232,960                                                           | 282,880                | 424,960          |  |
| bee                    | M9K memory blocks                                                        | 1,235           | 1,280                | 1,235                 | 936                                                               | 1,248                  | 1,280            |  |
| and S                  | M144K memory blocks                                                      | 22              | 64                   | 22                    | 36                                                                | 48                     | 64               |  |
| Density and Speed      | MLAB memory (Kb)                                                         | 2,850           | 6,640                | 2,850                 | 3,640                                                             | 4,420                  | 6,640            |  |
| Den                    | Embedded memory (Kb)                                                     | 14,283          | 20,736               | 14,283                | 13,608                                                            | 18,144                 | 20,736           |  |
|                        | 18-bit x 18-bit multipliers                                              | 1,288           | 1,024                | 1,288                 | 832                                                               | 1,024                  | 1,024            |  |
|                        | Speed grades<br>(fastest to slowest)                                     |                 |                      | -1, -:                | 2, -3                                                             |                        |                  |  |
|                        | Global clock networks                                                    |                 |                      | 1                     | 6                                                                 |                        |                  |  |
| es                     | Regional clock networks                                                  | 64              | 88                   | 64                    | 88                                                                | 88                     | 88               |  |
| atm                    | Periphery clock networks                                                 | 88              | 112                  | 88                    | 112                                                               | 112                    | 112              |  |
| Fe Fe                  | PLLs/unique outputs                                                      | 8/68            | 8/68                 | 8/68                  | 12/96                                                             | 12/96                  | 12/96            |  |
| ctura                  | Design security                                                          | ✓               |                      |                       |                                                                   |                        |                  |  |
| Architectural Features | HardCopy series device support                                           |                 |                      | -                     | -                                                                 |                        |                  |  |
| Arc                    | Configuration file size (Mb)                                             | 95              | 172                  | 95                    | 172                                                               | 172                    | 172              |  |
|                        | Others                                                                   |                 | Plug & Play !        | Signal Integrity, Pro | ogrammable Powe                                                   | r Technology           |                  |  |
|                        | I/O voltage levels supported (V)                                         |                 |                      | 1.2, 1.5, 1.          | 8, 2.5, 3.3 <sup>3</sup>                                          |                        |                  |  |
|                        | I/O standards supported                                                  | Differential SS | TL-2, Differential H | HSTL-12, Differenti   | , LVPECL, Different<br>al HSTL-15, Differe<br>and II), 1.5-V HSTL | ntial HSTL-18, SST     | L-15 (I and II), |  |
| 10                     | Emulated LVDS channels,<br>1,100 Mbps                                    | 192             | 256                  | 192                   | 256                                                               | 256                    | 256              |  |
| eatures                | LVDS channels, 1,600 Mbps (receive/transmit)                             |                 |                      | 46                    | /46                                                               |                        |                  |  |
| //O Feat               | Embedded DPA circuitry                                                   |                 |                      | V                     | /                                                                 |                        |                  |  |
| _                      | Series, parallel, and<br>differential OCT                                |                 |                      |                       |                                                                   |                        |                  |  |
|                        | Transceiver (SERDES) channels <sup>4</sup> (11.3 Gbps/8.5 Gbps/6.5 Gbps) | 12/12/12        | 12/12/12             | 24/0/12               | 24/8/16                                                           | 24/8/16                | 32/0/16          |  |
|                        | PCIe hard IP blocks                                                      | 2               | 2                    | 2                     | 4                                                                 | 4                      | 4                |  |
|                        | Memory devices supported                                                 |                 | DD                   | R3, DDR2, DDR, QI     | or II, rldram II, s                                               | DR                     |                  |  |

<sup>&</sup>lt;sup>1</sup>Available in industrial temperatures only (0°C to 100°C).

<sup>&</sup>lt;sup>2</sup>This is the base core logic register count. The ALM can support three registers when used in LUTREG mode, which increases total register count by an additional 50 percent.

<sup>&</sup>lt;sup>3</sup> 3.3-V compliant, requires a 3-V power supply.

 $<sup>^4</sup>$ The total transceiver count is the sum of 11.3-Gbps plus 8.5-Gbps plus 6.5-Gbps transceivers.

#### **Stratix IV GX FPGA Features**

|                        |                                                                |                                                             | Stra                          | ntix IV GX FPG/               | As (0.9 V), 8.5-0                                        | Gbps Transceiv                | ers <sup>1</sup>              |               |  |  |
|------------------------|----------------------------------------------------------------|-------------------------------------------------------------|-------------------------------|-------------------------------|----------------------------------------------------------|-------------------------------|-------------------------------|---------------|--|--|
|                        |                                                                | EP4SGX70                                                    | EP4SGX110                     | EP4SGX180                     | EP4SGX230                                                | EP4SGX290                     | EP4SGX360                     | EP4SGX530     |  |  |
|                        | ALMs                                                           | 29,040                                                      | 42,240                        | 70,300                        | 91,200                                                   | 116,480                       | 141,440                       | 212,480       |  |  |
|                        | Equivalent LEs                                                 | 72,600                                                      | 105,600                       | 175,750                       | 228,000                                                  | 291,200                       | 353,600                       | 531,200       |  |  |
| 9                      | Registers <sup>2</sup>                                         | 58,080                                                      | 84,480                        | 140,600                       | 182,400                                                  | 232,960                       | 282,880                       | 424,960       |  |  |
| Spee                   | M9K memory blocks                                              | 462                                                         | 660                           | 950                           | 1,235                                                    | 936                           | 1,248                         | 1,280         |  |  |
| Density and Speed      | M144K memory blocks                                            | 16                                                          | 16                            | 20                            | 22                                                       | 36                            | 48                            | 64            |  |  |
| sity                   | MLAB memory (Kb) <sup>2</sup>                                  | 908                                                         | 1,320                         | 2,197                         | 2,850                                                    | 3,640                         | 4,420                         | 6,640         |  |  |
| Der                    | Embedded memory (Kb)                                           | 6,462                                                       | 8,244                         | 11,430                        | 14,283                                                   | 13,608                        | 18,144                        | 20,736        |  |  |
|                        | 18-bit x 18-bit multipliers                                    | 384                                                         | 512                           | 920                           | 1,288                                                    | 832                           | 1,040³                        | 1,024         |  |  |
|                        | Speed grades<br>(fastest to slowest)                           | -2, -2x <sup>4</sup> , -3, -4                               | -2, -2x <sup>4</sup> , -3, -4 | -2, -2x <sup>4</sup> , -3, -4 | -2, -2x <sup>4</sup> , -3, -4                            | -2, -2x <sup>4</sup> , -3, -4 | -2, -2x <sup>4</sup> , -3, -4 | -2, -3, -4    |  |  |
|                        | Global clock networks                                          |                                                             |                               |                               | 16                                                       |                               |                               |               |  |  |
| es                     | Regional clock networks                                        | 64                                                          | 64                            | 64                            | 64                                                       | 88                            | 88                            | 88            |  |  |
| atur                   | Periphery clock networks                                       | 56                                                          | 56                            | 88                            | 88                                                       | 88                            | 88                            | 112           |  |  |
| al Fe                  | PLLs/unique outputs                                            | 4/34                                                        | 4/34                          | 8/68                          | 8/68                                                     | 12/96                         | 12/96                         | 12/96         |  |  |
| Architectural Features | Design security                                                | <b>✓</b>                                                    |                               |                               |                                                          |                               |                               |               |  |  |
| rchit                  | HardCopy series device support                                 | <b>√</b> 5                                                  | <b>√</b> 5                    | ✓                             | ✓                                                        | ✓                             | ✓                             | ✓             |  |  |
| ₹                      | Configuration file size (Mb)                                   | 53                                                          | 53                            | 95                            | 95                                                       | 141                           | 141                           | 172           |  |  |
|                        | Others                                                         | Plug & Play Signal Integrity, Programmable Power Technology |                               |                               |                                                          |                               |                               |               |  |  |
|                        | I/O voltage levels supported (V)                               |                                                             |                               | 1.2                           | 2, 1.5, 1.8, 2.5, 3                                      | .36                           |                               |               |  |  |
|                        | I/O standards supported                                        | Differentia                                                 | SSTL-2, Differe               | ntial HSTL-12, D              | S, RSDS, LVPECL<br>ifferential HSTL-<br>HSTL (I and II), | 15, Differential              | HSTL-18, SSTL-1               | 5 (I and II), |  |  |
|                        | Emulated LVDS channels,<br>1,100 Mbps                          | 128                                                         | 128                           | 192                           | 192                                                      | 256                           | 256                           | 256           |  |  |
| ures                   | LVDS channels, 1,600 Mbps (receive/transmit)                   | 56/56                                                       | 56/56                         | 88/88                         | 88/88                                                    | 98/98                         | 98/98                         | 98/98         |  |  |
| //O Features           | Embedded DPA circuitry                                         |                                                             |                               |                               | ✓                                                        |                               |                               |               |  |  |
| 0/I                    | Series, parallel, and differential OCT                         |                                                             |                               |                               | ✓                                                        |                               |                               |               |  |  |
|                        | Transceiver (SERDES) channels (8.5 Gbps/6.5 Gbps) <sup>7</sup> | 16/8                                                        | 16/8                          | 24/12                         | 24/12                                                    | 32/16                         | 32/16                         | 32/16         |  |  |
|                        | PCIe hard IP blocks                                            | 2                                                           | 2                             | 2                             | 2                                                        | 4                             | 4                             | 4             |  |  |
|                        | Memory devices supported                                       |                                                             |                               | DDR3, DDR2,                   | DDR, QDR II, RL                                          | DRAM II, SDR                  |                               |               |  |  |

<sup>&</sup>lt;sup>1</sup> Maximum LVDS channels, transceiver channels, PLLs/unique outputs, and PCIe hard IP blocks for the product line shown. Various packages offer a variety of options to meet your design needs.

<sup>&</sup>lt;sup>2</sup>This is the base core logic register count. The ALM can support three registers when used in LUTREG mode, which increases the total register count by an additional 50 percent.

<sup>&</sup>lt;sup>3</sup>EP4SGX360N has 1,024 18x18 multipliers.

<sup>&</sup>lt;sup>4</sup> Support for -2 core and -3 I/O speed-grade. Support for PCIe Gen1 and Gen2 x8. Selected devices only.

<sup>&</sup>lt;sup>5</sup> For EP4SGX70D and EP4SGX110D/F devices.

<sup>&</sup>lt;sup>6</sup> 3.3-V compliant, requires a 3-V power supply.

<sup>&</sup>lt;sup>7</sup>The total transceiver count is the sum of 8.5-Gbps transceivers plus 6.5-Gbps transceivers.

#### **Stratix IV E FPGA Features**

|                        |                                              |                           | Stratix IV E F                                                                                 | PGAs (0.9 V)                 |                           |
|------------------------|----------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------|------------------------------|---------------------------|
|                        |                                              | EP4SE230                  | EP4SE360                                                                                       | EP4SE530                     | EP4SE820                  |
|                        | ALMs                                         | 91,200                    | 141,440                                                                                        | 212,480                      | 325,220                   |
|                        | Equivalent LEs                               | 228,000                   | 353,600                                                                                        | 531,200                      | 813,050                   |
| ٦                      | Registers <sup>1</sup>                       | 182,400                   | 282,880                                                                                        | 424,960                      | 650,440                   |
| Spee                   | M9K memory blocks                            | 1,235                     | 1,248                                                                                          | 1,280                        | 1,610                     |
| Density and Speed      | M144K memory blocks                          | 22                        | 48                                                                                             | 64                           | 60                        |
| sity                   | MLAB memory (Kb)                             | 2,850                     | 4,420                                                                                          | 6,640                        | 10,163                    |
| Den                    | Embedded memory (Kb)                         | 14,283                    | 18,144                                                                                         | 20,736                       | 23,130                    |
|                        | 18-bit x 18-bit multipliers                  | 1,288                     | 1,040                                                                                          | 1,024                        | 960                       |
|                        | Speed grades<br>(fastest to slowest)         | -2, -3, -4                | -2, -3, -4                                                                                     | -2, -3, -4                   | -3, -4                    |
|                        | Global clock networks                        |                           | 1                                                                                              | 6                            |                           |
| es                     | Regional clock networks                      | 64                        | 88                                                                                             | 88                           | 88                        |
| Architectural Features | Periphery clock networks                     | 88                        | 88                                                                                             | 112                          | 132                       |
| al Fe                  | PLLs/unique outputs                          | 4/34                      | 12/96                                                                                          | 12/96                        | 12                        |
| ectur                  | Design security                              |                           |                                                                                                | 1                            |                           |
| chite                  | Configuration file size (Mb)                 | 95                        | 141                                                                                            | 172                          | 230                       |
| Ā                      | HardCopy series device support               |                           |                                                                                                | 1                            |                           |
|                        | Others                                       |                           | Programmable Po                                                                                | ower Technology              |                           |
|                        | I/O voltage levels<br>supported (V)          |                           | 1.2, 1.5, 1.                                                                                   | 8, 2.5, 3.3 <sup>2</sup>     |                           |
|                        | I/O standards supported                      | Differential SSTL-2, Diff | CI-X, LVDS, mini-LVDS, RSDS,<br>erential HSTL-12, Differentia<br>L-2 (I and II), 1.2-V HSTL (I | al HSTL-15, Differential HST | L-18, SSTL-15 (I and II), |
| atures                 | Emulated LVDS channels,<br>1,100 Mbps        | 128                       | 256                                                                                            | 256                          | 288                       |
| I/0 Fe                 | LVDS channels, 1,600 Mbps (receive/transmit) | 56/56                     | 88/88                                                                                          | 112/112                      | 132/132                   |
|                        | Embedded DPA circuitry                       |                           | ·                                                                                              | /                            |                           |
|                        | Series, parallel, and differential OCT       |                           | <b>~</b>                                                                                       | /                            |                           |
|                        | Memory devices supported                     |                           | DDR3, DDR2, DDR, QD                                                                            | DR II, RLDRAM II, SDR        |                           |

<sup>&</sup>lt;sup>1</sup>This is the base core logic register count. The ALM can support three registers when used in LUTREG mode, which can increase the total register count by an additional 50 percent.

 $<sup>^{2}</sup>$  3.3-V compliant, requires a 3-V power supply.

## **Stratix III L FPGA Features**

|                        |                                              |         |                       | Stratix III L FPG                                                      | As (1.1 V, 0.9 V)     |                     |          |  |  |  |  |
|------------------------|----------------------------------------------|---------|-----------------------|------------------------------------------------------------------------|-----------------------|---------------------|----------|--|--|--|--|
|                        |                                              | EP3SL50 | EP3SL70               | EP3SL110                                                               | EP3SL150              | EP3SL200            | EP3SL340 |  |  |  |  |
|                        | ALMs                                         | 19,000  | 27,000                | 42,600                                                                 | 56,800                | 79,560              | 135,200  |  |  |  |  |
|                        | Equivalent LEs                               | 47,500  | 67,500                | 107,500                                                                | 142,500               | 198,900             | 338,000  |  |  |  |  |
| ٥                      | Registers <sup>1</sup>                       | 38,000  | 54,000                | 85,200                                                                 | 113,600               | 159,120             | 270,400  |  |  |  |  |
| Spee                   | M9K memory blocks                            | 108     | 150                   | 275                                                                    | 355                   | 468                 | 1,040    |  |  |  |  |
| Density and Speed      | M144K memory blocks                          | 6       | 6                     | 12                                                                     | 16                    | 36                  | 48       |  |  |  |  |
| sity                   | MLAB memory (Kb) <sup>2</sup>                | 297     | 422                   | 672                                                                    | 891                   | 1,250               | 2,110    |  |  |  |  |
| Den                    | Embedded memory (Kb)                         | 1,836   | 2,214                 | 4,203                                                                  | 5,499                 | 9,396               | 16,272   |  |  |  |  |
|                        | 18-bit x 18-bit multipliers                  | 216     | 288                   | 288                                                                    | 384                   | 576                 | 576      |  |  |  |  |
|                        | Speed grades<br>(fastest to slowest)         |         | -2, -3, -4            |                                                                        |                       |                     |          |  |  |  |  |
|                        | Global clock networks                        |         |                       | 1                                                                      | 6                     |                     |          |  |  |  |  |
| es                     | Regional clock networks                      | 48      | 48                    | 48                                                                     | 48                    | 88                  | 88       |  |  |  |  |
| Architectural Features | Periphery clock networks                     | 104     | 104                   | 208                                                                    | 208                   | 208                 | 208      |  |  |  |  |
| al Fe                  | PLLs/unique outputs                          | 4/34    | 4/34                  | 8/68                                                                   | 8/68                  | 12/96               | 12/96    |  |  |  |  |
| ectur                  | Design security                              |         |                       | <b>√</b>                                                               | /                     |                     |          |  |  |  |  |
| chite                  | Configuration file size (Mb)                 | 22      | 22                    | 47                                                                     | 47                    | 66                  | 120      |  |  |  |  |
| Ā                      | HardCopy series device support               |         |                       | ✓                                                                      | /                     |                     |          |  |  |  |  |
|                        | Others                                       |         |                       | Programmable Po                                                        | ower Technology       |                     |          |  |  |  |  |
|                        | I/O voltage levels<br>supported (V)          |         |                       | 1.2, 1.5, 1.                                                           | 8, 2.5, 3.3           |                     |          |  |  |  |  |
|                        | I/O standards supported                      |         | SSTL-18 (I and II), S | erential SSTL-18, D<br>SSTL-15 (I and II), S<br>STL (I and II), PCI, I | SSTL-2 (I and II), 1. | 5-V HSTL (I and II) |          |  |  |  |  |
| Features               | Emulated LVDS channels,<br>1,100 Mbps        | 56      | 56                    | 88                                                                     | 88                    | 112                 | 137      |  |  |  |  |
| I/0 Fe                 | LVDS channels, 1,600 Mbps (receive/transmit) | 56/56   | 56/56                 | 88/88                                                                  | 88/88                 | 112/112             | 132/132  |  |  |  |  |
|                        | Embedded DPA circuitry                       |         |                       | <b>√</b>                                                               | /                     |                     |          |  |  |  |  |
|                        | Series, parallel, and<br>differential OCT    |         |                       | <b>~</b>                                                               | /                     |                     |          |  |  |  |  |
|                        | Memory devices supported                     |         | DD                    | R3, DDR2, DDR, QE                                                      | OR II, RLDRAM II, S   | SDR                 |          |  |  |  |  |

<sup>&</sup>lt;sup>1</sup>This is the base core logic register count. The ALM can support three registers when used in LUTREG mode, which increases the total register count by an additional 50 percent.

 $<sup>^{2}\</sup>mbox{The size}$  of the MLAB ROM is twice the size of the MLAB RAM.

#### **Stratix III E FPGA Features**

|                        |                                              |         | Stratix III E F                                                                               | PGAs (1.1 V)                 |          |  |  |  |  |  |
|------------------------|----------------------------------------------|---------|-----------------------------------------------------------------------------------------------|------------------------------|----------|--|--|--|--|--|
|                        |                                              | EP3SE50 | EP3SE80                                                                                       | EP3SE110                     | EP3SE260 |  |  |  |  |  |
|                        | ALMs                                         | 19,000  | 32,000                                                                                        | 42,600                       | 101,760  |  |  |  |  |  |
|                        | Equivalent LEs                               | 47,500  | 80,000                                                                                        | 107,500                      | 254,400  |  |  |  |  |  |
| 9                      | Registers <sup>1</sup>                       | 38,000  | 64,000                                                                                        | 85,200                       | 203,520  |  |  |  |  |  |
| Spee                   | M9K memory blocks                            | 400     | 495                                                                                           | 639                          | 864      |  |  |  |  |  |
| Density and Speed      | M144K memory blocks                          | 12      | 12                                                                                            | 16                           | 48       |  |  |  |  |  |
| sity                   | MLAB memory (Kb) <sup>2</sup>                | 297     | 500                                                                                           | 672                          | 1,594    |  |  |  |  |  |
| Den                    | Embedded memory (Kb)                         | 5,328   | 6,183                                                                                         | 8,055                        | 14,688   |  |  |  |  |  |
|                        | 18-bit x 18-bit multipliers                  | 384     | 672                                                                                           | 896                          | 768      |  |  |  |  |  |
|                        | Speed grades<br>(fastest to slowest)         |         | -2, -3, -4                                                                                    |                              |          |  |  |  |  |  |
|                        | Global clock networks                        |         | 1                                                                                             | 6                            |          |  |  |  |  |  |
| es                     | Regional clock networks                      | 48      | 48                                                                                            | 48                           | 88       |  |  |  |  |  |
| atur                   | Periphery clock networks                     | 104     | 208                                                                                           | 208                          | 208      |  |  |  |  |  |
| al Fe                  | PLLs/unique outputs                          | 4/34    | 8/68                                                                                          | 8/68                         | 12/96    |  |  |  |  |  |
| Architectural Features | Design security                              |         | ·                                                                                             | ,                            |          |  |  |  |  |  |
| chite                  | Configuration file size (Mb)                 | 26      | 48                                                                                            | 48                           | 93       |  |  |  |  |  |
| Ā                      | HardCopy series device support               |         | V                                                                                             |                              |          |  |  |  |  |  |
|                        | Others                                       |         | Programmable P                                                                                | ower Technology              |          |  |  |  |  |  |
|                        | I/O voltage levels<br>supported (V)          |         | 1.2, 1.5, 1.                                                                                  | 8, 2.5, 3.3                  |          |  |  |  |  |  |
|                        | I/O standards supported                      |         | ECL, Differential SSTL-18, I<br>and II), SSTL-15 (I and II), S<br>1.8-V HSTL (I and II), PCI, | SSTL-2 (I and II), 1.5-V HST |          |  |  |  |  |  |
| I/O Features           | Emulated LVDS channels,<br>1,100 Mbps        | 56      | 88                                                                                            | 88                           | 112      |  |  |  |  |  |
| I/0 Fe                 | LVDS channels, 1,600 Mbps (receive/transmit) | 56/56   | 88/88                                                                                         | 88/88                        | 112/112  |  |  |  |  |  |
|                        | Embedded DPA circuitry                       |         | V                                                                                             | /                            |          |  |  |  |  |  |
|                        | Series, parallel, and differential OCT       |         | •                                                                                             | /                            |          |  |  |  |  |  |
|                        | Memory devices supported                     |         | DDR3, DDR2, DDR, QI                                                                           | OR II, RLDRAM II, SDR        |          |  |  |  |  |  |

<sup>&</sup>lt;sup>1</sup>This is the base core logic register count. The ALM can support three registers when used in LUTREG mode, which increases the total register count by an additional 50 percent.

<sup>&</sup>lt;sup>2</sup>The size of the MLAB ROM is twice the size of the MLAB RAM.

#### **Stratix II GX FPGA Features**

|                        |                                              | St       | tratix II GX FPGAs (1.2 V)                                        | , 6.375-Gbps Transceive | rs <sup>1</sup> |  |  |  |
|------------------------|----------------------------------------------|----------|-------------------------------------------------------------------|-------------------------|-----------------|--|--|--|
|                        |                                              | EP2SGX30 | EP2SGX60                                                          | EP2SGX90                | EP2SGX130       |  |  |  |
|                        | ALMs                                         | 13,552   | 24,176                                                            | 36,384                  | 53,016          |  |  |  |
|                        | Equivalent LEs                               | 33,880   | 60,440                                                            | 90,960                  | 132,540         |  |  |  |
| eq                     | Registers <sup>2</sup>                       | 27,104   | 48,352                                                            | 72,708                  | 106,032         |  |  |  |
| Spe                    | M512 memory blocks                           | 202      | 329                                                               | 488                     | 699             |  |  |  |
| Density and Speed      | M4K memory blocks                            | 144      | 255                                                               | 408                     | 609             |  |  |  |
| nsity                  | M512K memory blocks                          | 1        | 2                                                                 | 4                       | 6               |  |  |  |
| De                     | Embedded memory (Kb)                         | 1,338    | 2,485                                                             | 4,415                   | 6,590           |  |  |  |
|                        | 18-bit x 18-bit multipliers                  | 64       | 144                                                               | 192                     | 252             |  |  |  |
|                        | Speed grades (fastest to slowest)            |          | -3, -4                                                            | 4, -5                   |                 |  |  |  |
|                        | Global clock networks                        |          | 4                                                                 | 8                       |                 |  |  |  |
| nres                   | Regional clock networks                      | 48       |                                                                   |                         |                 |  |  |  |
| Architectural Features | PLLs/unique outputs                          | 4/18     | 8/36                                                              | 8/36                    | 8/36            |  |  |  |
| ural                   | Design security                              | ✓        |                                                                   |                         |                 |  |  |  |
| itect                  | Configuration file size (Mb)                 | 10       | 17                                                                | 28                      | 40              |  |  |  |
| Arch                   | HardCopy series device support               | _        | _                                                                 | -                       | _               |  |  |  |
|                        | Others                                       |          | Plug & Play Si                                                    | gnal Integrity          |                 |  |  |  |
|                        | I/O voltage levels supported (V)             |          | 1.5, 1.8,                                                         | 2.5, 3.3                |                 |  |  |  |
|                        | I/O standards supported                      |          | perTransport™, Differential S<br>(I and II), 1.5-V HSTL (I and II |                         |                 |  |  |  |
| .es                    | Emulated LVDS channels,<br>1,100 Mbps        | 31/29    | 42/42                                                             | 59/59                   | 73/71           |  |  |  |
| //O Features           | LVDS channels, 1,000 Mbps (receive/transmit) | 31/29    | 42/42                                                             | 59/59                   | 73/71           |  |  |  |
| 9                      | Embedded DPA circuitry                       |          | <b>√</b>                                                          | •                       |                 |  |  |  |
|                        | Series and differential OCT                  |          |                                                                   | •                       |                 |  |  |  |
|                        | Transceiver (SERDES) channels (6.375 Gbps)   | 8        | 12                                                                | 16                      | 20              |  |  |  |
|                        | Memory devices supported                     |          | DDR2, DDR, QDR I                                                  | I, RLDRAM II, SDR       |                 |  |  |  |

<sup>&</sup>lt;sup>1</sup> Maximum PLLs/unique outputs, LVDS channels, and transceiver channels for the product line shown. Various packages offer a variety of options to meet your design needs.

<sup>&</sup>lt;sup>2</sup> This is the base core logic register count. The ALM can support three registers when used in LUTREG mode, which increases the total register count by an additional 50 percent.

|        |                                                             | Stratix \                                            | / GX, GT, GS, and                              | E FPGAs (0.85 V),                              | Up to 28G Transce                                | ivers                                            |                                                  |  |  |
|--------|-------------------------------------------------------------|------------------------------------------------------|------------------------------------------------|------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--|--|
|        | Hybrid FF                                                   | PGA (H)                                              |                                                | FBGA (F)                                       |                                                  |                                                  |                                                  |  |  |
|        | <b>780 pin</b> <sup>1</sup><br>35 x 35 (mm)<br>1.0-mm pitch | <b>1,152 pin</b><br>42.5 x 42.5 (mm)<br>1.0-mm pitch | <b>484 pin</b><br>23 x 23 (mm)<br>1.0-mm pitch | <b>780 pin</b><br>29 x 29 (mm)<br>1.0-mm pitch | <b>1,152 pin</b><br>35 x 35 (mm)<br>1.0-mm pitch | <b>1,152 pin</b><br>35 x 35 (mm)<br>1.0-mm pitch | <b>1,517 pin</b><br>40 x 40 (mm)<br>1.0-mm pitch |  |  |
| 5SGXA3 | 264, 66, 24                                                 |                                                      |                                                |                                                | 552, 138, 24                                     | 444, 111, 36                                     | 624, 156, 36                                     |  |  |
| 5SGXA4 | 264, 66, 24                                                 |                                                      |                                                |                                                | 552, 138, 24                                     | 444, 111, 36                                     | 624, 156, 36                                     |  |  |
| 5SGXA5 |                                                             |                                                      |                                                |                                                | 552, 138, 24                                     | 444, 111, 36                                     | 696, 174, 36                                     |  |  |
| 5SGXA7 |                                                             |                                                      |                                                |                                                | 552, 138, 24                                     | 444, 111, 36                                     | 696, 174, 36                                     |  |  |
| 5SGXA9 |                                                             |                                                      |                                                |                                                |                                                  |                                                  | 696, 174, 36                                     |  |  |
| 5SGXAB |                                                             |                                                      |                                                |                                                |                                                  |                                                  | 696, 174, 36                                     |  |  |
| 5SGXB5 |                                                             |                                                      |                                                |                                                |                                                  |                                                  |                                                  |  |  |
| 5SGXB6 |                                                             |                                                      |                                                |                                                |                                                  |                                                  |                                                  |  |  |
| 5SGTC5 |                                                             |                                                      |                                                |                                                |                                                  |                                                  |                                                  |  |  |
| 5SGTC7 |                                                             |                                                      |                                                |                                                |                                                  |                                                  |                                                  |  |  |
| 5SGSD2 |                                                             |                                                      | 240, 60, 9                                     | 400, 100, 12                                   |                                                  |                                                  |                                                  |  |  |
| 5SGSD3 |                                                             |                                                      | 240, 60, 9                                     | 400, 100, 12                                   | 500, 125, 18                                     |                                                  |                                                  |  |  |
| 5SGSD4 |                                                             |                                                      |                                                | 400, 100, 12                                   | 560, 140, 24                                     |                                                  | 700, 175, 36                                     |  |  |
| 5SGSD5 |                                                             |                                                      |                                                |                                                | 560, 140, 24                                     |                                                  | 700, 175, 36                                     |  |  |
| 5SGSD6 |                                                             |                                                      |                                                |                                                |                                                  |                                                  | 700, 175, 36                                     |  |  |
| 5SGSD8 |                                                             |                                                      |                                                |                                                |                                                  |                                                  | 700, 175, 36                                     |  |  |
| 5SEE9  |                                                             | 552, 138, 0                                          |                                                |                                                |                                                  |                                                  |                                                  |  |  |
| 5SEEB  |                                                             | 552, 138, 0                                          |                                                |                                                |                                                  |                                                  |                                                  |  |  |

<sup>&</sup>lt;sup>1</sup> These device and pincount combinations are supported in the Hybrid F780 (35 mm) package.

264, 66, 24 Numbers indicate GPIO count, LVDS count, and transceiver count.

Terrical migration (same V<sub>CC</sub>, GND, ISP, and input pins). User I/Os may be less than labelled for vertical migration. Stratix series devices are offered in commercial and industrial temperatures and RoHS-compliant packages.

|        |                                                  | Stratix V GX                                     | , GT, GS, and E FPGAs                            | (0.85 V), Up to 28G T                            | ransceivers                                      |                                                  |
|--------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|
|        |                                                  |                                                  | FBGA                                             | (F)                                              |                                                  |                                                  |
|        | <b>1,517 pin</b><br>40 x 40 (mm)<br>1.0-mm pitch | <b>1,517 pin</b><br>40 x 40 (mm)<br>1.0-mm pitch | <b>1,517 pin</b><br>40 x 40 (mm)<br>1.0-mm pitch | <b>1,760 pin</b><br>43 x 43 (mm)<br>1.0-mm pitch | <b>1,932 pin</b><br>45 x 45 (mm)<br>1.0-mm pitch | <b>1,932 pin</b><br>45 x 45 (mm)<br>1.0-mm pitch |
| 5SGXA3 |                                                  |                                                  |                                                  |                                                  |                                                  |                                                  |
| 5SGXA4 |                                                  |                                                  |                                                  |                                                  |                                                  |                                                  |
| 5SGXA5 | 600, 150, 48                                     |                                                  |                                                  |                                                  | 840, 210, 48                                     |                                                  |
| 5SGXA7 | 600, 150, 48                                     |                                                  |                                                  |                                                  | 840, 210, 48                                     |                                                  |
| 5SGXA9 |                                                  |                                                  |                                                  |                                                  | 840, 210, 48                                     |                                                  |
| 5SGXAB |                                                  |                                                  |                                                  |                                                  | 840, 210, 48                                     |                                                  |
| 5SGXB5 |                                                  | 432, 108, 66                                     |                                                  | 600, 150, 66                                     |                                                  |                                                  |
| 5SGXB6 |                                                  | 432, 108, 66                                     |                                                  | 600, 150, 66                                     |                                                  |                                                  |
| 5SGTC5 | 597, 149, 36                                     |                                                  |                                                  |                                                  |                                                  |                                                  |
| 5SGTC7 | 597, 149, 36                                     |                                                  |                                                  |                                                  |                                                  |                                                  |
| 5SGSD2 |                                                  |                                                  |                                                  |                                                  |                                                  |                                                  |
| 5SGSD3 |                                                  |                                                  |                                                  |                                                  |                                                  |                                                  |
| 5SGSD4 |                                                  |                                                  |                                                  |                                                  |                                                  |                                                  |
| 5SGSD5 |                                                  |                                                  |                                                  |                                                  |                                                  |                                                  |
| 5SGSD6 |                                                  |                                                  |                                                  |                                                  | 900, 225, 48                                     |                                                  |
| 5SGSD8 |                                                  |                                                  |                                                  |                                                  | 900, 225, 48                                     |                                                  |
| 5SEE9  |                                                  |                                                  | 696, 174, 0                                      |                                                  |                                                  | 840, 210, 0                                      |
| 5SEEB  |                                                  |                                                  | 696, 174, 0                                      |                                                  |                                                  | 840, 210, 0                                      |

264, 66, 24 Numbers indicate GPIO count, LVDS count, and transceiver count.

Vertical migration (same V<sub>CC</sub>, GND, ISP, and input pins). User I/Os may be less than labelled for vertical migration.

Stratix series devices are offered in commercial and industrial temperatures and RoHS-compliant packages.

|           | Stratix IV GT FPGAs (0.95 V),<br>11.3-Gbps Transceivers |                                                  |  |  |  |  |  |
|-----------|---------------------------------------------------------|--------------------------------------------------|--|--|--|--|--|
|           | FBG                                                     | A (F) <sup>1</sup>                               |  |  |  |  |  |
|           | <b>1,517 pin</b><br>40 x 40 (mm)<br>1.0-mm pitch        | <b>1,932 pin</b><br>45 x 45 (mm)<br>1.0-mm pitch |  |  |  |  |  |
| EP4S40G2  | 646<br>12+12+12                                         |                                                  |  |  |  |  |  |
| EP4S40G5  | 646 <sup>2</sup><br>12+12+12                            |                                                  |  |  |  |  |  |
| EP4S100G2 | 646<br>24+0+12                                          |                                                  |  |  |  |  |  |
| EP4S100G3 |                                                         | 769<br>24+8+16                                   |  |  |  |  |  |
| EP4S100G4 |                                                         | 769<br>24+8+16                                   |  |  |  |  |  |
| EP4S100G5 | 646²<br>24+0+12                                         | 769<br>32+0+16                                   |  |  |  |  |  |

<sup>&</sup>lt;sup>1</sup>FineLine ball grid array.

Values on top indicate available user I/O pins; values on bottom indicate the 11.3-Gbps plus 8.5-Gbps plus 6.5-Gbps transceiver count.

🚦 Vertical migration (same V<sub>CC</sub>, GND, ISP, and input pins). For vertical migration, the number of user I/Os may be less than the number stated in the table. Stratix series devices are offered in commercial and industrial temperatures and RoHS-compliant packages. Stratix IV GT devices are only offered in industrial temperatures (0°C to 100°C).

|           |                                                | Strat                                            | ix IV GX FPGAs (0.9                              | V), 8.5-Gbps Transcei                            | ivers <sup>1</sup>                                   |                                                  |
|-----------|------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|------------------------------------------------------|--------------------------------------------------|
|           |                                                |                                                  | FBG                                              | A (F)                                            |                                                      |                                                  |
|           | <b>780 pin</b><br>29 x 29 (mm)<br>1.0-mm pitch | <b>1,152 pin</b><br>35 x 35 (mm)<br>1.0-mm pitch | <b>1,152 pin</b><br>35 x 35 (mm)<br>1.0-mm pitch | <b>1,517 pin</b><br>40 x 40 (mm)<br>1.0-mm pitch | <b>1,760 pin</b><br>42.5 x 42.5 (mm)<br>1.0-mm pitch | <b>1,932 pin</b><br>45 x 45 (mm)<br>1.0-mm pitch |
| EP4SGX70  | 368<br>8+0                                     |                                                  | 480<br>16+8                                      |                                                  |                                                      |                                                  |
| EP4SGX110 | 368<br>8+0                                     | 368<br>16+0                                      | 480<br>16+8                                      |                                                  |                                                      |                                                  |
| EP4SGX180 | 368<br>8+0                                     | 560<br>16+0                                      | 560<br>16+8                                      | 736<br>24+12                                     |                                                      |                                                  |
| EP4SGX230 | 368<br>8+0                                     | 560<br>16+0                                      | 560<br>16+8                                      | 736<br>24+12                                     |                                                      |                                                  |
| EP4SGX290 | 288 <sup>2</sup><br>16+0                       | 560<br>16+0                                      | 560<br>16+8                                      | 736<br>24+12                                     | 864<br>24+12                                         | 904<br>32+16                                     |
| EP4SGX360 | 288²<br>16+0                                   | 560<br>16+0                                      | 560<br>16+8                                      | 736<br>24+12                                     | 864<br>24+12                                         | 904<br>32+16                                     |
| EP4SGX530 |                                                |                                                  | 560³<br>16+8                                     | 736³<br>24+12                                    | 864<br>24+12                                         | 904<br>32+16                                     |

<sup>&</sup>lt;sup>1</sup> I/O counts do not include dedicated clock inputs that can be used as data inputs.

Values on top indicate available user I/O pins; values at the bottom indicate the 8.5-Gbps plus 6.5-Gbps transceiver count.

🟅 Vertical migration (same V<sub>CC</sub>, GND, ISP, and input pins). For vertical migration, the number of user I/Os may be less than the number stated in the table. Stratix series devices are offered in commercial and industrial temperatures and RoHS-compliant packages. Stratix IV GT devices are only offered in industrial temperatures (0°C to 100°C).

<sup>&</sup>lt;sup>2</sup>Hybrid package (flip chip) FBGA: 42.5 x 42.5 (mm) 1.0-mm pitch.

<sup>&</sup>lt;sup>2</sup>Hybrid package (flip chip) FBGA: 35 x 35 (mm) 1.0-mm pitch.

<sup>&</sup>lt;sup>3</sup> Hybrid package (flip chip) FBGA: 42.5 x 42.5 (mm) 1.0-mm pitch.

|                    |                       |                                                |                                                | FBGA (F)                                         |                                                  |                                                      |
|--------------------|-----------------------|------------------------------------------------|------------------------------------------------|--------------------------------------------------|--------------------------------------------------|------------------------------------------------------|
|                    |                       | <b>484 pin</b><br>23 x 23 (mm)<br>1.0-mm pitch | <b>780 pin</b><br>29 x 29 (mm)<br>1.0-mm pitch | <b>1,152 pin</b><br>35 x 35 (mm)<br>1.0-mm pitch | <b>1,517 pin</b><br>40 x 40 (mm)<br>1.0-mm pitch | <b>1,760 pin</b><br>42.5 x 42.5 (mm)<br>1.0-mm pitch |
|                    | EP4SE820              |                                                |                                                | 736³                                             | 960³ <b>•</b>                                    | 1,104                                                |
| Stratix IV E       | EP4SE530              |                                                |                                                | 736³                                             | 960³                                             | 960                                                  |
| FPGAs              | EP4SE360              |                                                | 4802                                           | 736                                              |                                                  |                                                      |
|                    | EP4SE230              |                                                | 480                                            |                                                  |                                                  |                                                      |
|                    | EP3SE260 <sup>3</sup> |                                                | 480²                                           | 736                                              | 960                                              |                                                      |
| Stratix III E      | EP3SE110              |                                                | 480                                            | 736                                              |                                                  |                                                      |
| FPGAs <sup>1</sup> | EP3SE80               |                                                | 480                                            | 736                                              |                                                  |                                                      |
|                    | EP3SE50               | 288                                            | 480                                            |                                                  |                                                  |                                                      |
|                    | EP3SL340              |                                                |                                                | 736³                                             | 960                                              | 1,104                                                |
|                    | EP3SL200              |                                                | 480²                                           | 736                                              | 960                                              |                                                      |
| Stratix III L      | EP3SL150              |                                                | 480                                            | 736                                              |                                                  |                                                      |
| FPGAs <sup>1</sup> | EP3SL110              |                                                | 480                                            | 736                                              |                                                  |                                                      |
|                    | EP3SL70               | 288                                            | 480                                            |                                                  |                                                  |                                                      |
|                    | EP3SL50               | 288                                            | 480                                            |                                                  |                                                  |                                                      |

<sup>&</sup>lt;sup>1</sup> I/O counts do not include dedicated clock inputs that can be used as data inputs.

288 Number indicates available user I/O pins.

Vertical migration (same V<sub>CC</sub>, GND, ISP, and input pins). For vertical migration, the number of user I/Os may be less than the number stated in the table.

Stratix series devices are offered in commercial and industrial temperatures and RoHS-compliant packages. Stratix IV GT devices are only offered in industrial temperatures (0°C to 100°C).

|           | Stratix II GX FF                               | PGAs (1.2 V), 6.35-Gbp                           | os Transceivers¹                                 |  |  |  |  |  |
|-----------|------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--|--|--|--|--|
|           |                                                | FBGA (F)                                         |                                                  |  |  |  |  |  |
|           | <b>780 pin</b><br>29 x 29 (mm)<br>1.0-mm pitch | <b>1,152 pin</b><br>35 x 35 (mm)<br>1.0-mm pitch | <b>1,508 pin</b><br>40 x 40 (mm)<br>1.0-mm pitch |  |  |  |  |  |
| EP2SGX30  | 361<br>8                                       |                                                  |                                                  |  |  |  |  |  |
| EP2SGX60  | 364<br>8                                       | 534<br>12                                        |                                                  |  |  |  |  |  |
| EP2SGX90  |                                                | 558<br>12                                        | 650<br>16                                        |  |  |  |  |  |
| EP2SGX130 |                                                |                                                  | 734<br>20                                        |  |  |  |  |  |

<sup>&</sup>lt;sup>1</sup> I/O counts do not include dedicated clock inputs that can be used as data inputs.

Values on top indicate available user I/O pins; values on bottom indicate the 6.35-Gbps transceiver count.

<sup>&</sup>lt;sup>2</sup> Hybrid package (flip chip) FBGA: 35 x 35 (mm) 1.0-mm pitch.

<sup>&</sup>lt;sup>3</sup> Hybrid package (flip chip) FBGA: 42.5 x 42.5 (mm) 1.0-mm pitch.

Vertical migration (same V<sub>CC</sub>, GND, ISP, and input pins). For vertical migration, the number of user I/Os may be less than the number stated in the table.

Stratix series devices are offered in commercial and industrial temperatures and RoHS-compliant packages. Stratix IV GT devices are only offered in industrial temperatures (0°C to 100°C).

# **HardCopy IV ASIC Features**

|                                  |                                                              |                                                                                                                                                                                                                                                                                                                             | HardCopy IV AS                                                             | SICs (0.9 V), 6.5-Gb                                          | ps Transceivers      |                                  |  |  |
|----------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------|----------------------|----------------------------------|--|--|
|                                  |                                                              | HC4GX15                                                                                                                                                                                                                                                                                                                     | HC4GX25                                                                    | HC4GX35                                                       | HC4E25               | HC4E35                           |  |  |
|                                  | Usable ASIC gates                                            | 9.4M                                                                                                                                                                                                                                                                                                                        | 11.5M                                                                      | 11.5M                                                         | 9.4M                 | 15M                              |  |  |
| eq                               | Equivalent LEs                                               | 353,600                                                                                                                                                                                                                                                                                                                     | 531,600                                                                    | 531,600                                                       | 353,600              | 813,050                          |  |  |
| Spe                              | M9K memory blocks                                            | 660                                                                                                                                                                                                                                                                                                                         | 936                                                                        | 1,280                                                         | 864                  | 1,320                            |  |  |
| and                              | M144K memory blocks                                          | 24                                                                                                                                                                                                                                                                                                                          | 36                                                                         | 64                                                            | 32                   | 48                               |  |  |
| Density and Speed                | MLAB memory                                                  |                                                                                                                                                                                                                                                                                                                             | l                                                                          | mplemented in HCell                                           | S                    |                                  |  |  |
| De                               | Embedded memory (Kb)                                         | 9,396                                                                                                                                                                                                                                                                                                                       | 13,608                                                                     | 20,736                                                        | 12,384               | 18,792                           |  |  |
|                                  | 18-bit x 18-bit multipliers <sup>1</sup>                     | 1,288                                                                                                                                                                                                                                                                                                                       | 1,288                                                                      | 1,288                                                         | 1,288                | 1,040                            |  |  |
|                                  | PLLs/unique outputs                                          | 3/27                                                                                                                                                                                                                                                                                                                        | 6/54                                                                       | 8/68                                                          | 4/34                 | 12/96                            |  |  |
|                                  | Design security <sup>2</sup>                                 |                                                                                                                                                                                                                                                                                                                             |                                                                            | ✓                                                             |                      |                                  |  |  |
| Architectural<br>Features        | Stratix series prototyping support                           | EP4SGX70 EP4SGX110 EP4SGX180 EP4SGX230 EP4SGX290 EP4SGX360                                                                                                                                                                                                                                                                  | EP4SGX110<br>EP4SGX180<br>EP4SGX230<br>EP4SGX290<br>EP4SGX360<br>EP4SGX530 | EP4SGX180<br>EP4SGX230<br>EP4SGX290<br>EP4SGX360<br>EP4SGX530 | EP4SE330<br>EP4SE360 | EP4SE360<br>EP4SE530<br>EP4SE820 |  |  |
|                                  | I/O voltage levels supported (V)                             |                                                                                                                                                                                                                                                                                                                             |                                                                            | 1.2, 1.5, 1.8, 2.5, 3.3 <sup>3</sup>                          | 3                    | ı                                |  |  |
|                                  | I/O standards supported                                      | LVTTL, LVCMOS, PCI, PCI-X, LVDS, mini-LVDS, RSDS, LVPECL, Differential SSTL-15, Differential SSTL-18, Differential SSTL-2, Differential HSTL-12, Differential HSTL-15, Differential HSTL-18, SSTL-15 (I and II), SSTL-18 (I and II), SSTL-2 (I and II), 1.2-V HSTL (I and II), 1.5-V HSTL (I and II), 1.8-V HSTL (I and II) |                                                                            |                                                               |                      |                                  |  |  |
| ures                             | Emulated LVDS channels,<br>1,100 Mbps                        | 184                                                                                                                                                                                                                                                                                                                         | 236                                                                        | 280                                                           | 120                  | 216                              |  |  |
| I/O Features                     | LVDS channels, 1,250 Mbps (receive/transmit)                 | 28/28                                                                                                                                                                                                                                                                                                                       | 44/44                                                                      | 88/88                                                         | 56/56                | 88/88                            |  |  |
| _                                | Embedded DPA circuitry                                       |                                                                                                                                                                                                                                                                                                                             |                                                                            | ✓                                                             |                      |                                  |  |  |
|                                  | Series and differential OCT                                  |                                                                                                                                                                                                                                                                                                                             |                                                                            | 1                                                             |                      |                                  |  |  |
|                                  | Transceiver (SERDES) channels, 6.5<br>Gbps/6.5 Gbps PMA only | 8/0                                                                                                                                                                                                                                                                                                                         | 16/8                                                                       | 24/12                                                         | _                    | _                                |  |  |
|                                  | PCIe hard IP blocks                                          | 1                                                                                                                                                                                                                                                                                                                           | 2                                                                          | 2                                                             | _                    | _                                |  |  |
| External<br>Memory<br>Interfaces | Memory devices supported                                     | DDR3, DDR2, DDR, QDR II, RLDRAM II, SDR                                                                                                                                                                                                                                                                                     |                                                                            |                                                               |                      |                                  |  |  |

<sup>&</sup>lt;sup>1</sup>Implemented in HCells.

<sup>&</sup>lt;sup>2</sup>Since all HardCopy ASICs contain hard-wired logic, they are inherently secure.

<sup>&</sup>lt;sup>3</sup>3.3-V compliant, requires a 3-V power supply.

# **HardCopy III ASIC Features**

|                                  |                                              | HardCopy III                                                                                                                                                                                                                                                                                         | ASICs (0.9 V)                                            |  |  |  |
|----------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--|--|--|
|                                  |                                              | HC325                                                                                                                                                                                                                                                                                                | HC335                                                    |  |  |  |
|                                  | Usable ASIC gates                            | 7.0M                                                                                                                                                                                                                                                                                                 | 7.0M                                                     |  |  |  |
| eq                               | Equivalent LEs                               | 338,000                                                                                                                                                                                                                                                                                              | 338,000                                                  |  |  |  |
| Spe                              | M9K memory blocks                            | 864                                                                                                                                                                                                                                                                                                  | 1,040                                                    |  |  |  |
| / and                            | M144K memory blocks                          | 32                                                                                                                                                                                                                                                                                                   | 48                                                       |  |  |  |
| Density and Speed                | MLAB memory                                  | Implemente                                                                                                                                                                                                                                                                                           | d in HCells                                              |  |  |  |
| De                               | Embedded memory (Kb)                         | 12,384                                                                                                                                                                                                                                                                                               | 16,272                                                   |  |  |  |
|                                  | 18-bit x 18-bit multipliers <sup>1</sup>     | 896                                                                                                                                                                                                                                                                                                  | 1,040                                                    |  |  |  |
| S                                | PLLs/unique outputs                          | 8/68                                                                                                                                                                                                                                                                                                 | 12/96                                                    |  |  |  |
| ature                            | Design security <sup>2</sup>                 | ✓                                                                                                                                                                                                                                                                                                    |                                                          |  |  |  |
| Architecural Features            | Stratix series prototyping support           | EP3SE110<br>EP3SL110<br>EP3SL150<br>EP3SL200<br>EP3SE260<br>EP3SL340                                                                                                                                                                                                                                 | EP3SE110<br>EP3SL150<br>EP3SL200<br>EP3SE260<br>EP3SL340 |  |  |  |
|                                  | I/O voltage levels supported (V)             | 1.2, 1.5, 1.8, 2.5, 3.3³                                                                                                                                                                                                                                                                             |                                                          |  |  |  |
| I/O Features                     | I/O standards supported                      | LVTTL, LVCMOS, PCI, PCI-X, LVDS, mini-LVDS, RSDS, LVPECL, Differential SSTL-15, Differential SSTL-18, Differential SSTL-2, Differential HSTL-12, Differential HSTL-15, Differential HSTL-18, SSTL-15 (I and II), SSTL-18 (I and II), SSTL-2 (I and II), 1.2-V HSTL (I and II), 1.5-V HSTL (I and II) |                                                          |  |  |  |
| 0 Fe                             | Emulated LVDS channels, 1,100 Mbps           | 120                                                                                                                                                                                                                                                                                                  | 216                                                      |  |  |  |
| <b>=</b>                         | LVDS channels, 1,250 Mbps (receive/transmit) | 56/56                                                                                                                                                                                                                                                                                                | 88/88                                                    |  |  |  |
|                                  | Embedded DPA circuitry                       | ✓                                                                                                                                                                                                                                                                                                    | ✓                                                        |  |  |  |
|                                  | Series and differential OCT                  | ✓                                                                                                                                                                                                                                                                                                    |                                                          |  |  |  |
| External<br>Memory<br>Interfaces | Memory devices supported                     | DDR3, DDR2, DDR, QDR II, RLDRAM II, SDR                                                                                                                                                                                                                                                              |                                                          |  |  |  |

<sup>&</sup>lt;sup>1</sup>Implemented in HCells.

<sup>&</sup>lt;sup>2</sup>Since all HardCopy ASICs contain hard-wired logic, they are inherently secure.

<sup>&</sup>lt;sup>3</sup> 3.3-V compliant, requires a 3-V power supply.

# **HardCopy II ASIC Features**

|                                  |                                              |                                    |                                | HardCopy II ASICs                                                                                           |                                 |         |  |  |
|----------------------------------|----------------------------------------------|------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------|---------|--|--|
|                                  |                                              | HC210W                             | HC210                          | HC220                                                                                                       | HC230                           | HC240   |  |  |
|                                  | Usable ASIC gates                            | 1.0M                               | 1.0M                           | 1.9M                                                                                                        | 2.9M                            | 3.6M    |  |  |
| pe                               | Equivalent LEs                               | 90,960                             | 90,960                         | 132,540                                                                                                     | 179,400                         | 179,400 |  |  |
| Density and Speed                | M512 memory blocks                           | Not available in HardCopy II ASICs |                                |                                                                                                             |                                 |         |  |  |
| / and                            | M4K memory blocks                            | 190                                | 190                            | 408                                                                                                         | 614                             | 768     |  |  |
| ensity                           | M512K memory blocks                          | 0                                  | 0                              | 2                                                                                                           | 6                               | 9       |  |  |
| Ď                                | Embedded memory (Kb)                         | 855                                | 855                            | 2,988                                                                                                       | 6,219                           | 8,640   |  |  |
|                                  | 18-bit x 18-bit multipliers <sup>1</sup>     | 192                                | 192                            | 252                                                                                                         | 384                             | 384     |  |  |
|                                  | PLLs/unique outputs                          | 4/32                               | 4/32                           | 4/32                                                                                                        | 8/64                            | 12/88   |  |  |
| chitectura<br>Features           | Design security <sup>2</sup>                 | ✓ ·                                |                                |                                                                                                             |                                 |         |  |  |
| Architectural<br>Features        | Stratix series prototyping support           | EP2S30<br>EP2S60<br>EP2S90         | EP2S30<br>EP2S60<br>EP2S90     | EP2S60<br>EP2S90<br>EP2S130                                                                                 | EP2S90<br>EP2S130<br>EP2S180    | EP2S180 |  |  |
|                                  | I/O voltage levels supported (V)             |                                    |                                | 1.5, 1.8, 2.5, 3.3                                                                                          |                                 |         |  |  |
| I/O Features                     | I/O standards supported                      |                                    | Differenti<br>Differential HST | MOS, PCI, PCI-X 1.0, LV<br>ial SSTL-18, Differentia<br>IL SSTL-18 (I and II), S<br>II), 1.8-V HSTL (I and I | Il SSTL-2,<br>STL-2 (I and II), |         |  |  |
| I/0 Fe                           | LVDS channels, 1,040 Mbps (receive/transmit) | 17/13                              | 21/19                          | 30/29                                                                                                       | 46/44                           | 116/116 |  |  |
|                                  | Embedded DPA circuitry                       |                                    |                                | ✓                                                                                                           |                                 |         |  |  |
|                                  | Series and differential OCT                  | т ✓                                |                                |                                                                                                             |                                 |         |  |  |
| External<br>Memory<br>Interfaces | Memory devices supported                     | DDR2, DDR, QDR II, RLDRAM II, SDR  |                                |                                                                                                             |                                 |         |  |  |

<sup>&</sup>lt;sup>1</sup>Implemented in HCells.

<sup>&</sup>lt;sup>2</sup>Since all HardCopy ASICs contain hard-wired logic, they are inherently secure.

# **HardCopy Series Package and I/O Matrices**

|         |                                                  | HardCopy IV ASICs (0.9 V), 6.5-Gbps Transceivers |                                                 |                                                  |                                                 |                                                   |                                                   |                                                   |                                                   |  |  |
|---------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------------------|-------------------------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|--|--|
|         |                                                  | FBGA (F)                                         |                                                 |                                                  |                                                 |                                                   |                                                   |                                                   |                                                   |  |  |
|         | <b>484 (WF¹)</b><br>23 x 23 (mm)<br>1.0-mm pitch | <b>484 (FF²)</b><br>23 x 23 (mm)<br>1.0-mm pitch | <b>780 (WF)</b><br>29 x 29 (mm)<br>1.0-mm pitch | <b>780 (LF³)</b><br>29 x 29 (mm)<br>1.0-mm pitch | <b>780 (FF)</b><br>29 x 29 (mm)<br>1.0-mm pitch | <b>1,152 (LF)</b><br>35 x 35 (mm)<br>1.0-mm pitch | <b>1,152 (FF)</b><br>35 x 35 (mm)<br>1.0-mm pitch | <b>1,517 (LF)</b><br>40 x 40 (mm)<br>1.0-mm pitch | <b>1,517 (FF)</b><br>40 x 40 (mm)<br>1.0-mm pitch |  |  |
| HC4GX15 |                                                  |                                                  |                                                 | 372<br>8+0                                       |                                                 |                                                   |                                                   |                                                   |                                                   |  |  |
| HC4GX25 |                                                  |                                                  |                                                 | 289<br>16+0                                      |                                                 | 564<br>16+0                                       | 564<br>16+8                                       |                                                   |                                                   |  |  |
| HC4GX35 |                                                  |                                                  |                                                 |                                                  |                                                 |                                                   | 564<br>16+8                                       |                                                   | 744<br>24+12                                      |  |  |
| HC4E25  | 296                                              | 296                                              | 392                                             |                                                  | 488                                             |                                                   |                                                   |                                                   |                                                   |  |  |
| HC4E35  |                                                  |                                                  |                                                 |                                                  |                                                 | 744                                               | 744                                               | 880                                               | 880                                               |  |  |

636

Values on top indicate available user I/O pins; values at the bottom indicate the 6.5-Gbps physical media attachment (PMA) and physical coding sublayer (PCS) plus the 6.5-Gbps PMA-only transceiver count.

All HardCopy series devices are offered in commercial, industrial, and extended temperature grades. Package options include leaded, RoHS-compliant, lidless, or lidded.

|       |                                          | HardCopy III ASICs (0.9 V)                      |                                                 |                                                 |                                                   |                                                   |                                                   |                                                   |  |  |  |
|-------|------------------------------------------|-------------------------------------------------|-------------------------------------------------|-------------------------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|--|--|--|
|       |                                          | FBGA (F)                                        |                                                 |                                                 |                                                   |                                                   |                                                   |                                                   |  |  |  |
|       | 484 (WF)<br>23 x 23 (mm)<br>1.0-mm pitch | <b>484 (FF)</b><br>23 x 23 (mm)<br>1.0-mm pitch | <b>780 (WF)</b><br>29 x 29 (mm)<br>1.0-mm pitch | <b>780 (FF)</b><br>29 x 29 (mm)<br>1.0-mm pitch | <b>1,152 (LF)</b><br>35 x 35 (mm)<br>1.0-mm pitch | <b>1,152 (FF)</b><br>35 x 35 (mm)<br>1.0-mm pitch | <b>1,517 (LF)</b><br>40 x 40 (mm)<br>1.0-mm pitch | <b>1,517 (FF)</b><br>40 x 40 (mm)<br>1.0-mm pitch |  |  |  |
| HC325 | 296                                      | 296                                             | 392                                             | 488                                             |                                                   |                                                   |                                                   |                                                   |  |  |  |
| HC335 |                                          |                                                 |                                                 |                                                 | 744                                               | 744                                               | 880                                               | 880                                               |  |  |  |

636 Number indicates available user I/O pins.

All HardCopy series devices are offered in commercial, industrial, and extended temperature grades. Package options include leaded, RoHS-compliant, lidless, or lidded.

|        |                                                 | HardCopy II ASICs (0.9 V)                                  |                                                 |                                                |                                                 |                                                |                                                  |                                                  |  |  |
|--------|-------------------------------------------------|------------------------------------------------------------|-------------------------------------------------|------------------------------------------------|-------------------------------------------------|------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--|--|
|        | FBGA (F)                                        |                                                            |                                                 |                                                |                                                 |                                                |                                                  |                                                  |  |  |
|        | <b>484 (WF)</b><br>23 x 23 (mm)<br>1.0-mm pitch | <b>484 (F<sup>4</sup>)</b><br>23 x 23 (mm)<br>1.0-mm pitch | <b>672 (WF)</b><br>27 x 27 (mm)<br>1.0-mm pitch | <b>672 (F)</b><br>27 x 27 (mm)<br>1.0-mm pitch | <b>780 (WF)</b><br>29 x 29 (mm)<br>1.0-mm pitch | <b>780 (F)</b><br>29 x 29 (mm)<br>1.0-mm pitch | <b>1,020 (F)</b><br>33 x 33 (mm)<br>1.0-mm pitch | <b>1,508 (F)</b><br>40 x 40 (mm)<br>1.0-mm pitch |  |  |
| HC210W | 308                                             |                                                            |                                                 |                                                |                                                 |                                                |                                                  |                                                  |  |  |
| HC210  |                                                 | 334                                                        |                                                 |                                                |                                                 |                                                |                                                  |                                                  |  |  |
| HC220  |                                                 |                                                            |                                                 | 492                                            |                                                 | 494                                            |                                                  |                                                  |  |  |
| HC230  |                                                 |                                                            |                                                 |                                                |                                                 |                                                | 698                                              |                                                  |  |  |
| HC240  |                                                 |                                                            |                                                 |                                                |                                                 |                                                | 742                                              | 951                                              |  |  |

<sup>&</sup>lt;sup>1</sup> WF = Wire bond.

636 Number indicates available user I/O pins.

All HardCopy series devices are offered in commercial, industrial, and extended temperature grades. Package options include leaded, RoHS-compliant, lidless, or lidded.

<sup>&</sup>lt;sup>2</sup> FF = Performance-optimized flip chip.

<sup>&</sup>lt;sup>3</sup>LF = Cost-optimized flip chip.

<sup>&</sup>lt;sup>4</sup>F = Performance-optimized flip chip.

#### **Arria V GX FPGA Features**

|                                  |                                                |                                           |                 | Arria V GX FI                                            | PGAs (1.1 V) <sup>1</sup> , | 6.375-Gbps      | Transceivers    |                |          |  |  |  |
|----------------------------------|------------------------------------------------|-------------------------------------------|-----------------|----------------------------------------------------------|-----------------------------|-----------------|-----------------|----------------|----------|--|--|--|
|                                  |                                                | 5AGXA1                                    | 5AGXA3          | 5AGXA5                                                   | 5AGXA7                      | 5AGXB1          | 5AGXB3          | 5AGXB5         | 5AGXB7   |  |  |  |
|                                  | ALMs                                           | 28,302                                    | 56,389          | 71,698                                                   | 91,679                      | 113,208         | 136,879         | 158,491        | 190,000  |  |  |  |
|                                  | Equivalent LEs                                 | 75,000                                    | 149,430         | 190,000                                                  | 242,950                     | 300,000         | 362,730         | 420,000        | 503,500  |  |  |  |
|                                  | Registers                                      | 113,208                                   | 225,555         | 286,792                                                  | 366,717                     | 452,830         | 547,517         | 633,962        | 760,000  |  |  |  |
| pa                               | M10K memory blocks                             | 800                                       | 1,039           | 1,180                                                    | 1,366                       | 1,510           | 1,726           | 2,054          | 2,378    |  |  |  |
| Density and Speed                | M10K memory (Kb)                               | 8,000                                     | 10,390          | 11,800                                                   | 13,660                      | 15,100          | 17,260          | 20,540         | 23,780   |  |  |  |
|                                  | MLAB memory (Kb)                               | 463                                       | 892             | 1,173                                                    | 1,448                       | 1,852           | 1,961           | 2,532          | 2,943    |  |  |  |
|                                  | Variable-precision DSP blocks                  | 240                                       | 396             | 600                                                      | 800                         | 920             | 1,045           | 1,092          | 1,139    |  |  |  |
|                                  | 18-bit x 18-bit multipliers                    | 480                                       | 792             | 1,200                                                    | 1,600                       | 1,840           | 2,090           | 2,184          | 2,278    |  |  |  |
|                                  | Speed grades: FPGA fabric (fastest to slowest) |                                           | -4, -5, -6      |                                                          |                             |                 |                 |                |          |  |  |  |
|                                  | Speed grades: transceiver (fastest to slowest) |                                           |                 |                                                          | -4, -5                      | 5, -6           |                 |                |          |  |  |  |
| _                                | Global clock networks                          |                                           |                 |                                                          | 10                          | 6               |                 |                |          |  |  |  |
| Architectural<br>Features        | PLLs/unique outputs                            | 10/40                                     | 10/40           | 12/48                                                    | 12/48                       | 12/48           | 12/48           | 16/64          | 16/64    |  |  |  |
| rchite<br>Feat                   | Configuration file size (Mb)                   | TBD                                       | TBD             | TBD                                                      | TBD                         | TBD             | TBD             | TBD            | TBD      |  |  |  |
| Ā                                | Design security                                | <b>√</b>                                  |                 |                                                          |                             |                 |                 |                |          |  |  |  |
|                                  | I/O voltage levels<br>supported (V)            | 1.2, 1.5, 1.8, 2.5, 3.0, 3.3 <sup>2</sup> |                 |                                                          |                             |                 |                 |                |          |  |  |  |
|                                  | I/O standards supported                        | Differe                                   | ntial SSTL-2, D | PCI-X, LVDS, mi<br>ifferential HSTL<br>STL-2 (I and II), | -12, Differentia            | al HSTL-15, Dif | ferential HSTL- | 18, SSTL-15 (I | and II), |  |  |  |
| 10                               | LVDS channels, 1,250 Mbps (receive/transmit)   | 68                                        | 68              | 120                                                      | 120                         | 160             | 160             | 152            | 152      |  |  |  |
| ture                             | Embedded DPA circuitry                         |                                           |                 |                                                          | ✓                           | •               |                 |                |          |  |  |  |
| I/O Features                     | Series and differential OCT                    |                                           |                 |                                                          | <b>✓</b>                    | •               |                 |                |          |  |  |  |
| _                                | Programmable drive strength                    |                                           |                 |                                                          | <b>✓</b>                    | •               |                 |                |          |  |  |  |
|                                  | Transceiver (SERDES)<br>channels (6.375 Gbps)  | 12                                        | 12              | 24                                                       | 24                          | 24              | 24              | 36             | 36       |  |  |  |
|                                  | PCIe Gen2 x4 hard IP blocks                    | 1                                         | 1               | 2                                                        | 2                           | 2               | 2               | 2              | 2        |  |  |  |
|                                  | DDR3/2 hard memory controller IP blocks        | 2                                         | 2               | 4                                                        | 4                           | 4               | 4               | 4              | 4        |  |  |  |
| External<br>Memory<br>Interfaces | Memory devices supported                       |                                           | DDR3, D         | DR2, DDR, QDF                                            | R II, QDR II+, R            | LDRAM II, LPD   | DR2, Mobile D   | DR, SDR        |          |  |  |  |

<sup>&</sup>lt;sup>1</sup> Maximum LVDS channels, transceiver channels, PLLs, and PCIe hard IP blocks for the product line shown. Various packages offer a variety of options to meet your design needs.

 $<sup>^{2}</sup>$  3.3-V compliant, requires a 3-V power supply.

#### **Arria V GT FPGA Features**

|                                  |                                                             | Arria V GT FPGAs (1.1 V) <sup>1</sup> , Up t                                                                                                                                                                                                                                                           | to 10.3125-Gbps Transceivers      |  |  |  |
|----------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--|--|--|
|                                  |                                                             | 5AGTD3                                                                                                                                                                                                                                                                                                 | 5AGTD5                            |  |  |  |
|                                  | ALMs                                                        | 136,879                                                                                                                                                                                                                                                                                                | 190,000                           |  |  |  |
|                                  | Equivalent LEs                                              | 362,730                                                                                                                                                                                                                                                                                                | 503,500                           |  |  |  |
|                                  | Registers                                                   | 547,517                                                                                                                                                                                                                                                                                                | 760,000                           |  |  |  |
| eq                               | M10K memory blocks                                          | 1,726                                                                                                                                                                                                                                                                                                  | 2,378                             |  |  |  |
| Spe                              | M10K memory (Kb)                                            | 17,260                                                                                                                                                                                                                                                                                                 | 23,780                            |  |  |  |
| ' and                            | MLAB memory (Kb)                                            | 1,961                                                                                                                                                                                                                                                                                                  | 2,943                             |  |  |  |
| Density and Speed                | Variable-precision DSP blocks                               | 1,045                                                                                                                                                                                                                                                                                                  | 1,139                             |  |  |  |
| De                               | 18-bit x 18-bit multipliers                                 | 2,090                                                                                                                                                                                                                                                                                                  | 2,278                             |  |  |  |
|                                  | Speed grades: FPGA fabric (fastest to slowest)              | -5                                                                                                                                                                                                                                                                                                     | ;                                 |  |  |  |
|                                  | Speed grades: transceiver (fastest to slowest)              | -3                                                                                                                                                                                                                                                                                                     | }                                 |  |  |  |
| <u>''</u>                        | Global clock networks                                       | 16                                                                                                                                                                                                                                                                                                     | 5                                 |  |  |  |
| chitectur<br>Features            | PLLs/unique outputs                                         | 12/48                                                                                                                                                                                                                                                                                                  | 16/64                             |  |  |  |
| Architectural<br>Features        | Configuration file size (Mb)                                | TBD                                                                                                                                                                                                                                                                                                    | TBD                               |  |  |  |
| ₹                                | Design security                                             | <b>✓</b>                                                                                                                                                                                                                                                                                               |                                   |  |  |  |
|                                  | I/O voltage levels supported (V)                            | 1.2, 1.5, 1.8, 2.5, 3.0, 3.3 <sup>2</sup>                                                                                                                                                                                                                                                              |                                   |  |  |  |
|                                  | I/O standards supported                                     | LVTTL, LVCMOS, PCI, PCI-X, LVDS, mini-LVDS, RSDS, LVPECL, Differential SSTL-15, Differential SSTL-18, Differential HSTL-12, Differential HSTL-15, Differential HSTL-18, SSTL-15 (I and II), SSTL-18 (I and II), SSTL-2 (I and II), 1.2-V HSTL (I and II), 1.5-V HSTL (I and II), 1.8-V HSTL (I and II) |                                   |  |  |  |
| s                                | LVDS channels, 1,250 Mbps (receive/transmit)                | 120                                                                                                                                                                                                                                                                                                    | 150                               |  |  |  |
| eatures                          | Embedded DPA circuitry                                      | /                                                                                                                                                                                                                                                                                                      | ,                                 |  |  |  |
| I/0 Fe                           | Series and differential OCT                                 | <b>✓</b>                                                                                                                                                                                                                                                                                               | ,                                 |  |  |  |
|                                  | Programmable drive strength                                 | ✓                                                                                                                                                                                                                                                                                                      | ,                                 |  |  |  |
|                                  | Transceiver (SERDES) channels<br>(10.3125 Gbps, 6.375 Gbps) | 4, 12                                                                                                                                                                                                                                                                                                  | 8,12                              |  |  |  |
|                                  | PCIe Gen2 x4 hard IP blocks                                 | 1                                                                                                                                                                                                                                                                                                      | 1                                 |  |  |  |
|                                  | DDR3/2 hard memory controller IP blocks                     | 1                                                                                                                                                                                                                                                                                                      | 4                                 |  |  |  |
| External<br>Memory<br>Interfaces | Memory devices supported                                    | DDR3, DDR2, DDR, QDR II, QDR II+, RI                                                                                                                                                                                                                                                                   | LDRAM II, LPDDR2, Mobile DDR, SDR |  |  |  |

<sup>&</sup>lt;sup>1</sup>Maximum LVDS channels, transceiver channels, PLLs, and PCIe hard IP blocks for the product line shown. Various packages offer a variety of options to meet your design needs.

 $<sup>^{2}</sup>$ 3.3-V compliant, requires a 3-V power supply.

## **Arria II GX FPGA Features**

|                                  |                                              |          | Arria II GX F                           | PGAs (0.9 V), U                          | p to 6.375-Gbp    | s Transceivers                                                            |           |  |  |
|----------------------------------|----------------------------------------------|----------|-----------------------------------------|------------------------------------------|-------------------|---------------------------------------------------------------------------|-----------|--|--|
|                                  |                                              | EP2AGX45 | EP2AGX65                                | EP2AGX95                                 | EP2AGX125         | EP2AGX190                                                                 | EP2AGX260 |  |  |
|                                  | ALMs                                         | 18,050   | 25,300                                  | 37,470                                   | 49,640            | 76,120                                                                    | 102,600   |  |  |
|                                  | Equivalent LEs                               | 45,125   | 63,250                                  | 93,675                                   | 124,100           | 190,300                                                                   | 256,500   |  |  |
| eq                               | Registers <sup>1</sup>                       | 36,100   | 50,600                                  | 74,940                                   | 99,280            | 152,240                                                                   | 205,200   |  |  |
| Density and Speed                | M9K memory blocks                            | 319      | 495                                     | 612                                      | 730               | 840                                                                       | 950       |  |  |
|                                  | MLAB memory (Kb)                             | 564      | 791                                     | 1,171                                    | 1,551             | 2,379                                                                     | 3,206     |  |  |
|                                  | Embedded memory (Kb)                         | 2,871    | 4,455                                   | 5,508                                    | 6,570             | 7,560                                                                     | 8,550     |  |  |
| De                               | 18-bit x 18-bit<br>embedded multipliers      | 232      | 312                                     | 448                                      | 576               | 656                                                                       | 736       |  |  |
|                                  | Speed grades<br>(fastest to slowest)         |          |                                         | -3, -4                                   | 4, -5, -6         |                                                                           |           |  |  |
|                                  | Global clock networks                        |          |                                         |                                          | 16                |                                                                           |           |  |  |
| Architectural Features           | Regional clock networks                      |          | 48                                      |                                          |                   |                                                                           |           |  |  |
| Feat                             | Periphery clock networks                     | 50       | 50                                      | 59                                       | 59                | 84                                                                        | 84        |  |  |
| tural                            | PLLs/unique outputs                          | 4/28     | 4/28                                    | 6/42                                     | 6/42              | 6/42                                                                      | 6/42      |  |  |
| ijteci                           | Configuration file size (Mb)                 | 18       | 18                                      | 34                                       | 34                | 64                                                                        | 64        |  |  |
| Arch                             | Design security                              | ✓ ·      |                                         |                                          |                   |                                                                           |           |  |  |
|                                  | Others                                       |          |                                         | Plug & Play                              | Signal Integrity  |                                                                           |           |  |  |
|                                  | I/O voltage levels supported (V)             |          |                                         | 1.2, 1.5, 1.8                            | 3, 2.5, 3.0, 3.3  |                                                                           |           |  |  |
|                                  | I/O standards supported                      | Differe  | ntial SSTL-15, Dit<br>al HSTL-15, SSTL- | fferential SSTL-2,<br>18 (I and II), SST | Differential HSTL | BLVDS, Differentia<br>-18, Differential H<br>and II), 1.8-V HST<br>nd II) | STL-12,   |  |  |
| Features                         | Emulated LVDS channels, 945 Mbps             | 56       | 56                                      | 64                                       | 64                | 96                                                                        | 96        |  |  |
| I/O Fea                          | LVDS channels, 1,250 Mbps (receive/transmit) | 85/84    | 85/84                                   | 105/104                                  | 105/104           | 145/144                                                                   | 145/144   |  |  |
|                                  | Embedded DPA circuitry                       |          |                                         |                                          | ✓                 |                                                                           |           |  |  |
|                                  | Series and differential OCT                  |          |                                         |                                          | ✓                 |                                                                           |           |  |  |
|                                  | Transceiver (SERDES) channels                | 8        | 8                                       | 12                                       | 12                | 16                                                                        | 16        |  |  |
|                                  | PCIe hard<br>IP block Gen1                   |          |                                         |                                          | 1                 |                                                                           |           |  |  |
| External<br>Memory<br>Interfaces | Memory devices supported                     |          |                                         | DDR3, DDR                                | 2, DDR, QDR II    |                                                                           |           |  |  |

<sup>&</sup>lt;sup>1</sup>This is the base core logic register count. The ALM can support three registers when used in LUTREG mode, which increases total register count by an additional 50 percent.

#### **Arria II GZ FPGA Features**

|                                  |                                                | Arria II GZ FP                                              | GAs (0.9 V), Up to 6.375-Gbp                                                                                                                        | s Transceivers                                                 |  |  |  |  |
|----------------------------------|------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|--|--|--|
|                                  |                                                | EP2AGZ225                                                   | EP2AGZ300                                                                                                                                           | EP2AGZ350                                                      |  |  |  |  |
|                                  | ALMs                                           | 89,600                                                      | 119,200                                                                                                                                             | 139,400                                                        |  |  |  |  |
|                                  | Equivalent LEs                                 | 224,000                                                     | 298,000                                                                                                                                             | 348,500                                                        |  |  |  |  |
| eq                               | Registers                                      | 179,200                                                     | 238,400                                                                                                                                             | 278,800                                                        |  |  |  |  |
| Density and Speed                | M9K memory blocks                              | 1,235                                                       | 1,248                                                                                                                                               | 1,248                                                          |  |  |  |  |
| / and                            | M144K memory blocks                            | 0                                                           | 24                                                                                                                                                  | 36                                                             |  |  |  |  |
| insity                           | MLAB memory (Kb)                               | 2,850                                                       | 4,420                                                                                                                                               | 4,420                                                          |  |  |  |  |
| De                               | Embedded memory (Kb)                           | 11,100                                                      | 14,700                                                                                                                                              | 16,400                                                         |  |  |  |  |
|                                  | 18-bit x 18-bit embedded multipliers           | 800                                                         | 920                                                                                                                                                 | 1,040                                                          |  |  |  |  |
|                                  | Speed grades (fastest to slowest)              |                                                             | -3, -4                                                                                                                                              |                                                                |  |  |  |  |
| es                               | Global clock networks                          |                                                             | 16                                                                                                                                                  |                                                                |  |  |  |  |
| atur                             | Regional clock networks                        | 64                                                          | 88                                                                                                                                                  | 88                                                             |  |  |  |  |
| al Fe                            | Periphery clock networks                       |                                                             |                                                                                                                                                     |                                                                |  |  |  |  |
| ectur                            | PLLs/unique outputs                            | 8/68                                                        | 8/96                                                                                                                                                | 8/96                                                           |  |  |  |  |
| Architectural Features           | Configuration file size (Mb)                   | 95                                                          | 141                                                                                                                                                 | 141                                                            |  |  |  |  |
| Ā                                | Design security                                | ✓                                                           |                                                                                                                                                     |                                                                |  |  |  |  |
|                                  | I/O voltage levels supported (V)               |                                                             | 1.2, 1.5, 1.8, 2.5, 3.0                                                                                                                             |                                                                |  |  |  |  |
|                                  | I/O standards supported                        | Differential SSTL-18, Different<br>Differential HSTL-18, SS | I-X, LVDS, mini-LVDS, RSDS, LVPE<br>ial SSTL-2, Differential HSTL-12,<br>STL-15 (I and II), SSTL-18 (I and I<br>II), 1.5-V HSTL (I and II), 1.8-V I | Differential HSTL-15 (I and II),<br>I), 1.2-V HSTL (I and II), |  |  |  |  |
| ures                             | Emulated LVDS channels, 1,152 Mbps             | 184                                                         | 184                                                                                                                                                 | 184                                                            |  |  |  |  |
| I/O Features                     | LVDS channels, 1,250 Mbps (receive/transmit)   |                                                             | Up to 86                                                                                                                                            |                                                                |  |  |  |  |
| _                                | Embedded DPA circuitry                         |                                                             | ✓                                                                                                                                                   |                                                                |  |  |  |  |
|                                  | Series and differential OCT                    |                                                             | ✓                                                                                                                                                   |                                                                |  |  |  |  |
|                                  | Transceiver (SERDES) channels, 6.375 Gbps      |                                                             | Up to 24                                                                                                                                            |                                                                |  |  |  |  |
|                                  | PCIe hard<br>IP block (value as 1.1, 2.0, etc) | 1                                                           |                                                                                                                                                     |                                                                |  |  |  |  |
| External<br>Memory<br>Interfaces | Memory devices supported                       | DDR3                                                        | , DDR2, DDR, QDR II, RLDRAM I                                                                                                                       | I, SDR                                                         |  |  |  |  |

# **Arria Series Package and I/O Matrices**

|        | Ar                                             | ria V GX and GT FPGAs (1.1 V                   | V), Up to 10.375-Gbps Transo                     | ceivers                                          |
|--------|------------------------------------------------|------------------------------------------------|--------------------------------------------------|--------------------------------------------------|
|        |                                                | FB                                             | GA (F)                                           |                                                  |
|        | <b>672 pin</b><br>27 x 27 (mm)<br>1.0-mm pitch | <b>896 pin</b><br>31 x 31 (mm)<br>1.0-mm pitch | <b>1,152 pin</b><br>35 x 35 (mm)<br>1.0-mm pitch | <b>1,517 pin</b><br>40 x 40 (mm)<br>1.0-mm pitch |
| 5AGXA1 | 336<br>9                                       | 480<br>12                                      |                                                  |                                                  |
| 5AGXA3 | 336<br>9                                       | 480<br>12                                      |                                                  |                                                  |
| 5AGXA5 | 288<br>9                                       | 384<br>18                                      | 544<br>24                                        |                                                  |
| 5AGXA7 | 288 <b>-</b><br>9                              | 384<br>18                                      | 544<br>24                                        | 384<br>18                                        |
| 5AGXB1 |                                                | 384<br>18                                      | 544<br>24                                        | 704<br>24                                        |
| 5AGXB3 |                                                | 384<br>18                                      | 544<br>24                                        | 704<br>24                                        |
| 5AGXB5 |                                                |                                                | 528<br>24                                        | 668<br>36                                        |
| 5AGXB7 |                                                |                                                | 528<br>24                                        | 668<br>36                                        |
| 5AGTD3 |                                                | 322<br>12+2                                    | 544<br>12+4                                      | 704<br>12+4                                      |
| 5AGTD5 |                                                |                                                | 528<br>12+4                                      | 688<br>12+8                                      |

Values on top indicate available user I/O pins; values at the bottom indicate the 6.375-Gbps plus 10.375-Gbps transceiver count.

Vertical migration (same V<sub>CC</sub>, GND, ISP, and input pins). For vertical migration, the number of user I/Os may be less than the number stated in the table.

# **Arria Series Package and I/O Matrices**

|           |                                                | Arria II GX FPGAs (0.9 V),                     | Up to 6.375-Gbps Transceiver                   | S                                                |
|-----------|------------------------------------------------|------------------------------------------------|------------------------------------------------|--------------------------------------------------|
|           | UBGA (U) <sup>1</sup>                          |                                                | FBGA (F)                                       |                                                  |
|           | <b>358 pin</b><br>17 x 17 (mm)<br>0.8-mm pitch | <b>572 pin</b><br>25 x 25 (mm)<br>1.0-mm pitch | <b>780 pin</b><br>29 x 29 (mm)<br>1.0-mm pitch | <b>1,152 pin</b><br>35 x 35 (mm)<br>1.0-mm pitch |
| EP2AGX45  | 156<br>4                                       | 252<br>8                                       | 364<br>8                                       |                                                  |
| EP2AGX65  | 156<br>4                                       | 252<br>8                                       | 364<br>8                                       |                                                  |
| EP2AGX95  |                                                | 260<br>8                                       | 372<br>12                                      | 452<br>12                                        |
| EP2AGX125 |                                                | 260 <b>.</b><br>8                              | 372<br>12                                      | 452<br>12                                        |
| EP2AGX190 |                                                |                                                | 372<br>12                                      | 612<br>16                                        |
| EP2AGX260 |                                                |                                                | 372<br>12                                      | 612<br>16                                        |

<sup>1</sup>Ultra FineLine ball grid array.

726 24

 $Values \ on \ top \ indicate \ available \ user \ I/O \ pins; \ values \ at \ the \ bottom \ indicate \ the \ transceiver \ count.$ 

Vertical migration (same V<sub>CC</sub>, GND, ISP, and input pins). For vertical migration, the number of user I/Os may be less than the number stated in the table.

|           | Arria II GZ FI                                 | Arria II GZ FPGAs (0.9 V), Up to 6.375-Gbps Transceivers                                                  |           |  |  |  |  |  |  |
|-----------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|--|--|
|           | Hybrid FBGA (H)                                | FBC                                                                                                       | GA (F)    |  |  |  |  |  |  |
|           | <b>780 pin</b><br>33 x 33 (mm)<br>1.0-mm pitch | 1,152 pin       1,517 pin         35 x 35 (mm)       40 x 40 (mm)         1.0-mm pitch       1.0-mm pitch |           |  |  |  |  |  |  |
| EP2AGZ225 |                                                | 550<br>16                                                                                                 | 726<br>24 |  |  |  |  |  |  |
| EP2AGZ300 | 280<br>16                                      | 550<br>16                                                                                                 | 726<br>24 |  |  |  |  |  |  |
| EP2AGZ350 | 280                                            | 550<br>16                                                                                                 | 726<br>24 |  |  |  |  |  |  |

Values on top indicate available user I/O pins; values at the bottom indicate transceiver count.

<sup>🟅</sup> Vertical migration (same Vcc, GND, ISP, and input pins). For vertical migration, the number of user I/Os may be less than the number stated in the table.

## **Cyclone V E FPGA Features**

|                                  |                                                     |                                                                                                                                                                                                                                                                                                                                                                        | Су         | clone V E FPGAs (1.1 | 1 V)    |         |  |  |  |  |
|----------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------|---------|---------|--|--|--|--|
|                                  |                                                     | 5CEA2                                                                                                                                                                                                                                                                                                                                                                  | 5CEA5      | 5CEA8                | 5CEB5   | 5CEB9   |  |  |  |  |
|                                  | ALMs                                                | 9,434                                                                                                                                                                                                                                                                                                                                                                  | 18,113     | 28,302               | 56,604  | 113,208 |  |  |  |  |
|                                  | Equivalent LEs                                      | 25,000                                                                                                                                                                                                                                                                                                                                                                 | 48,000     | 75,000               | 150,000 | 300,000 |  |  |  |  |
| _                                | Registers                                           | 37,736                                                                                                                                                                                                                                                                                                                                                                 | 72,452     | 113,208              | 226,416 | 452,832 |  |  |  |  |
| реес                             | M10K memory blocks                                  | 152                                                                                                                                                                                                                                                                                                                                                                    | 305        | 451                  | 602     | 1,246   |  |  |  |  |
| and 9                            | M10K memory (Kb)                                    | 1,520                                                                                                                                                                                                                                                                                                                                                                  | 3,050      | 4,510                | 6,020   | 12,460  |  |  |  |  |
| Density and Speed                | MLAB memory (Kb)                                    | 147                                                                                                                                                                                                                                                                                                                                                                    | 283        | 442                  | 884     | 1,769   |  |  |  |  |
|                                  | Variable-precision DSP blocks                       | 39                                                                                                                                                                                                                                                                                                                                                                     | 78         | 132                  | 220     | 406     |  |  |  |  |
|                                  | 18-bit x 18-bit multipliers                         | 78                                                                                                                                                                                                                                                                                                                                                                     | 156        | 264                  | 440     | 812     |  |  |  |  |
|                                  | Speed grades: FPGA fabric (fastest to slowest)      |                                                                                                                                                                                                                                                                                                                                                                        | -6, -7, -8 |                      |         |         |  |  |  |  |
| _                                | Global clock networks                               | 16                                                                                                                                                                                                                                                                                                                                                                     | 16         | 16                   | 16      | 16      |  |  |  |  |
| ctura                            | PLLs/unique outputs                                 | 4                                                                                                                                                                                                                                                                                                                                                                      | 4          | 4                    | 4       | 4       |  |  |  |  |
| Architectural<br>Features        | Configuration file size (Mb)                        | TBD                                                                                                                                                                                                                                                                                                                                                                    | TBD        | TBD                  | TBD     | TBD     |  |  |  |  |
| ₹                                | Design security                                     | ✓                                                                                                                                                                                                                                                                                                                                                                      |            |                      |         |         |  |  |  |  |
|                                  | I/O voltage levels<br>supported (V)                 | 1.1, 1.2, 1.5, 1.8, 2.5, 3.3                                                                                                                                                                                                                                                                                                                                           |            |                      |         |         |  |  |  |  |
|                                  | I/O standards supported                             | LVTTL, LVCMOS, PCI, PCI-X, LVDS, mini-LVDS, RSDS, LVPECL, Differential SSTL-15, Differential SSTL-18, Differential SSTL-2, Differential HSTL-12, Differential HSTL-15, Differential HSTL-18, SSTL-15 (I and II), SSTL-18 (I and II), SSTL-18 (I and II), SSTL-2 (I and II), 1.2-V HSTL (I and II), 1.5-V HSTL (I and II), 1.8-V HSTL (I and II), HiSpi, SLVS, Sub-LVDS |            |                      |         |         |  |  |  |  |
| I/O Features                     | LVDS channels (875-Mbps receive, 840-Mbps transmit) | 48                                                                                                                                                                                                                                                                                                                                                                     | 100        | 100                  | 122     | 122     |  |  |  |  |
| ) Fea                            | Embedded DPA circuitry                              |                                                                                                                                                                                                                                                                                                                                                                        |            | _                    |         |         |  |  |  |  |
| ≚                                | Series and differential OCT                         |                                                                                                                                                                                                                                                                                                                                                                        |            | ✓                    |         |         |  |  |  |  |
|                                  | Programmable drive strength                         |                                                                                                                                                                                                                                                                                                                                                                        |            | ✓                    |         |         |  |  |  |  |
|                                  | PCIe Gen2 x4 hard IP blocks                         |                                                                                                                                                                                                                                                                                                                                                                        |            | -                    |         |         |  |  |  |  |
|                                  | DDR3/2 hard memory controller IP blocks             | 0 or 1                                                                                                                                                                                                                                                                                                                                                                 | 0 or 1     | 0 or 2               | 0 or 2  | 0 or 2  |  |  |  |  |
| External<br>Memory<br>Interfaces | Memory devices supported                            |                                                                                                                                                                                                                                                                                                                                                                        | DDR3,      | DDR2, DDR, LPDDR, L  | PDDR2   |         |  |  |  |  |

<sup>&</sup>lt;sup>1</sup> Maximum LVDS channels, transceiver channels, PLLs, and PCIe hard IP blocks for the product line shown. Various packages offer a variety of options to meet your design needs.

 $<sup>^{2}</sup>$ 3.3-V compliant, requires a 3-V power supply.

#### **Cyclone V GX FPGA Features**

|                                  |                                                     |                                                                                                                                                                                                                                                                                                                                                                        | Cyclone V GX FP | GAs (1.1 V), 3.125-0 | ibps Transceivers |         |  |  |  |  |
|----------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------|-------------------|---------|--|--|--|--|
|                                  |                                                     | 5CGXC3                                                                                                                                                                                                                                                                                                                                                                 | 5CGXC4          | 5CGXC5               | 5CGXC7            | 5CGXC9  |  |  |  |  |
|                                  | ALMs                                                | 9,434                                                                                                                                                                                                                                                                                                                                                                  | 18,868          | 28,302               | 56,604            | 113,208 |  |  |  |  |
|                                  | Equivalent LEs                                      | 25,000                                                                                                                                                                                                                                                                                                                                                                 | 50,000          | 75,000               | 150,000           | 300,000 |  |  |  |  |
|                                  | Registers                                           | 37,736                                                                                                                                                                                                                                                                                                                                                                 | 75,472          | 113,208              | 226,416           | 452,832 |  |  |  |  |
| þ                                | M10K memory blocks                                  | 117                                                                                                                                                                                                                                                                                                                                                                    | 285             | 451                  | 602               | 1,246   |  |  |  |  |
| Spee                             | M10K memory (Kb)                                    | 1,170                                                                                                                                                                                                                                                                                                                                                                  | 2,850           | 4,510                | 6,020             | 12,460  |  |  |  |  |
| / and                            | MLAB memory (Kb)                                    | 147                                                                                                                                                                                                                                                                                                                                                                    | 295             | 442                  | 884               | 1,769   |  |  |  |  |
| Density and Speed                | Variable-precision DSP blocks                       | 40                                                                                                                                                                                                                                                                                                                                                                     | 70              | 132                  | 220               | 406     |  |  |  |  |
| ŏ                                | 18-bit x 18-bit multipliers                         | 80                                                                                                                                                                                                                                                                                                                                                                     | 140             | 264                  | 440               | 812     |  |  |  |  |
|                                  | Speed grades: FPGA fabric (fastest to slowest)      | -6, -7, -8                                                                                                                                                                                                                                                                                                                                                             |                 |                      |                   |         |  |  |  |  |
|                                  | Speed grades: transceiver (fastest to slowest)      | -6, -7, -8                                                                                                                                                                                                                                                                                                                                                             |                 |                      |                   |         |  |  |  |  |
| _                                | Global clock networks                               | 16                                                                                                                                                                                                                                                                                                                                                                     | 16              | 16                   | 16                | 16      |  |  |  |  |
| Architectural<br>Features        | PLLs/unique outputs                                 | 5                                                                                                                                                                                                                                                                                                                                                                      | 6               | 6                    | 7                 | 8       |  |  |  |  |
|                                  | Configuration file size (Mb)                        | TBD                                                                                                                                                                                                                                                                                                                                                                    | TBD             | TBD                  | TBD               | TBD     |  |  |  |  |
| ⋖                                | Design security                                     | <b>✓</b>                                                                                                                                                                                                                                                                                                                                                               |                 |                      |                   |         |  |  |  |  |
|                                  | I/O voltage levels<br>supported (V)                 | 1.1, 1.2, 1.5, 1.8, 2.5, 3.3                                                                                                                                                                                                                                                                                                                                           |                 |                      |                   |         |  |  |  |  |
|                                  | I/O standards supported                             | LVTTL, LVCMOS, PCI, PCI-X, LVDS, mini-LVDS, RSDS, LVPECL, Differential SSTL-15, Differential SSTL-18, Differential SSTL-2, Differential HSTL-12, Differential HSTL-15, Differential HSTL-18, SSTL-15 (I and II), SSTL-18 (I and II), SSTL-18 (I and II), SSTL-2 (I and II), 1.2-V HSTL (I and II), 1.5-V HSTL (I and II), 1.8-V HSTL (I and II), HiSpi, SLVS, Sub-LVDS |                 |                      |                   |         |  |  |  |  |
| es                               | LVDS channels (875-Mbps receive, 840-Mbps transmit) | 48                                                                                                                                                                                                                                                                                                                                                                     | 100             | 100                  | 122               | 122     |  |  |  |  |
|                                  | Embedded DPA circuitry                              |                                                                                                                                                                                                                                                                                                                                                                        |                 | -                    |                   |         |  |  |  |  |
| I/O Featur                       | Series and differential OCT                         |                                                                                                                                                                                                                                                                                                                                                                        |                 | ✓                    |                   |         |  |  |  |  |
| _                                | Programmable drive strength                         |                                                                                                                                                                                                                                                                                                                                                                        |                 | ✓                    |                   |         |  |  |  |  |
|                                  | Transceiver (SERDES) channels (3.125 Gbps)          | 3                                                                                                                                                                                                                                                                                                                                                                      | 6               | 6                    | 9                 | 12      |  |  |  |  |
|                                  | PCIe Gen2 x4 hard IP blocks                         | 0 or 1                                                                                                                                                                                                                                                                                                                                                                 | 0 or 1          | 0 or 1               | 0 or 1            | 0 or 1  |  |  |  |  |
|                                  | DDR3/2 hard memory controller IP blocks             | 0 or 1                                                                                                                                                                                                                                                                                                                                                                 | 0 or 2          | 0 or 2               | 0 or 2            | 0 or 2  |  |  |  |  |
| External<br>Memory<br>Interfaces | Memory devices supported                            |                                                                                                                                                                                                                                                                                                                                                                        | DDR3,           | DDR2, DDR, LPDDR, L  | PDDR2             |         |  |  |  |  |

<sup>&</sup>lt;sup>1</sup>Maximum LVDS channels, transceiver channels, PLLs, and PCIe hard IP blocks for the product line shown. Various packages offer a variety of options to meet your design needs.

<sup>&</sup>lt;sup>2</sup> 3.3-V compliant, requires a 3-V power supply.

## **Cyclone V GT FPGA Features**

|                                  |                                                     | Cyclo                                                                                                                                                                                                                                                                                                                                               | ne V GT FPGAs (1.1 V), 5G Transco | eivers  |  |  |  |  |
|----------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------|--|--|--|--|
|                                  |                                                     | 5CGTD3                                                                                                                                                                                                                                                                                                                                              | 5CGTD5                            | 5CGTD8  |  |  |  |  |
|                                  | ALMs                                                | 28,302                                                                                                                                                                                                                                                                                                                                              | 56,604                            | 113,208 |  |  |  |  |
|                                  | Equivalent LEs                                      | 75,000                                                                                                                                                                                                                                                                                                                                              | 150,000                           | 300,000 |  |  |  |  |
|                                  | Registers                                           | 113,208                                                                                                                                                                                                                                                                                                                                             | 226,416                           | 452,832 |  |  |  |  |
| þ                                | M10K memory blocks                                  | 451                                                                                                                                                                                                                                                                                                                                                 | 602                               | 1,246   |  |  |  |  |
| Spee                             | M10K memory (Kb)                                    | 4,510                                                                                                                                                                                                                                                                                                                                               | 6,020                             | 12,460  |  |  |  |  |
| / and                            | MLAB memory (Kb)                                    | 442                                                                                                                                                                                                                                                                                                                                                 | 884                               | 1,769   |  |  |  |  |
| Density and Speed                | Variable-precision DSP blocks                       | 132                                                                                                                                                                                                                                                                                                                                                 | 220                               | 406     |  |  |  |  |
| ۵                                | 18-bit x 18-bit multipliers                         | 264                                                                                                                                                                                                                                                                                                                                                 | 440                               | 812     |  |  |  |  |
|                                  | Speed grades: FPGA fabric (fastest to slowest)      | -6, -7, -8                                                                                                                                                                                                                                                                                                                                          |                                   |         |  |  |  |  |
|                                  | Speed grades: transceiver (fastest to slowest)      |                                                                                                                                                                                                                                                                                                                                                     | -6, -7, -8                        |         |  |  |  |  |
| _                                | Global clock networks                               | 16                                                                                                                                                                                                                                                                                                                                                  | 16                                | 16      |  |  |  |  |
| ctura                            | PLLs/unique outputs                                 | 6                                                                                                                                                                                                                                                                                                                                                   | 7                                 | 8       |  |  |  |  |
| Architectural<br>Features        | Configuration file size (Mb)                        | TBD                                                                                                                                                                                                                                                                                                                                                 | TBD                               | TBD     |  |  |  |  |
| 4                                | Design security                                     | ✓                                                                                                                                                                                                                                                                                                                                                   |                                   |         |  |  |  |  |
|                                  | I/O voltage levels<br>supported (V)                 |                                                                                                                                                                                                                                                                                                                                                     | 1.1, 1.2, 1.5, 1.8, 2.5, 3.3      |         |  |  |  |  |
|                                  | I/O standards supported                             | LLVTTL, LVCMOS, PCI, PCI-X, LVDS, mini-LVDS, RSDS, LVPECL, Differential SSTL-15, Differential SSTL-18, Differential SSTL-2, Differential HSTL-12, Differential HSTL-15, Differential HSTL-18, SSTL-15 (I and II), SSTL-18 (I and II), SSTL-2 (I and II), 1.2-V HSTL (I and II), 1.5-V HSTL (I and II), 1.8-V HSTL (I and II), HiSpi, SLVS, Sub-LVDS |                                   |         |  |  |  |  |
| es                               | LVDS channels (875-Mbps receive, 840-Mbps transmit) | 100                                                                                                                                                                                                                                                                                                                                                 | 122                               | 122     |  |  |  |  |
|                                  | Embedded DPA circuitry                              |                                                                                                                                                                                                                                                                                                                                                     | -                                 |         |  |  |  |  |
| I/O Featur                       | Series and differential OCT                         |                                                                                                                                                                                                                                                                                                                                                     | ✓                                 |         |  |  |  |  |
| _                                | Programmable drive strength                         |                                                                                                                                                                                                                                                                                                                                                     | ✓                                 |         |  |  |  |  |
|                                  | Transceiver (SERDES) channels (5G)                  | 6                                                                                                                                                                                                                                                                                                                                                   | 9                                 | 12      |  |  |  |  |
|                                  | PCIe Gen2 x4 hard IP blocks                         | 2                                                                                                                                                                                                                                                                                                                                                   | 2                                 | 2       |  |  |  |  |
|                                  | DDR3/2 hard memory controller IP blocks             | 2                                                                                                                                                                                                                                                                                                                                                   | 2                                 | 2       |  |  |  |  |
| External<br>Memory<br>Interfaces | Memory devices supported                            |                                                                                                                                                                                                                                                                                                                                                     | DDR3, DDR2, DDR, LPDDR, LPDDR2    |         |  |  |  |  |

<sup>&</sup>lt;sup>1</sup> Maximum LVDS channels, transceiver channels, PLLs, and PCIe hard IP blocks for the product line shown. Various packages offer a variety of options to meet your design needs.

<sup>&</sup>lt;sup>2</sup> 3.3-V compliant, requires a 3-V power supply.

#### **Cyclone IV GX FPGA Features**

|                               |                                                        |                                                                                                                                                                                                                                                                                                                             | Cyclor      | ie IV GX FPGA | As (1.2 V) <sup>1</sup> , 3.1 | 25-Gbps Trans | sceivers <sup>2</sup> |           |  |
|-------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|-------------------------------|---------------|-----------------------|-----------|--|
|                               |                                                        | EP4CGX15                                                                                                                                                                                                                                                                                                                    | EP4CGX22    | EP4CGX30      | EP4CGX50                      | EP4CGX75      | EP4CGX110             | EP4CGX150 |  |
| ъ                             | LEs                                                    | 14,400                                                                                                                                                                                                                                                                                                                      | 21,280      | 29,440        | 49,888                        | 73,920        | 109,424               | 149,760   |  |
| Spee                          | M9K memory blocks                                      | 60                                                                                                                                                                                                                                                                                                                          | 84          | 120           | 278                           | 462           | 666                   | 720       |  |
| and                           | Embedded memory (Kb)                                   | 540                                                                                                                                                                                                                                                                                                                         | 756         | 1,080         | 2,502                         | 4,158         | 5,490                 | 6,480     |  |
| Density and Speed             | 18-bit x 18-bit multipliers                            | 0                                                                                                                                                                                                                                                                                                                           | 40          | 80            | 140                           | 198           | 280                   | 360       |  |
| Den                           | Speed grades<br>(fastest to slowest)                   | -6,-7,-8                                                                                                                                                                                                                                                                                                                    | -6,-7,-8    | -6,-7,-8      | -6,-7,-8                      | -6,-7,-8      | -7,-8                 | -7,-8     |  |
| ural                          | Global clock networks                                  | 20                                                                                                                                                                                                                                                                                                                          | 20          | 20            | 30                            | 30            | 30                    | 30        |  |
| Architectural<br>Features     | PLLs/unique outputs                                    | 3/15                                                                                                                                                                                                                                                                                                                        | 4/20        | 4/20          | 8/40                          | 8/40          | 8/40                  | 8/40      |  |
| Arch                          | Configuration file size (Mb)                           | 3.8                                                                                                                                                                                                                                                                                                                         | 7.6         | 7.6           | 24.5                          | 24.5          | 47.6                  | 47.6      |  |
|                               | I/O voltage levels<br>supported (V)                    | 1.2, 1.5, 1.8, 2.5, 3.3                                                                                                                                                                                                                                                                                                     |             |               |                               |               |                       |           |  |
|                               | I/O standards supported                                | LVTTL, LVCMOS, PCI, PCI-X, LVDS, mini-LVDS, RSDS, LVPECL, Differential SSTL-15, Differential SSTL-18, Differential SSTL-2, Differential HSTL-12, Differential HSTL-15, Differential HSTL-18, SSTL-15 (I and II), SSTL-18 (I and II), SSTL-2 (I and II), 1.2-V HSTL (I and II), 1.5-V HSTL (I and II), 1.8-V HSTL (I and II) |             |               |                               |               |                       |           |  |
| ture                          | Emulated LVDS channels                                 | 9                                                                                                                                                                                                                                                                                                                           | 40          | 40            | 73                            | 73            | 139                   | 139       |  |
| I/O Features                  | LVDS channels, 840 Mbps (receive/transmit)             | 7/7                                                                                                                                                                                                                                                                                                                         | 14/14       | 14/14         | 49/49                         | 49/49         | 59/59                 | 59/59     |  |
|                               | Transceiver (SERDES)<br>channels (2.5 Gbps/3.125 Gbps) | 2/0                                                                                                                                                                                                                                                                                                                         | 2/0,<br>4/0 | 4/0,<br>0/4³  | 0/8                           | 0/8           | 0/8                   | 0/8       |  |
|                               | PCIe Gen1 hard IP blocks                               | 1                                                                                                                                                                                                                                                                                                                           |             |               |                               |               |                       |           |  |
| External Memory<br>Interfaces | Memory devices supported                               | DDR2, DDR, QDR II, RLDRAM II, SDR                                                                                                                                                                                                                                                                                           |             |               |                               |               |                       |           |  |

<sup>&</sup>lt;sup>1</sup>Maximum LVDS channels, transceiver channels, PLLs, and PCIe hard IP blocks for the product line shown. Various packages offer a variety options to meet your design needs.

<sup>&</sup>lt;sup>2</sup>Transceiver performance varies by product line and package offering.

<sup>&</sup>lt;sup>3</sup>EP4CGX30 supports 3.125 Gbps only in F484 package option.

# **Cyclone IV E FPGA Features**

|                               |                                      |                        |                                                                                                                                                                                                                                                                                                                             |                        | Сус                    | lone IV E FP           | GAs                    |                        |                        |                    |
|-------------------------------|--------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|--------------------|
|                               |                                      | EP4CE6                 | EP4CE10                                                                                                                                                                                                                                                                                                                     | EP4CE15                | EP4CE22                | EP4CE30                | EP4CE40                | EP4CE55                | EP4CE75                | EP4CE115           |
|                               | LEs                                  | 6,272                  | 10,320                                                                                                                                                                                                                                                                                                                      | 15,408                 | 22,320                 | 28,848                 | 39,600                 | 55,856                 | 75,408                 | 114,480            |
| eq                            | M9K memory blocks                    | 30                     | 46                                                                                                                                                                                                                                                                                                                          | 56                     | 66                     | 66                     | 126                    | 260                    | 305                    | 432                |
| Density and Speed             | Embedded memory<br>(Kb)              | 270                    | 414                                                                                                                                                                                                                                                                                                                         | 504                    | 594                    | 594                    | 1,134                  | 2,340                  | 2,745                  | 3,888              |
|                               | 18-bit x 18-bit<br>multipliers       | 15                     | 23                                                                                                                                                                                                                                                                                                                          | 56                     | 66                     | 66                     | 116                    | 154                    | 200                    | 266                |
|                               | Speed grades<br>(fastest to slowest) | -6, -7, -8<br>-8L, -9L | -6, -7, -8<br>-8L, -9L                                                                                                                                                                                                                                                                                                      | -6, -7, -8<br>-8L, -9L | -6, -7, -8<br>-8L, -9L | -6, -7, -8<br>-8L, -9L | -6, -7, -8<br>-8L, -9L | -6, -7, -8<br>-8L, -9L | -6, -7, -8<br>-8L, -9L | -7, -8<br>-8L, -9L |
| ral                           | Global clock networks                | 10                     | 10                                                                                                                                                                                                                                                                                                                          | 20                     | 20                     | 20                     | 20                     | 20                     | 20                     | 20                 |
| chitectur<br>Features         | PLLs/unique outputs                  | 2/10                   | 2/10                                                                                                                                                                                                                                                                                                                        | 4/20                   | 4/20                   | 4/20                   | 4/20                   | 4/20                   | 4/20                   | 4/20               |
| Architectural<br>Features     | Configuration file size (Mb)         | 2.8                    | 2.8                                                                                                                                                                                                                                                                                                                         | 3.9                    | 5.5                    | 9.1                    | 9.1                    | 14.2                   | 19                     | 27.2               |
| es                            | I/O voltage levels supported (V)     |                        | 1.2, 1.5, 1.8, 2.5, 3.3                                                                                                                                                                                                                                                                                                     |                        |                        |                        |                        |                        |                        |                    |
| I/O Features                  | I/O standards<br>supported           | Diff                   | LVTTL, LVCMOS, PCI, PCI-X, LVDS, mini-LVDS, RSDS, LVPECL, Differential SSTL-15, Differential SSTL-18, Differential SSTL-2, Differential HSTL-12, Differential HSTL-15, Differential HSTL-18, SSTL-15 (I and II), SSTL-18 (I and II), SSTL-2 (I and II), 1.2-V HSTL (I and II), 1.5-V HSTL (I and II), 1.8-V HSTL (I and II) |                        |                        |                        |                        |                        |                        | d II),             |
|                               | LVDS channels                        | 66                     | 66                                                                                                                                                                                                                                                                                                                          | 137                    | 52                     | 224                    | 224                    | 160                    | 178                    | 230                |
| External Memory<br>Interfaces | Memory devices supported             |                        |                                                                                                                                                                                                                                                                                                                             |                        | DDR2, DDR              | t, QDR II, RLD         | RAM II, SDR            |                        |                        |                    |

# **Cyclone III FPGA Features**

|                               |                                                   | Cyclone III FPGAs (1.2 V)                                                                                                                                                                      |            |            |            |            |            |            |         |  |
|-------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------------|------------|------------|------------|---------|--|
|                               |                                                   | EP3C5                                                                                                                                                                                          | EP3C10     | EP3C16     | EP3C25     | EP3C40     | EP3C55     | EP3C80     | EP3C120 |  |
| Density and Speed             | LEs                                               | 5,136                                                                                                                                                                                          | 10,320     | 15,408     | 24,624     | 39,600     | 55,856     | 81,264     | 119,088 |  |
|                               | M9K memory blocks                                 | 46                                                                                                                                                                                             | 46         | 56         | 66         | 126        | 260        | 305        | 432     |  |
|                               | Embedded memory (Kb)                              | 414                                                                                                                                                                                            | 414        | 504        | 594        | 1,134      | 2,340      | 2,745      | 3,888   |  |
|                               | 18-bit x 18-bit embedded multipliers              | 23                                                                                                                                                                                             | 23         | 56         | 66         | 126        | 156        | 244        | 288     |  |
|                               | Speed grades<br>(fastest to slowest) <sup>1</sup> | -6, -7, -8                                                                                                                                                                                     | -6, -7, -8 | -6, -7, -8 | -6, -7, -8 | -6, -7, -8 | -6, -7, -8 | -6, -7, -8 | -7, -8  |  |
| Architectural<br>Features     | Global clock networks                             | 10                                                                                                                                                                                             | 10         | 20         | 20         | 20         | 20         | 20         | 20      |  |
|                               | PLLs/unique outputs                               | 2/10                                                                                                                                                                                           | 2/10       | 4/20       | 4/20       | 4/20       | 4/20       | 4/20       | 4/20    |  |
|                               | Configuration file size (Mb)                      | 2.8                                                                                                                                                                                            | 2.8        | 3.9        | 5.5        | 9.1        | 14.2       | 19         | 27.2    |  |
|                               | Design security                                   | ✓                                                                                                                                                                                              |            |            |            |            |            |            |         |  |
| I/O Features                  | I/O voltage levels supported (V)                  | 1.2, 1.5, 1.8, 2.5, 3.3                                                                                                                                                                        |            |            |            |            |            |            |         |  |
|                               | I/O standards supported                           | LVDS, LVPECL, Differential SSTL-18, Differential SSTL-2, Differential HSTL, SSTL-18 (I and II), SSTL-2 (I and II), 1.5-V HSTL (I and II), 1.8-V HSTL (I and II), PCI, PCI-X 1.0, LVTTL, LVCMOS |            |            |            |            |            |            |         |  |
|                               | Emulated LVDS channels,<br>840 Mbps               | 66                                                                                                                                                                                             | 66         | 136        | 79         | 223        | 159        | 177        | 229     |  |
|                               | Series and differential OCT                       | ✓ ·                                                                                                                                                                                            |            |            |            |            |            |            |         |  |
| External Memory<br>Interfaces | Memory device supported                           | QDR II, DDR2, DDR, SDR                                                                                                                                                                         |            |            |            |            |            |            |         |  |

<sup>1</sup>Not all packages are supported in all speed grades.

# **Cyclone III LS FPGA Features**

|                               |                                                   | Cyclone III LS FPGAs (1.2 V)                                                                                                                                                                   |           |           |           |  |  |  |
|-------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|--|--|--|
|                               |                                                   | EP3CLS70                                                                                                                                                                                       | EP3CLS100 | EP3CLS150 | EP3CLS200 |  |  |  |
| peed                          | LEs                                               | 70,208                                                                                                                                                                                         | 100,488   | 150,848   | 198,464   |  |  |  |
|                               | M9K memory blocks                                 | 333                                                                                                                                                                                            | 483       | 666       | 891       |  |  |  |
| s pui                         | Embedded memory (Kb)                              | 2,997                                                                                                                                                                                          | 4,347     | 5,994     | 8,019     |  |  |  |
| Density and Speed             | 18-bit x 18-bit<br>embedded multipliers           | 200                                                                                                                                                                                            | 276 320   |           | 396       |  |  |  |
|                               | Speed grades<br>(fastest to slowest) <sup>1</sup> | -7, -8                                                                                                                                                                                         |           |           |           |  |  |  |
| _                             | Global clock networks                             | 20                                                                                                                                                                                             |           |           |           |  |  |  |
| ctura                         | PLLs/unique outputs                               | 4/20                                                                                                                                                                                           |           |           |           |  |  |  |
| Architectural<br>Features     | Configuration file size (Mb)                      | 26.8                                                                                                                                                                                           | 26.8      | 50.6      | 50.6      |  |  |  |
|                               | Design security                                   | $\checkmark$                                                                                                                                                                                   |           |           |           |  |  |  |
| I/O Features                  | I/O voltage levels supported (V)                  | 1.2, 1.5, 1.8, 2.5, 3.3                                                                                                                                                                        |           |           |           |  |  |  |
|                               | I/O standards supported                           | LVDS, LVPECL, Differential SSTL-18, Differential SSTL-2, Differential HSTL, SSTL-18 (I and II), SSTL-2 (I and II), 1.5-V HSTL (I and II), 1.8-V HSTL (I and II), PCI, PCI-X 1.0, LVTTL, LVCMOS |           |           |           |  |  |  |
| I/0 Fe                        | LVDS channels, 840 Mbps                           | 169                                                                                                                                                                                            |           |           |           |  |  |  |
|                               | Series and differential OCT                       | ✓                                                                                                                                                                                              |           |           |           |  |  |  |
| External Memory<br>Interfaces | Memory device supported                           | QDR II, DDR2, DDR, SDR                                                                                                                                                                         |           |           |           |  |  |  |

<sup>&</sup>lt;sup>1</sup>Not all packages are supported in all speed grades.

# **Cyclone Series Package and I/O Matrices**

|        | Cyclone V E, GX, and GT FPGAs (1.1 V), Up to 5G Transceivers |                                                |                                                |                                                |                                         |                                                |                                                |                                                  |
|--------|--------------------------------------------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------|-----------------------------------------|------------------------------------------------|------------------------------------------------|--------------------------------------------------|
|        | EQFP (E)                                                     | UBGA (U)                                       | FBGA (F)                                       |                                                |                                         |                                                |                                                |                                                  |
|        | 144 pin<br>22 x 22 (mm)<br>0.5-mm pitch                      | <b>484 pin</b><br>19 x 19 (mm)<br>8.0-mm pitch | <b>256 pin</b><br>17 x 17 (mm)<br>1.0-mm pitch | <b>324 pin</b><br>19 x 19 (mm)<br>1.0-mm pitch | 484 pin<br>23 x 23 (mm)<br>1.0-mm pitch | <b>672 pin</b><br>25 x 25 (mm)<br>1.0-mm pitch | <b>896 pin</b><br>31 x 31 (mm)<br>1.0-mm pitch | <b>1,152 pin</b><br>35 x 35 (mm)<br>1.0-mm pitch |
| 5CEA2  | 90 -                                                         | 300                                            | 140                                            |                                                | 300                                     |                                                |                                                |                                                  |
| 5CEA5  | 90                                                           | 300                                            | 140                                            |                                                | 300                                     |                                                |                                                |                                                  |
| 5CEA8  |                                                              | 260                                            |                                                |                                                | 260                                     | 360                                            |                                                |                                                  |
| 5CEB5  |                                                              |                                                |                                                |                                                | 260                                     | 345                                            | 488                                            |                                                  |
| 5CEB9  |                                                              |                                                |                                                |                                                |                                         | 345                                            | 488                                            |                                                  |
| 5CGXC3 |                                                              | 194<br>3                                       | 97<br>3                                        | 114<br>3                                       | 194<br>3                                |                                                |                                                |                                                  |
| 5CGXC4 |                                                              | 238<br>6                                       |                                                | 120<br>6                                       | 238<br>6                                | 360<br>6                                       |                                                |                                                  |
| 5CGXC5 |                                                              | 238 <b>•</b>                                   |                                                | 120 <b>-</b>                                   | 238<br>6                                | 360<br>6                                       |                                                |                                                  |
| 5CGXC7 |                                                              |                                                |                                                |                                                | 230<br>6                                | 345<br>9                                       | 488<br>9                                       |                                                  |
| 5CGXC9 |                                                              |                                                |                                                |                                                |                                         | 345<br>9                                       | 488<br>9                                       | 688<br>12                                        |
| 5CGTD3 |                                                              | 238<br>6                                       |                                                |                                                | 238<br>6                                | 360<br>6                                       |                                                |                                                  |
| 5CGTD5 |                                                              |                                                |                                                |                                                | 230 <b>-</b>                            | 345<br>9                                       | 488<br>9                                       |                                                  |
| 5CGTD8 |                                                              |                                                |                                                |                                                |                                         | 345<br>9                                       | 488<br>9                                       | 688<br>12                                        |

Values on top indicate available user I/O pins; values at the bottom indicate the 3.125-Gbps or 5G transceiver count.

Vertical migration (same V<sub>CC</sub>, GND, ISP, and input pins). For vertical migration, the number of user I/Os may be less than the number stated in the table.

# **Cyclone Series Package and I/O Matrices**

|           | Cyclone IV GX FPGAs (1.2 V), Up to 3.125-Gbps Transceivers |                                                |                                                |                                                |                                                |                                                |  |
|-----------|------------------------------------------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------|--|
|           | QFN (N)                                                    |                                                |                                                | FBGA (F)                                       |                                                |                                                |  |
| ,         | <b>148 pin</b><br>11 x 11 (mm)<br>0.5-mm pitch             | <b>169 pin</b><br>14 x 14 (mm)<br>1.0-mm pitch | <b>324 pin</b><br>19 x 19 (mm)<br>1.0-mm pitch | <b>484 pin</b><br>23 x 23 (mm)<br>1.0-mm pitch | <b>672 pin</b><br>27 x 27 (mm)<br>1.0-mm pitch | <b>896 pin</b><br>31 x 31 (mm)<br>1.0-mm pitch |  |
| EP4CGX15  | 72<br>2                                                    | 72<br>2                                        |                                                |                                                |                                                |                                                |  |
| EP4CGX22  |                                                            | 72<br>2                                        | 150<br>4                                       |                                                |                                                |                                                |  |
| EP4CGX30  |                                                            | 72<br>2                                        | 150 <b>•</b>                                   | 290<br>4                                       |                                                |                                                |  |
| EP4CGX50  |                                                            |                                                |                                                | 290<br>4                                       | 310<br>8                                       |                                                |  |
| EP4CGX75  |                                                            |                                                |                                                | 290<br>4                                       | 310<br>8                                       |                                                |  |
| EP4CGX110 |                                                            |                                                |                                                | 270<br>4                                       | 393<br>8                                       | 475<br>8 •                                     |  |
| EP4CGX150 |                                                            |                                                |                                                | 270<br>4                                       | 393<br>8                                       | 475<br>8                                       |  |

Values on top indicate available user I/O pins; values at the bottom indicate the 2.5-Gbps or 3.125-Gbps transceiver count.

Vertical migration (same V<sub>CC</sub>, GND, ISP, and input pins). For vertical migration, the number of user I/Os may be less than the number stated in the table.

|          |                                                |                                                | Cyclone IV E FPGAs (1.0 V and 1.2 V)           |                                                |                                       |                                                |                                         |  |
|----------|------------------------------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------|---------------------------------------|------------------------------------------------|-----------------------------------------|--|
|          | EQFP (E) <sup>1</sup>                          |                                                | FBGA (F)                                       |                                                | MBGA (M)                              | UBGA (U)                                       |                                         |  |
|          | <b>144 pin</b><br>22 x 22 (mm)<br>0.5-mm pitch | <b>256 pin</b><br>17 x 17 (mm)<br>1.0-mm pitch | <b>484 pin</b><br>23 x 23 (mm)<br>1.0-mm pitch | <b>780 pin</b><br>29 x 29 (mm)<br>1.0-mm pitch | 164 pin<br>8 x 8 (mm)<br>0.5-mm pitch | <b>265 pin</b><br>14 x 14 (mm)<br>0.8-mm pitch | 484 pin<br>19 x 19 (mm)<br>0.8-mm pitch |  |
| EP4CE6   | 91                                             | 179                                            |                                                |                                                |                                       | 179                                            |                                         |  |
| EP4CE10  | 91                                             | 179                                            |                                                |                                                |                                       | 179                                            |                                         |  |
| EP4CE15  | 81                                             | 165                                            | 343                                            |                                                | 74                                    | 165                                            |                                         |  |
| EP4CE22  | 79                                             | 153                                            |                                                |                                                |                                       | 153                                            |                                         |  |
| EP4CE30  |                                                |                                                | 328                                            | 532                                            |                                       |                                                |                                         |  |
| EP4CE40  |                                                |                                                | 328                                            | 532                                            |                                       |                                                | 328                                     |  |
| EP4CE55  |                                                |                                                | 324                                            | 374                                            |                                       |                                                | 324                                     |  |
| EP4CE75  |                                                |                                                | 292                                            | 426                                            |                                       |                                                | 292                                     |  |
| EP4CE115 |                                                |                                                | 280                                            | 528                                            |                                       |                                                |                                         |  |

<sup>&</sup>lt;sup>1</sup> Enhanced thin quad flat pack.

<sup>636</sup> Number indicates available user I/O pins.

Vertical migration (same V<sub>CC</sub>, GND, ISP, and input pins). For vertical migration, the number of user I/Os may be less than the number stated in the table.

# **Cyclone Series Package and I/O Matrices**

|           |                                         |                                       |                                                    | Cyclon                                  | e III FPGAs (                                  | (1.2 V)                                        |                                                |                                         |                                                |
|-----------|-----------------------------------------|---------------------------------------|----------------------------------------------------|-----------------------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------|-----------------------------------------|------------------------------------------------|
|           | EQFP1 (E)                               | MBGA (M) <sup>1</sup>                 | PQFP (Q) <sup>2</sup>                              |                                         | FBGA (F)                                       |                                                |                                                | UBGA (U)                                |                                                |
|           | 144 pin<br>22 x 22 (mm)<br>0.5-mm pitch | 164 pin<br>8 x 8 (mm)<br>0.5-mm pitch | <b>240 pin</b><br>34.6 x 34.6 (mm)<br>0.5-mm pitch | 256 pin<br>17 x 17 (mm)<br>1.0-mm pitch | <b>324 pin</b><br>19 x 19 (mm)<br>1.0-mm pitch | <b>484 pin</b><br>23 x 23 (mm)<br>1.0-mm pitch | <b>780 pin</b><br>29 x 29 (mm)<br>1.0-mm pitch | 256 pin<br>14 x 14 (mm)<br>0.8-mm pitch | <b>484 pin</b><br>19 x 19 (mm)<br>0.8-mm pitch |
| EP3C5     | 94                                      | 106                                   |                                                    | 182                                     |                                                |                                                |                                                | 182                                     |                                                |
| EP3C10    | 94                                      | 106                                   |                                                    | 182                                     |                                                |                                                |                                                | 182                                     |                                                |
| EP3C16    | 84                                      | 92                                    | 160                                                | 168                                     |                                                | 346                                            |                                                | 168                                     | 346                                            |
| EP3C25    | 82                                      |                                       | 148                                                | 156                                     | 215                                            |                                                |                                                | 156                                     |                                                |
| EP3C40    |                                         |                                       | 128                                                |                                         | 195                                            | 331                                            | 535                                            |                                         | 331                                            |
| EP3C55    |                                         |                                       |                                                    |                                         |                                                | 327                                            | 377                                            |                                         | 327                                            |
| EP3C80    |                                         |                                       |                                                    |                                         |                                                | 295                                            | 429                                            |                                         | 295                                            |
| EP3C120   |                                         |                                       |                                                    |                                         |                                                | 283                                            | 531                                            |                                         |                                                |
| EP3CLS70  |                                         |                                       |                                                    |                                         |                                                | 278                                            | 413                                            |                                         | 278                                            |
| EP3CLS100 |                                         |                                       |                                                    |                                         |                                                | 278                                            | 413                                            |                                         | 278                                            |
| EP3CLS150 |                                         |                                       |                                                    |                                         |                                                | 210                                            | 413                                            |                                         |                                                |
| EP3CLS200 |                                         |                                       |                                                    |                                         |                                                | 210                                            | 413                                            |                                         |                                                |

<sup>&</sup>lt;sup>1</sup> Micro FineLine BGA.

636 Number indicates available user I/O pins.

<sup>&</sup>lt;sup>2</sup>Plastic quad flat pack.

Vertical migration (same V<sub>CC</sub>, GND, ISP, and input pins). For vertical migration, the number of user I/Os may be less than the number stated in the table.

### **MAX V CPLD Features**

|                        |                                          |       |       | MAX                | ( V CPLDs (1.8 | V)     |                       |                       |
|------------------------|------------------------------------------|-------|-------|--------------------|----------------|--------|-----------------------|-----------------------|
|                        |                                          | 5M40Z | 5M80Z | 5M160Z             | 5M240Z         | 5M570Z | 5M1270Z               | 5M2210Z               |
| р                      | LEs                                      | 40    | 80    | 160                | 240            | 570    | 1270                  | 2210                  |
| Spee                   | Equivalent macrocells <sup>1</sup>       | 32    | 64    | 128                | 192            | 440    | 980                   | 1700                  |
| and                    | Pin-to-pin delay (ns)                    | 7.5   | 7.5   | 7.5                | 7.5            | 9.0    | 6.2                   | 7.0                   |
| Density and Speed      | User flash memory (Kb)                   |       |       |                    | 8              |        |                       |                       |
| De                     | Total on-chip memory (bits) <sup>2</sup> | Yes   | Yes   | Yes                | Yes            | Yes    | Yes                   | Yes                   |
|                        | Internal oscillator                      |       |       |                    | ✓              |        |                       |                       |
|                        | Digital PLL <sup>3</sup>                 |       |       |                    | ✓              |        |                       |                       |
| ures                   | Fast power on reset                      |       |       |                    | ✓              |        |                       |                       |
| Architectural Features | Boundary scan JTAG                       |       |       |                    | ✓              |        |                       |                       |
| tural                  | JTAG ISP                                 |       |       |                    | ✓              |        |                       |                       |
| ited                   | Fast input registers                     |       |       |                    | ✓              |        |                       |                       |
| Arch                   | Programmable register power up           |       |       |                    | ✓              |        |                       |                       |
|                        | JTAG translator                          |       |       |                    | ✓              |        |                       |                       |
|                        | Real-time ISP                            |       |       |                    | ✓              |        |                       |                       |
|                        | MultiVolt I/Os (V)                       |       | 1.2   | , 1.5, 1.8, 2.5, 3 | .3             |        | 1.2, 1.5, 1.8,        | 2.5, 3.3, 5.04        |
|                        | I/O power banks                          | 2     | 2     | 2                  | 2              | 2      | 4                     | 4                     |
|                        | Maximum output enables                   | 54    | 54    | 79                 | 114            | 159    | 271                   | 271                   |
|                        | LVTTL/LVCMOS                             |       |       |                    | ✓              |        |                       |                       |
| Se                     | LVDS outputs                             | Yes   | Yes   | Yes                | Yes            | Yes    | Yes                   | Yes                   |
| //O Features           | 32-bit, 66-MHz PCI compliant             | -     | -     | -                  | -              | -      | <b>√</b> <sup>4</sup> | <b>√</b> <sup>4</sup> |
|                        | Schmitt triggers                         |       |       |                    | ✓              |        |                       |                       |
|                        | Programmable slew rate                   |       |       |                    | ✓              |        |                       |                       |
|                        | Programmable pull-up resistors           |       |       |                    | ✓              |        |                       |                       |
|                        | Programmable ground pins                 |       |       |                    | ✓              |        |                       |                       |
|                        | Open-drain outputs                       |       |       |                    | ✓              |        |                       |                       |
|                        | Bus hold                                 |       |       |                    | ✓              |        |                       |                       |

<sup>&</sup>lt;sup>1</sup>Typical equivalent macrocells.

<sup>&</sup>lt;sup>2</sup>Unused LEs can be converted to memory. The total number of available LE RAM bits depends on the memory mode, depth, and width configurations of the instantiated memory.

<sup>&</sup>lt;sup>3</sup> Optional IP accessed via Quartus II megafunction GUI.

<sup>&</sup>lt;sup>4</sup>An external resistor must be used for 5-V tolerance.

### **MAX II CPLD Features**

|                        |                                    |                    | MAX II CPLDs (3    | .3 V, 2.5 V, 1.8 V)                  |                                      |  |  |  |  |  |  |
|------------------------|------------------------------------|--------------------|--------------------|--------------------------------------|--------------------------------------|--|--|--|--|--|--|
|                        |                                    | EPM240/Z           | EPM570/Z           | EPM1270                              | EPM2210                              |  |  |  |  |  |  |
| ity                    | Equivalent macrocells <sup>1</sup> | 192                | 440                | 980                                  | 1,700                                |  |  |  |  |  |  |
| Density<br>and Speed   | Pin-to-pin delay (ns)              | 4.7, 7.5           | 5.4, 9.0           | 6.2                                  | 7.0                                  |  |  |  |  |  |  |
|                        | User flash memory (Kb)             |                    | 8                  | 3                                    |                                      |  |  |  |  |  |  |
| res                    | Boundary scan JTAG                 | ✓                  |                    |                                      |                                      |  |  |  |  |  |  |
| eatu                   | JTAG ISP                           |                    | ✓                  |                                      |                                      |  |  |  |  |  |  |
| lra F                  | Fast input registers               |                    | ✓                  |                                      |                                      |  |  |  |  |  |  |
| Architectural Features | Programmable register power up     | <b>✓</b>           |                    |                                      |                                      |  |  |  |  |  |  |
| Arc                    | JTAG translator                    | ✓                  |                    |                                      |                                      |  |  |  |  |  |  |
|                        | Real-time ISP                      | ✓                  |                    |                                      |                                      |  |  |  |  |  |  |
|                        | MultiVolt I/Os (V)                 | 1.5, 1.8, 2.5, 3.3 | 1.5, 1.8, 2.5, 3.3 | 1.5, 1.8, 2.5, 3.3, 5.0 <sup>2</sup> | 1.5, 1.8, 2.5, 3.3, 5.0 <sup>2</sup> |  |  |  |  |  |  |
|                        | I/O power banks                    | 2                  | 2                  | 4                                    | 4                                    |  |  |  |  |  |  |
|                        | Maximum output enables             | 80                 | 160                | 212                                  | 272                                  |  |  |  |  |  |  |
|                        | LVTTL/LVCMOS                       |                    | •                  |                                      |                                      |  |  |  |  |  |  |
| ures                   | 32-bit, 66-MHz PCI compliant       | -                  | -                  | ✓²                                   | <b>✓</b> ²                           |  |  |  |  |  |  |
| //O Features           | Schmitt triggers                   |                    | •                  | /                                    |                                      |  |  |  |  |  |  |
| 9                      | Programmable slew rate             |                    | ·                  | /                                    |                                      |  |  |  |  |  |  |
|                        | Programmable pull-up resistors     |                    | ·                  | /                                    |                                      |  |  |  |  |  |  |
|                        | Programmable ground pins           |                    | ·                  | /                                    |                                      |  |  |  |  |  |  |
|                        | Open-drain outputs                 |                    | •                  | /                                    |                                      |  |  |  |  |  |  |
|                        | Bus hold                           |                    | v                  | /                                    |                                      |  |  |  |  |  |  |

<sup>&</sup>lt;sup>1</sup>Typical equivalent macrocells.

<sup>&</sup>lt;sup>2</sup>An external resistor must be used for 5-V tolerance.

### **MAX 3000A CPLD Features**

|                           |                                |              | MA           | AX 3000A CPLDs (3.3 | 3 V)     |          |  |  |  |  |  |
|---------------------------|--------------------------------|--------------|--------------|---------------------|----------|----------|--|--|--|--|--|
|                           |                                | EPM3032A     | EPM3064A     | EPM3128A            | EPM3256A | EPM3512A |  |  |  |  |  |
| y ed                      | Macrocells                     | 32           | 64           | 128                 | 256      | 512      |  |  |  |  |  |
| Density<br>and Speed      | Equivalent LEs                 | 40           | 80           | 160                 | 320      | 640      |  |  |  |  |  |
| D                         | Pin-to-pin delay (ns)          | 4.5, 7.5, 10 | 4.5, 7.5, 10 | 5.0, 7.5, 10        | 7.5, 10  | 7.5, 10  |  |  |  |  |  |
| _                         | Boundary scan JTAG             |              |              | ✓                   |          |          |  |  |  |  |  |
| Architectural<br>Features | JTAG ISP                       | ✓            |              |                     |          |          |  |  |  |  |  |
| chitectur<br>Features     | Fast input registers           | ✓            |              |                     |          |          |  |  |  |  |  |
| Arc                       | Programmable register power up |              |              | ✓                   |          |          |  |  |  |  |  |
|                           | MultiVolt I/Os (V)             |              |              | 2.5, 3.3, 5.0       |          |          |  |  |  |  |  |
| S                         | I/O power banks                |              |              | 1                   |          |          |  |  |  |  |  |
| ature                     | Maximum output enables         | 6            | 6            | 6                   | 6        | 10       |  |  |  |  |  |
| //O Features              | LVTTL/LVCMOS                   | ✓            |              |                     |          |          |  |  |  |  |  |
| <u> </u>                  | Programmable slew rate         | ✓            |              |                     |          |          |  |  |  |  |  |
|                           | Open-drain outputs             |              | ✓            |                     |          |          |  |  |  |  |  |

# **MAX Series Package and I/O Matrices**

|         |                                             |                                                |                                                | MAX V CP                                        | LDs (1.8 V) <sup>1</sup>                    |                                              |                                         |                                                |
|---------|---------------------------------------------|------------------------------------------------|------------------------------------------------|-------------------------------------------------|---------------------------------------------|----------------------------------------------|-----------------------------------------|------------------------------------------------|
|         | EQFP (E) <sup>2</sup>                       | TQFF                                           | TQFP (T) <sup>3</sup>                          |                                                 | MBGA (M) <sup>4</sup>                       |                                              | FBGA (F)                                |                                                |
|         | <b>64 pin</b><br>7 x 7 (mm)<br>0.4-mm pitch | <b>100 pin</b><br>14 x 14 (mm)<br>0.5-mm pitch | <b>144 pin</b><br>20 x 20 (mm)<br>0.5-mm pitch | <b>64 pin</b><br>4.5 x 4.5 (mm)<br>0.5-mm pitch | <b>68 pin</b><br>5 x 5 (mm)<br>0.5-mm pitch | <b>100 pin</b><br>6 x 6 (mm)<br>0.5-mm pitch | 256 pin<br>17 x 17 (mm)<br>1.0-mm pitch | <b>324 pin</b><br>19 x 19 (mm)<br>1.0-mm pitch |
| 5M40Z   | 54                                          |                                                |                                                | 30                                              |                                             |                                              |                                         |                                                |
| 5M80Z   | 54                                          | 79                                             |                                                | 30                                              | 52                                          |                                              |                                         |                                                |
| 5M160Z  | 54                                          | 79                                             |                                                |                                                 | 52                                          | 79                                           |                                         |                                                |
| 5M240Z  |                                             | 79                                             | 114                                            |                                                 | 52                                          | 79                                           |                                         |                                                |
| 5M570Z  |                                             | 74                                             | 114                                            |                                                 |                                             | 74                                           | 159                                     |                                                |
| 5M1270Z |                                             |                                                | 114                                            |                                                 |                                             |                                              | 211                                     | 271                                            |
| 5M2210Z |                                             |                                                |                                                |                                                 |                                             |                                              | 203                                     | 271                                            |

|         |                                                | MAX II CPLDs (3.3 V, 2.5 V, 1.8 V) <sup>1</sup> |                                                |                                                |                                                |                                      |                                       |                                              |                                         |  |
|---------|------------------------------------------------|-------------------------------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------|--------------------------------------|---------------------------------------|----------------------------------------------|-----------------------------------------|--|
|         | TQFP (T)                                       |                                                 |                                                | FBGA (F)                                       |                                                |                                      | MBGA (M)                              |                                              |                                         |  |
|         | <b>100 pin</b><br>16 x 16 (mm)<br>0.5-mm pitch | <b>144 pin</b><br>22 x 22 (mm)<br>0.5-mm pitch  | <b>100 pin</b><br>11 x 11 (mm)<br>1.0-mm pitch | <b>256 pin</b><br>17 x 17 (mm)<br>1.0-mm pitch | <b>324 pin</b><br>16 x 16 (mm)<br>0.5-mm pitch | 68 pin<br>5 x 5 (mm)<br>0.5-mm pitch | 100 pin<br>6 x 6 (mm)<br>0.5-mm pitch | <b>144 pin</b><br>7 x 7 (mm)<br>0.5-mm pitch | 256 pin<br>11 x 11 (mm)<br>0.5-mm pitch |  |
| EPM240Z |                                                |                                                 |                                                |                                                |                                                | 54                                   | 80                                    |                                              |                                         |  |
| EPM570Z |                                                |                                                 |                                                |                                                |                                                |                                      | 76                                    | 116                                          | 160                                     |  |
| EPM240  | 80                                             |                                                 | 80                                             |                                                |                                                |                                      | 80                                    |                                              |                                         |  |
| EPM570  | 76                                             | 116                                             | 76                                             | 160                                            |                                                |                                      | 76                                    |                                              | 160                                     |  |
| EPM1270 |                                                | 116                                             |                                                | 212                                            |                                                |                                      |                                       |                                              | 212                                     |  |
| EPM2210 |                                                |                                                 |                                                | 204                                            | 272                                            |                                      |                                       |                                              |                                         |  |

|          |                                                    |                                               | MAX 3000A C                                    | PLDs (3.3 V)                            |                                                |                                                |
|----------|----------------------------------------------------|-----------------------------------------------|------------------------------------------------|-----------------------------------------|------------------------------------------------|------------------------------------------------|
|          | PLCC (L)⁵                                          |                                               | TQFP (T)                                       |                                         |                                                | FBGA (F)                                       |
|          | <b>44 pin</b><br>17.5 x 17.5 (mm)<br>1.27-mm pitch | <b>44 pin</b><br>12 x 12 (mm)<br>0.5-mm pitch | <b>100 pin</b><br>16 x 16 (mm)<br>0.5-mm pitch | 144 pin<br>22 x 22 (mm)<br>0.5-mm pitch | <b>208 pin</b><br>28 x 28 (mm)<br>0.5-mm pitch | <b>256 pin</b><br>17 x 17 (mm)<br>1.0-mm pitch |
| EPM3032A | 34                                                 | 34 -                                          |                                                |                                         |                                                |                                                |
| EPM3064A | 34                                                 | 34                                            | 66 -                                           |                                         |                                                |                                                |
| EPM3128A |                                                    |                                               | 80                                             | 96                                      |                                                | 98                                             |
| EPM3256A |                                                    |                                               |                                                | 116                                     | 158                                            | 161                                            |
| EPM3512A |                                                    |                                               |                                                |                                         | 172                                            | 208                                            |

<sup>&</sup>lt;sup>1</sup>For temperature grades of specific packages (commercial, industrial, or extended temperatures), refer to Altera's online selector guide.

<sup>&</sup>lt;sup>2</sup>Enhanced quad flat pack.

<sup>&</sup>lt;sup>3</sup>Thin quad flat pack.

<sup>&</sup>lt;sup>4</sup>Micro FineLine BGA (0.5 mm).

<sup>&</sup>lt;sup>5</sup> Plastic J-lead chip carrier.

<sup>&</sup>lt;sup>6</sup> Plastic quad flat pack.

<sup>636</sup> Number indicates available user I/O pins.

Vertical migration (same V<sub>CC</sub>, GND, ISP, and input pins). For vertical migration, the number of user I/Os may be less than the number stated in the table.

Quartus II software is #1 in performance and productivity for CPLD, FPGA, and ASIC designs, providing the fastest path to convert your concept into reality. Quartus II software also supports many third-party tools in synthesis, static timing analysis, board-level simulation, signal integrity analysis, and formal verification.

|                       | Quartus II Design Flow                                               |                         |                       |
|-----------------------|----------------------------------------------------------------------|-------------------------|-----------------------|
|                       |                                                                      | Avail                   | ability               |
|                       | Quartus II Key Features                                              | Subscription<br>Edition | Web Edition<br>(Free) |
|                       | Cyclone, Arria, and MAX series device support                        | ✓                       | ✓                     |
|                       | Arria II and Stratix series device support <sup>1</sup>              | 1                       |                       |
|                       | HardCopy ASIC device support                                         | 1                       |                       |
|                       | Multiprocessor support (faster compile time support)                 | 1                       |                       |
| Design Entry          | IP Base Suite (includes licenses for 15 popular IP cores)            | ✓                       |                       |
|                       | Qsys (next-generation system-integration tool)                       | ✓                       | ✓                     |
|                       | SOPC Builder (legacy system development tool)                        | ✓                       | ✓                     |
|                       | Rapid Recompile (faster compile for small design changes)            | 1                       |                       |
|                       | Incremental compile (performance preservation and team-based design) | 1                       |                       |
| Functional Simulation | ModelSim®-Altera Starter Edition                                     | 1                       | ✓                     |
| Functional Simulation | ModelSim-Altera Edition                                              | <b>√</b> <sup>2</sup>   | <b>√</b> <sup>2</sup> |
| Synthesis             | Quartus Integrated Synthesis (synthesis tool)                        | 1                       | ✓                     |
| Placement and Routing | Fitter (placement and routing tool)                                  | 1                       | ✓                     |
| Timing and            | TimeQuest tool (static timing analysis)                              | 1                       | ✓                     |
| Power Verification    | PowerPlay tool and optimization (power analysis)                     | 1                       | ✓                     |
|                       | SignalTap™ II logic analyzer (embedded logic analyzer)³              | 1                       |                       |
| In-System Debug       | Transceiver Toolkit (transceiver interface and verification tool)    | 1                       |                       |
|                       |                                                                      | Avail                   | ability               |
|                       | Operating System Support                                             | Subscription<br>Edition | Web Edition<br>(Free) |
|                       | Windows/Linux 32-bit support                                         | ✓                       | ✓                     |
|                       | Windows/Linux 64-bit support                                         | 1                       |                       |

<sup>&</sup>lt;sup>1</sup>Lowest density devices for Arria II and Stratix series FPGAs may be included in Web Edition.

<sup>&</sup>lt;sup>2</sup> Requires additional license.

<sup>&</sup>lt;sup>3</sup>Available with talkback feature enabled in Web Edition.

# **Quartus II Design Software**

|                                               |                                            | Quartus II Design Software Features Summary                                                                                                                                                                                                                                                                        |
|-----------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                               | Incremental compilation <sup>1</sup>       | Improves design timing closure and reduces design compilation times up to 70 percent. Supports team-based design.                                                                                                                                                                                                  |
|                                               | Pin planner                                | Eases the process of assigning and managing pin assignments for high-density and high pin-count designs.                                                                                                                                                                                                           |
| dology                                        | Qsys                                       | Automates system development by integrating IP functions and subsystems (collection of IP functions) using a hierarchical approach and a high-performance interconnect (based on a network-on-a-chip architecture).                                                                                                |
| Method                                        | SOPC Builder                               | Automates adding, parameterizing, and linking IP cores—including embedded processors, coprocessors, peripherals, memories, and user-defined logic.                                                                                                                                                                 |
| Design Flow Methodology                       | Off-the-shelf IP cores                     | Lets you construct your system-level design using IP cores from Altera's megafunction library and from Altera's third-party IP partners.                                                                                                                                                                           |
| Design                                        | Parallel development in ASICs <sup>1</sup> | Allows for FPGA prototypes and HardCopy ASICs to be designed in parallel using the same design software and IP.                                                                                                                                                                                                    |
|                                               | Scripting support                          | Supports command-line operation and Tcl scripting, as well as GUI design.                                                                                                                                                                                                                                          |
|                                               | Rapid Recompile <sup>1</sup>               | Maximizes your productivity by reducing your compilation time by 50 percent on average (for a small design change after a full compile). Improves design timing preservation.                                                                                                                                      |
| ng<br>y                                       | Physical synthesis                         | Uses post placement and routing delay knowledge of a design to improve performance.                                                                                                                                                                                                                                |
| Performance and Timing<br>Closure Methodology | Design space explorer (DSE)                | Increases performance by automatically iterating through combinations of Quartus II software settings to find optimal results.                                                                                                                                                                                     |
| ce al                                         | Extensive cross-probing                    | Provides unmatched support for cross-probing between verification tools and design source files.                                                                                                                                                                                                                   |
| ormand<br>sure N                              | Optimization advisors                      | Provides design-specific advice to improve design timing performance, resource usage, and power consumption.                                                                                                                                                                                                       |
| Perfe<br>Clo                                  | Chip planner                               | Reduces verification time (while maintaining timing closure) by enabling small, post placement and routing design changes to be implemented in minutes.                                                                                                                                                            |
| tion                                          | TimeQuest timing analyzer                  | Provides native Synopsys Design Constraint (SDC) support and allows you to create, manage, and analyze complex timing constraints and quickly perform advanced timing verification.                                                                                                                                |
| Verification                                  | SignalTap II embedded<br>logic analyzer    | Supports the most channels, fastest clock speeds, largest sample depths, and most advanced triggering capabilities available in an embedded logic analyzer.                                                                                                                                                        |
| >                                             | PowerPlay technology                       | Enables you to accurately analyze and optimize both dynamic and static power consumption.                                                                                                                                                                                                                          |
| Third-party<br>Support                        | EDA partners                               | Offers EDA software support for synthesis, functional and timing simulation, static timing analysis, board-level simulation, signal integrity analysis, and formal verification. To see a complete list of partners, follow the link: http://www.altera.com/products/software/partners/eda_partners/eda/index.html |

<sup>&</sup>lt;sup>1</sup> Included in Subscription Edition only.

### **Getting Started Steps**

### Step 1: Download free Web Edition

http://www.altera.com/support/software/download/sof-download\_center.html

### Step 2: Get oriented with Quartus II interactive tutorial

After installation, open the interactive tutorial at the welcome screen.

### Step 3: Sign up for training

http://www.altera.com/education/training/trn-index.jsp

# **Quartus II Design Software**

# Purchase Quartus II software and increase your productivity today.

| Pricing                                                                                               | Description                                                    |
|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| \$2,995 (SW-QUARTUS-SE-FIX) Renewal \$2,495 (SWR-QUARTUS-SE-FIX)                                      | Fixed-node license: subscription for one year—Windows only     |
| \$3,995 (SW-QUARTUS-SE-FLT) Renewal \$2,495 (SWR-QUARTUS-SE-FLT) Add seat \$3,995 (SW-QUARTUS-SE-ADD) | Floating-node license: subscription for one year—Windows/Linux |

| ModelSim-Altera Edition                                |                                                                                                                                                                                           |  |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| \$945 (SW-MODELSIM-AE) Renewal \$945 (SWR-MODELSIM-AE) | ModelSim-Altera Edition is available as a \$945 option for both Quartus II Subscription Edition and Web Edition. It's 33 percent faster than Starter Edition with no line limitation.     |  |
| ModelSim-Altera Starter Edition                        |                                                                                                                                                                                           |  |
| Free                                                   | Free for both Quartus II Subscription Edition and Web Edition with a 10,000 executable line limitation, ModelSim-Altera Starter Edition is recommended for simulating small FPGA designs. |  |

Altera's FPGA and HardCopy ASIC devices are increasingly being adopted for custom SoC applications. Altera offers the industry's broadest selection of soft processors, software development tools, OS support, and embedded IP cores. All of these elements support a single FPGA design flow based on Quartus II design software.

| Embedded Processor Portfolio  |           |                                                                                                                                                                                                            |  |
|-------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Processor Company Description |           | Description                                                                                                                                                                                                |  |
| Nios® II processor            | Altera    | The FPGA industry's #1 soft processor, the Nios II processor has a versatile feature set that provides unprecedented real-time control for your custom SoC applications.                                   |  |
| Cortex-M1 processor           | ARM       | The ARM® Cortex-M1 processor allows you to use your favorite ARM software development tools and the popular Thumb-2 Instruction Set Architecture (ISA) with Altera's FPGA and HardCopy ASIC-based systems. |  |
| V1 ColdFire processor         | Freescale | This small-footprint version of the popular processor allows you to reuse your code and development tools for custom solution development on FPGAs.                                                        |  |

### **Nios II Embedded Processors**

The Nios II processor in any one of Altera's FPGA and HardCopy devices offers a custom SoC solution that has the flexibility of software and the performance of hardware. Through its innovative design, the Nios II processor leverages the logic resources of the device to provide unprecedented hard and soft real-time capabilities. You can:

- Lower overall system cost, complexity, and power consumption by integrating the processor with the FPGA.
- Scale performance with multiple processors, custom instructions (hardware acceleration of an instruction) or coprocessing (hardware accelerator next to the soft processor).
- Target any Stratix, Cyclone, or Arria series FPGA or HardCopy series ASIC.
- Eliminate the risk of processor and ASSP obsolescence.
- Take advantage of the free Nios II economy core, the free Nios II Embedded Design Suite, and the NicheStack TCP/IP Network Stack, Nios II Edition software to get started today.



### **Nios II Processor Development Flow** Qsys **Hardware Software Define System** Quartus II **Nios II EDS** Processors **Software** RTL Peripherals System Board Support Package (BSP) Generate FPGA Configuration Description Memory Interfaces **Synthesize** Placement and Route Compile System Test Bench Download Software Development Targets • **RTL Simulation** Instruction Set Simulator **FPGA** JTAG Debugger Configuration Target Hardware

### **Nios II Processors**

|                   | Software and Operating System Support |                                               |
|-------------------|---------------------------------------|-----------------------------------------------|
|                   | Product Name                          | Vendors                                       |
|                   | eCos                                  | eCosCentric, ZYLin                            |
|                   | embOS                                 | Segger                                        |
|                   | Erika Enterprise                      | Evidence                                      |
| ms                | Euros RTOS                            | Euros                                         |
| Operating Systems | Linux                                 | Timesys, SLS, Wind River, community supported |
| eratir            | MicroC/OS II, MicroC/OS-III           | Micrium                                       |
| do                | osCAN (OSEK/VDX-OS)                   | Vector                                        |
|                   | ThreadX                               | Express Logic                                 |
|                   | μCLinux                               | SLS, community supported                      |
|                   | NORTI (ulTRON)                        | MiSPO                                         |
|                   | Nios II Embedded Design Suite (EDS)   | Altera                                        |
|                   | Trace32 Logic Development System      | Lauterbach                                    |
| Tools             | Wind River Workbench                  | Wind River                                    |
| P                 | Univers Unified Verification Solution | Adveda                                        |
|                   | Tasking VX-toolset                    | Altium                                        |
|                   | System Navigator                      | First Silicon Solutions                       |

### **Nios II EDS Contents**

Code Development Tool: Nios II Software Build Tools for Eclipse

- New project wizards
- Software templates
- Source navigator and editor
- Compiler for C and C++ (GNU)
- Based on industry-standard Eclipse

Source Debugger/Profiler

Flash Programmer

Embedded Software

- Hardware Abstration Layer (HAL)
- MicroC/OS-II real-time operating system<sup>1</sup>
- NicheStack TCP/IP Network Stack—Nios II Edition¹
- Newlib ANSI-C standard library
- Simple file system

Other Altera Command-Line Tools and Utilities

**Design Examples** 

C Acceleration Tools: Nios II C-to-Hardware (C2H) Acceleration Compiler<sup>1</sup>

### **Embedded Design Tool Suite**

The Nios II EDS is a collection of all of the tools, utilities, libraries, and drivers needed to develop embedded software for the Nios II processor. It includes the Nios II Software Build Tools for Eclipse for editing, compiling, debugging, and programming flash devices. The Nios II EDS automatically generates a BSP for your software application by adding C libraries and device drivers for Altera-provided peripheral IP. The BSP editor provides full control over your build options board support package management.

In addition, the Nios II EDS includes the NicheStack TCP/IP Network Stack, Nios II Edition – a commercial grade network stack software – for free.

<sup>&</sup>lt;sup>1</sup> Production license sold separately.

### **Nios II Embedded Processors**

### **CPU Core Options**

The Nios II processor family has three CPU core options with a common 32-bit instruction set architecture, binary code compatibility, and the same software design suite. Choose the CPU appropriate for your designs, create multi-core systems to scale performance, or break up software applications into simpler tasks.

| Nios II Processor Family Members |                                                                          |                                |                                   |
|----------------------------------|--------------------------------------------------------------------------|--------------------------------|-----------------------------------|
| Features                         | Nios II/f (Fast) Processor                                               | Nios II/s (Standard) Processor | Nios II/e (Economy) Processor*    |
| Description                      | Optimized for maximum performance; optional memory management unit (MMU) | Balanced cost and performance  | Optimized for minimum logic usage |
| Pipeline                         | 6 stage                                                                  | 5 stage                        | 1 stage                           |
| Multiplier                       | 1 cycle                                                                  | 3 cycle                        | Emulated in software              |
| Branch prediction                | Dynamic                                                                  | Static                         | None                              |
| Instruction cache                | Configurable                                                             | Configurable                   | None                              |
| Data cache                       | Configurable                                                             | None                           | None                              |
| Custom instructions              | Up to 256                                                                | Up to 256                      | Up to 256                         |

<sup>\*</sup>The Nios II/e processor is now available for free. No license is required.

### **Hardware Development Tools**

- Quartus II design software
- Qsys system integration tools
- SignalTap II embedded logic analyzer plug-in for Nios II processor
- System console for low-level debug of Qsys systems

### Licensing

Getting started with the Nios II processor is now easier than ever. Not only is the Nios II EDS free, but the Nios II economy core IP is also free.

As for the Nios II standard and fast core IP, licenses are available as a standalone or as part of the Embedded IP Suite (IPS-EMBEDDED). These royalty-free licenses never expire and allow you to target your processor design on any Altera FPGA. The Embedded IP Suite is a value bundle that contains licenses of the Nios II processor IP core, DDR1/2 Memory Controller IP core, Triple Speed Ethernet (TSE) MAC IP core, and the NicheStack TCP/IP Network Stack, Nios II Edition software.

### **Development Kits**

Go to page 58 for information about embedded development kits.

### **Nios II C2H Compiler**

Right-click to convert your ANSI-C code into hardware accelerators in the FPGA using the Nios II C2H Acceleration Compiler. Accelerate Nios II embedded software performance from 10X to 70X without increasing clock frequency. The tool automates the creation and integration of hardware accelerators, reducing development time from weeks to minutes.

### www.altera.com/selector

The following is a partial list of IP functions from Altera and its partners. To get the full story, check out our online selector guide.

| Reed-Solomon Compiler Decoder Reed-Solomon Compiler Encoder Reed-Solomon Compiler Encoder Reed Solomon Encoder/Decoder II1 Viterbi Compiler, High-Speed Parallel Decoder Viterbi Compiler, Low-Speed/ Hybrid Serial Decoder  DVB-RCS CTC Turbo Decoder WiMAX CTC Decoder TurboConcept TurboConcept Turbo Product Code Decoder  Filters and Transforms |                            |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|--|
| Reed-Solomon Compiler Encoder Reed Solomon Encoder/Decoder II1 Altera  Viterbi Compiler, High-Speed Parallel Decoder  Viterbi Compiler, Low-Speed/ Hybrid Serial Decoder  DVB-RCS CTC Turbo Decoder  WiMAX CTC Decoder  TurboConcept  TurboConcept  Turbo Product Code Decoder  Filters and Transforms                                                |                            |  |  |
| Reed Solomon Encoder/Decoder II¹  Viterbi Compiler, High-Speed Parallel Decoder  Viterbi Compiler, Low-Speed/ Hybrid Serial Decoder  DVB-RCS CTC Turbo Decoder  WiMAX CTC Decoder  TurboConcept  TurboConcept  Turbo Product Code Decoder  Filters and Transforms                                                                                     |                            |  |  |
| Viterbi Compiler, High-Speed Parallel Decoder  Viterbi Compiler, Low-Speed/ Hybrid Serial Decoder  DVB-RCS CTC Turbo Decoder  WiMAX CTC Decoder  TurboConcept  TurboConcept  Turbo Product Code Decoder  Filters and Transforms                                                                                                                       |                            |  |  |
| Parallel Decoder  Viterbi Compiler, Low-Speed/ Hybrid Serial Decoder  DVB-RCS CTC Turbo Decoder  WiMAX CTC Decoder  TurboConcept  3GPP/LTE CTC Decoder  Turbo Product Code Decoder  Filters and Transforms                                                                                                                                            |                            |  |  |
| Hybrid Serial Decoder  DVB-RCS CTC Turbo Decoder  WiMAX CTC Decoder  TurboConcept  TurboConcept  Turbo Product Code Decoder  TurboConcept  TurboConcept  TurboConcept  TurboConcept                                                                                                                                                                   |                            |  |  |
| WiMAX CTC Decoder TurboConcept  3GPP/LTE CTC Decoder TurboConcept  Turbo Product Code Decoder TurboConcept  Filters and Transforms                                                                                                                                                                                                                    |                            |  |  |
| 3GPP/LTE CTC Decoder TurboConcept Turbo Product Code Decoder TurboConcept  Filters and Transforms                                                                                                                                                                                                                                                     |                            |  |  |
| Turbo Product Code Decoder TurboConcept  Filters and Transforms                                                                                                                                                                                                                                                                                       |                            |  |  |
| Filters and Transforms                                                                                                                                                                                                                                                                                                                                |                            |  |  |
|                                                                                                                                                                                                                                                                                                                                                       |                            |  |  |
| Fact Fourier Transform (FFT)/                                                                                                                                                                                                                                                                                                                         |                            |  |  |
| Fast Fourier Transform (FFT)/ Inverse FFT (IFFT)  Altera                                                                                                                                                                                                                                                                                              |                            |  |  |
| Cascaded Integrator Comb (CIC) Compiler  Altera                                                                                                                                                                                                                                                                                                       |                            |  |  |
| Finite Impulse Response (FIR) Compiler  Altera                                                                                                                                                                                                                                                                                                        |                            |  |  |
| FIR Compiler II Altera                                                                                                                                                                                                                                                                                                                                |                            |  |  |
| 2D Forward/Inverse Discrete Cosine Transform  CAST, Inc.                                                                                                                                                                                                                                                                                              |                            |  |  |
| 2D Inverse Discrete Cosine<br>Transform (IDCT) CAST, Inc.                                                                                                                                                                                                                                                                                             |                            |  |  |
| Forward Discrete Cosine Transform (DCT)  CAST, Inc.                                                                                                                                                                                                                                                                                                   |                            |  |  |
| Modulation/Demodulation                                                                                                                                                                                                                                                                                                                               |                            |  |  |
| Numerically Controlled Oscillator Compiler  Altera                                                                                                                                                                                                                                                                                                    |                            |  |  |
| DVB-C/J.83 (QAM) Modulator Commsonic                                                                                                                                                                                                                                                                                                                  |                            |  |  |
| DVB/H T/H Modulator Commsonic                                                                                                                                                                                                                                                                                                                         |                            |  |  |
| DVB-S2 Modulator Commsonic                                                                                                                                                                                                                                                                                                                            |                            |  |  |
| Video and Image Processing                                                                                                                                                                                                                                                                                                                            | Video and Image Processing |  |  |
| Video and Image Processing Suite <sup>1</sup> Altera                                                                                                                                                                                                                                                                                                  |                            |  |  |
| Fast Black and White JPEG Decoder  Barco Silex                                                                                                                                                                                                                                                                                                        |                            |  |  |
| Fast Color JPEG Decoder Barco Silex                                                                                                                                                                                                                                                                                                                   |                            |  |  |
| JPEG2000 Encoder and Decoder Barco Silex                                                                                                                                                                                                                                                                                                              |                            |  |  |
| JPEG CODEC CAST, Inc.                                                                                                                                                                                                                                                                                                                                 |                            |  |  |

|                 | Product Name                                     | Vendor Name              |  |
|-----------------|--------------------------------------------------|--------------------------|--|
|                 | JPEG Encoders and Decoders                       | CAST, Inc.               |  |
|                 | Lossless JPEG Encoder and Decoder                | CAST, Inc.               |  |
|                 | H.264 AVC High-Definition (HD)<br>Video Encoder  | CAST, Inc.               |  |
|                 | Color Space Converter                            | CAST, Inc.               |  |
|                 | Forward Discrete Wavelet<br>Transform (FDWT)     | Barco Silex              |  |
|                 | Inverse Discrete Wavelet<br>Transform (IDWT)     | Barco Silex              |  |
|                 | V-by-One HS                                      | Bitec                    |  |
|                 | Display Port Receiver                            | Bitec                    |  |
|                 | H.264 Main/<br>Baseline Profile Encoder          | EyeLytics                |  |
|                 | Video LVDS SERDES<br>Transmitter/Receiver        | Microtronix              |  |
|                 | Arithme                                          | tic                      |  |
| DSP (Continued) | Floating-Point Addition/<br>Subtraction          | Altera                   |  |
| ontin           | Floating-Point Multiplication                    | Altera                   |  |
| ) (C            | Floating-Point Division                          | Altera                   |  |
| DS              | Floating-Point Square Root                       | Altera                   |  |
|                 | Floating-Point Compare                           | Altera                   |  |
|                 | Floating Point Arithmetic Unit                   | Digital Core Design      |  |
|                 | Floating Point Mathematics Unit                  | Digital Core Design      |  |
|                 | Floating Point Pipelined<br>Divider Unit         | Digital Core Design      |  |
|                 | Floating Point to Integer<br>Pipelined Converter | Digital Core Design      |  |
|                 | Integer to Floating Point<br>Pipelined Converter | Digital Core Design      |  |
|                 | Additional Functions                             |                          |  |
|                 | SHA-1                                            | CAST, Inc.               |  |
|                 | SHA-256                                          | CAST, Inc.               |  |
|                 | AES CODEC                                        | CAST, Inc.               |  |
|                 | AES Programmable Codec                           | CAST, Inc.               |  |
|                 | D/AVE 2D Graphics Hardware<br>Accelerator        | TES Electronic Solutions |  |

<sup>&</sup>lt;sup>1</sup>Qsys-compliant licensed core.

|                         | Product Name                                                  | Vendor Name               |
|-------------------------|---------------------------------------------------------------|---------------------------|
|                         | 32-/16-l                                                      | bit                       |
|                         | Nios II Embedded Processor <sup>1</sup>                       | Altera                    |
|                         | ARM Cortex-M1 <sup>1</sup>                                    | Arrow Electronics/ARM     |
|                         | V1 ColdFire <sup>1</sup>                                      | Freescale                 |
|                         | C68000 AHB Microprocessor                                     | CAST, Inc.                |
|                         | C68000 Microprocessor                                         | CAST, Inc.                |
| ors                     | C80186EC Microprocessor                                       | CAST, Inc.                |
| cesso                   | C80186XL Microprocessor                                       | CAST, Inc.                |
| Embedded Processors     | 8-bit                                                         |                           |
| ddec                    | CZ80CPU Processor                                             | CAST, Inc.                |
| mbe                     | T8051                                                         | CAST, Inc.                |
|                         | 8051XC2 Microcontroller                                       | CAST, Inc.                |
|                         | DP8051 8-Bit Microcontroller                                  | Digital Core Design       |
|                         | DP8051XP Pipelined, High<br>Performance 8-Bit Microcontroller | Digital Core Design       |
|                         | DF6811E 8-Bit Fast<br>Microcontroller                         | Digital Core Design       |
|                         | DFPIC1655X 8-Bit RISC<br>Microcontroller                      | Digital Core Design       |
|                         | Communic                                                      | ation                     |
|                         | 8B/10B Encoder/Decoder                                        | Altera                    |
| cols                    | ATM Formatter and Deformatter                                 | Adaptive Micro-Ware, Inc. |
| roto                    | CRC Compiler                                                  | Altera                    |
| and F                   | Frame-Mapped GFP Controller                                   | Nuvation                  |
| Interface and Protocols | GEOS-10: 10:1 Gbps Ethernet to<br>SONET Multiplexer           | Nuvation                  |
| Inte                    | GEOS2+2                                                       | Nuvation                  |
|                         | POS-PHY Level 4                                               | Altera                    |
|                         | SDLC Controller                                               | CAST, Inc.                |
|                         | SONET/SDH Deframer                                            | Aliathon                  |

<sup>&</sup>lt;sup>1</sup>Qsys-compliant licensed core.

|                                     | Product Name                                              | Vendor Name               |
|-------------------------------------|-----------------------------------------------------------|---------------------------|
|                                     | SONET/SDH Demapper                                        | Aliathon                  |
|                                     | SONET/SDH Framer                                          | Aliathon                  |
|                                     | SONET/SDH Mapper                                          | Aliathon                  |
|                                     | OTN Framer/Deframer                                       | Altera                    |
|                                     | SFI-5.1                                                   | Altera                    |
|                                     | T1 Framer                                                 | Adaptive Micro-Ware, Inc. |
|                                     | T1 Deframer                                               | Adaptive Micro-Ware, Inc. |
|                                     | Etherne                                                   | et                        |
|                                     | 10-Gbps Ethernet MAC <sup>1</sup>                         | Altera                    |
|                                     | Tri-Speed Ethernet<br>(MAC and PCS) <sup>1</sup>          | Altera                    |
| (pənı                               | 10G Base-R PHY                                            | Altera                    |
| ontin                               | 10G Base-X (XAUI) PHY                                     | Altera                    |
| ols (C                              | 40G/100G Ethernet                                         | Altera                    |
| otoco                               | 40G/100G Ethernet                                         | MorethanIP                |
| and Pro                             | MAC-1G/1G PCS GbE MAC and PCS                             | CAST, Inc.                |
| Interface and Protocols (Continued) | Ethernet MAC Controller with PCI Host Interface (MAC-PCI) | CAST, Inc.                |
| =                                   | GbE MAC <sup>1</sup>                                      | IFI                       |
|                                     | Advanced GbE MAC <sup>1</sup>                             | IFI                       |
|                                     | EtherCAT (Software Stack)                                 | IXXAT                     |
|                                     | Ethernet Powerlink                                        | IXXAT                     |
|                                     | EtherNET/IP                                               | IXXAT                     |
|                                     | EtherNET/IP                                               | Softing AG                |
|                                     | EtherCAT (Software Stack)                                 | Softing AG                |
|                                     | 10/100 Ethernet MAC <sup>1</sup>                          | SLS Corp                  |
|                                     | 10GbE MAC and PCS                                         | MorethanIP                |
|                                     | RXAUI PCS                                                 | MorethanIP                |
|                                     | SPAUI MAC                                                 | MorethanIP                |

|                                     | Product Name                                                          | Vendor Name              |
|-------------------------------------|-----------------------------------------------------------------------|--------------------------|
|                                     | 10 Gigabit Reduced XAUI PCS                                           | MorethanIP               |
|                                     | Fast XAUI                                                             | Octera                   |
|                                     | 10G MAC Lite                                                          | Octera                   |
|                                     | High Spe                                                              | eed                      |
|                                     | Serial RapidIO®1                                                      | Altera                   |
|                                     | CPRI                                                                  | Altera                   |
|                                     | Interlaken                                                            | Altera                   |
|                                     | SerialLite II                                                         | Altera                   |
|                                     | HyperTransport 16-Bit                                                 | GDA Technologies         |
|                                     | HyperTransport 3.0                                                    | University of Heidelberg |
|                                     | SATA 1.0/SATA 2.0                                                     | Intelliprop, Inc.        |
| (pa                                 | Serial Attached SCSI (SAS)<br>1.0 and 2.0                             | Intelliprop, Inc.        |
| tinue                               | PCI                                                                   |                          |
| Interface and Protocols (Continued) | PCIe Gen1 x1 <sup>1</sup> , x4 <sup>1</sup> , x8 Controller (Soft IP) | Altera                   |
| Protoc                              | PCIe Gen1 and Gen2<br>x1, x4, and x8 Lane (Hard IP)                   | Altera                   |
| and                                 | PCIe Controller                                                       | CAST, Inc.               |
| rface                               | PCIe x8 Controller                                                    | CAST, Inc.               |
| Inte                                | PCIe Gen1 x1, x4, x8 Controller                                       | Northwest Logic, Inc.    |
|                                     | PCle Complete Core<br>x1, x4, x8                                      | Northwest Logic, Inc.    |
|                                     | PCIe, Gen1 and Gen2                                                   | PLDA                     |
|                                     | PCI-X Master/Target Core<br>32-/64-bit                                | PLDA                     |
|                                     | PCI-X Controller                                                      | Northwest Logic, Inc.    |
|                                     | PCI Compiler, 32-Bit Master/Target                                    | Altera                   |
|                                     | PCI Compiler, 32-Bit Target                                           | Altera                   |
|                                     | PCI Compiler, 64-Bit Master/Target                                    | Altera                   |
|                                     | PCI Compiler, 64-Bit Target                                           | Altera                   |
|                                     | 32-Bit PCI Bus Master/<br>Target Interface                            | Eureka Technology, Inc.  |

| <sup>1</sup> Qsys-co | ompliant | licensed | core. |
|----------------------|----------|----------|-------|

|                                     | Product Name                                                | Vendor Name             |
|-------------------------------------|-------------------------------------------------------------|-------------------------|
|                                     | 32-Bit PCI Host Bridge                                      | Eureka Technology, Inc. |
|                                     | 64-Bit PCI Bus Master/<br>Target Interface                  | Eureka Technology, Inc. |
|                                     | 64-Bit PCI Host Bridge                                      | Eureka Technology, Inc. |
|                                     | Integrated PCI Core                                         | Northwest Logic, Inc.   |
|                                     | PCI Interface                                               | Northwest Logic, Inc.   |
|                                     | PCI 32-/64-Bit PCI Master/<br>Target 33-/66-MHz Controllers | CAST, Inc.              |
|                                     | PCI Multifunction<br>Target Interface                       | CAST, Inc.              |
|                                     | PCI Bus Arbiter                                             | Eureka Technology, Inc. |
|                                     | PCI-ISA Bridge                                              | Eureka Technology, Inc. |
|                                     | PCI-PCI Bridge                                              | Eureka Technology, Inc. |
| <del>(</del> p                      | Serial                                                      |                         |
| Interface and Protocols (Continued) | I <sup>2</sup> C Bus Controller <sup>1</sup>                | CAST, Inc.              |
| (Con                                | I <sup>2</sup> C Bus Controller Slave                       | CAST, Inc.              |
| cols                                | DI2CM I <sup>2</sup> C Bus Interface-Master                 | Digital Core Design     |
| roto                                | DI2CSB I <sup>2</sup> C Bus Interface-Slave                 | Digital Core Design     |
| nd P                                | I <sup>2</sup> C Master/Slave/PIO Controller                | Microtronix, Inc.       |
| ace a                               | I <sup>2</sup> C Master and Slave                           | SLS                     |
| ıterf                               | C_CAN <sup>1</sup>                                          | Bosch                   |
| =                                   | CAN <sup>1</sup>                                            | CAST, Inc.              |
|                                     | Nios_CAN¹                                                   | IFI                     |
|                                     | Nios II Advanced CAN <sup>1</sup>                           | IFI                     |
|                                     | ATA-4 Host Controller                                       | Nuvation                |
|                                     | ATA-5 Host Controller                                       | Nuvation                |
|                                     | MediaLB Device Interface <sup>1</sup>                       | IFI                     |
|                                     | PS2 Interface                                               | SLS                     |
|                                     | USB High-Speed Function<br>Controller <sup>1</sup>          | SLS                     |
|                                     | USB Full/Low-Speed Function<br>Controller <sup>1</sup>      | SLS                     |
|                                     | CUSB USB Function Controller                                | CAST, Inc.              |
|                                     | CUSB2 USB High-Speed<br>Function Controller                 | CAST, Inc.              |

|                                     | Product Name                                         | Vendor Name             |
|-------------------------------------|------------------------------------------------------|-------------------------|
|                                     | USB High-Speed OTG Multi-point                       | CAST, Inc.              |
|                                     | USB 1.1 Host/Device                                  | Microtronix             |
|                                     | USB 3.0 SuperSpeed <sup>1</sup><br>Device Controller | PLDA                    |
|                                     | USB 3.0 SuperSpeed<br>Device Controller              | SLS Corp                |
|                                     | USB 1.1 Host/Device                                  | Microtronix             |
|                                     | SDIO/SD Memory/<br>Slave Controller                  | Eureka Technology, Inc. |
|                                     | AHB Slave                                            | Eureka Technology, Inc. |
|                                     | AHB Master                                           | Eureka Technology, Inc. |
| (pən                                | AHB to SDRAM Controller                              | Eureka Technology, Inc. |
| (Contin                             | Local Interconnect<br>Network (LIN) Controller       | CAST, Inc.              |
| ocols                               | SPI Master/Slave                                     | CAST, Inc.              |
| Prot                                | H16450S UART                                         | CAST, Inc.              |
| and                                 | H16550S UART                                         | CAST, Inc.              |
| Interface and Protocols (Continued) | D16550 UART with<br>16-Byte FIFO                     | Digital Core Design     |
| _                                   | H16750S UART                                         | CAST, Inc.              |
|                                     | SPI <sup>1</sup>                                     | Altera                  |
|                                     | SPI/Avalon® Master Bridge¹                           | Altera                  |
|                                     | UART <sup>1</sup>                                    | Altera                  |
|                                     | JTAG UART <sup>1</sup>                               | Altera                  |
|                                     | JTAG/Avalon Master Bridge <sup>1</sup>               | Altera                  |
|                                     | UART                                                 | Eureka Technology, Inc. |
|                                     | MD5                                                  | CAST, Inc.              |
|                                     | Smart Card Reader                                    | CAST, Inc.              |
|                                     | DSPI Serial Peripheral Interface<br>Master/Slave     | Digital Core Design     |
|                                     | SD Host Controller <sup>2</sup>                      | SLS                     |

|                                     | Product Name                                     | Vendor Name             |  |  |
|-------------------------------------|--------------------------------------------------|-------------------------|--|--|
|                                     | SD/MMC SPI                                       | El Camino GmbH          |  |  |
|                                     | SDIO/SD Memory/<br>MMC Host Controller           | Eureka Technology, Inc. |  |  |
|                                     | PowerPC Bus Arbiter                              | Eureka Technology, Inc. |  |  |
| (par                                | PowerPC Bus Master                               | Eureka Technology, Inc. |  |  |
| ntin                                | PowerPC Bus Slave                                | Eureka Technology, Inc. |  |  |
| s (Co                               | AHB to PCI Host Bridge                           | Eureka Technology, Inc. |  |  |
| Interface and Protocols (Continued) | PowerPC/SH/<br>1960 System Controller            | Eureka Technology, Inc. |  |  |
| and P                               | Audio and V                                      | /ideo                   |  |  |
| ace a                               | Character LCD <sup>1</sup>                       | Altera                  |  |  |
| nterf                               | Pixel Converter (BGR0 -> BGR) <sup>1</sup>       | Altera                  |  |  |
| _                                   | Video Sync Generator <sup>1</sup>                | Altera                  |  |  |
|                                     | ASI                                              | Altera                  |  |  |
|                                     | SD/HD/3G-HD SDI                                  | Altera                  |  |  |
|                                     | 12S Audio CODEC <sup>2</sup>                     | SLS                     |  |  |
|                                     | DMA                                              |                         |  |  |
|                                     | Scatter Gather DMA Controller <sup>1</sup>       | Altera                  |  |  |
|                                     | DMA Controller <sup>1</sup>                      | Altera                  |  |  |
|                                     | DMA for Hard PCIe (EZDMA2)                       | PLDA                    |  |  |
| ollers                              | DMA Controller for AHB <sup>2</sup>              | Eureka Technology, Inc. |  |  |
| ontr                                | Flash                                            |                         |  |  |
| emory Controllers                   | NFlashCtrl NAND Flash<br>Memory Controller       | CAST, Inc.              |  |  |
| Μp                                  | NAND Flash Controller                            | Eureka Technology, Inc. |  |  |
| Memories and M                      | ONFI Controller                                  | Octera                  |  |  |
| mori                                | CompactFlash (True IDE) <sup>1</sup>             | Altera                  |  |  |
| Me                                  | EPCS Serial Flash Controller <sup>1</sup>        | Altera                  |  |  |
|                                     | Flash Memory <sup>1</sup>                        | Altera                  |  |  |
|                                     | CompactFlash Interface <sup>2</sup>              | SLS                     |  |  |
|                                     | ISA/PC Card/PCMCIA/<br>CompactFlash Host Adapter | Eureka Technology, Inc. |  |  |

<sup>&</sup>lt;sup>1</sup>Qsys component (no license required).

 $<sup>{}^2\!</sup>Qsys\text{-compliant licensed core}.$ 

|                                             | Product Name                                                                       | Vendor Name           |
|---------------------------------------------|------------------------------------------------------------------------------------|-----------------------|
|                                             | SDR                                                                                | RAM                   |
|                                             | Streaming Multi-Port SDRAM<br>Memory Controller                                    | Microtronix           |
|                                             | HyperDrive Multi-Port DDR2<br>Memory Controller                                    | Microtronix           |
|                                             | DDR and DDR2 SDRAM<br>Controllers <sup>2</sup>                                     | Altera                |
|                                             | DDR and DDR2 SDRAM Controllers supporting ALTMEMPHY <sup>2</sup>                   | Altera                |
| ed)                                         | DDR2 and DDR3 SDRAM<br>Controllers supporting UniPHY<br>and ALTMEMPHY <sup>2</sup> | Altera                |
| Memories and Memory Controllers (Continued) | DDR3 SDRAM Controller supporting ALTMEMPHY <sup>2</sup>                            | Altera                |
| ers (                                       | DDR SDRAM Controller                                                               | CAST, Inc.            |
| Itroll                                      | DDR SDRAM Controller                                                               | Northwest Logic, Inc. |
| / Cor                                       | DDR2 SDRAM Controller                                                              | Northwest Logic, Inc. |
| mor                                         | Mobile DDR SDRAM Controller                                                        | Northwest Logic, Inc. |
| d Me                                        | Mobile SDR SDRAM Controller                                                        | Northwest Logic, Inc. |
| s an                                        | SDR SDRAM <sup>1</sup>                                                             | Altera                |
| norie                                       | SDR SDRAM Controller                                                               | CAST, Inc.            |
| Men                                         | SDR SDRAM Controller                                                               | Northwest Logic, Inc. |
|                                             | Avalon Multi-Port SDRAM<br>Memory Controller <sup>2</sup>                          | Microtronix           |
|                                             | RLDRAM II Controller supporting UniPHY                                             | Altera                |
|                                             | RLDRAM II Controller                                                               | Northwest Logic, Inc. |
|                                             | SRA                                                                                | AM                    |
|                                             | SSRAM (Cypress CY7C1380C) <sup>1</sup>                                             | Altera                |
|                                             | QDR II / II+ Controller<br>supporting UniPHY                                       | Altera                |
|                                             | QDR II SRAM Controller supporting ALTMEMPHY                                        | Altera                |

<sup>&</sup>lt;sup>1</sup>Qsys component (no license required).

<sup>&</sup>lt;sup>2</sup>Qsys-compliant licensed core.

The following is a list of Altera and partner development kits. To get the full story, check out our online selector guide.

|     | Product and Vendor Name                                                                | Device                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|----------------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | DSP Development Kit,<br>Cyclone III Edition <sup>1</sup><br><b>Altera</b>              | Cyclone III<br>EP3C120N    | This kit is for general DSP or wireless design engineers, regardless of whether you need pre-processing, DSP plus FPGA coprocessing, or post-processing. This kit includes complete 16-bit high-speed analog-to-digital (A/D) and digital-to-analog (D/A) converters (operating at up to 200 MSPS), as well as interfaces to TI DSP processors (DM642 and DaVinci). Altera's DSP Builder GUI simplifies the information flow between the FPGA toolset and MATLAB/Simulink (30-day evaluation copy included).                                                                                                                                                                                                     |
|     | Cyclone III Video and Image Processing<br>Development Kit <sup>1</sup><br><b>Bitec</b> | Cyclone III<br>EP3C120N    | This kit is designed to help you start developing complex video applications. It supports various video I/O interfaces, allowing you to get your video data in and out of the Cyclone III FPGA. Different video interfaces are supported using the different daughtercards included in this kit: cards supporting ASI/SDI, composite, component, and digital video interfaces (DVIs).                                                                                                                                                                                                                                                                                                                            |
|     | Software Programmable Reconfiguration<br>(SPR) Development System<br>BittWare          | Cyclone III FPGA           | This development system provides a system platform to explore software reconfiguration of waveform functionality for high-end signal processing applications such as software-defined radio. The platform provides a flexible, portable, low-cost environment for software-defined radio development in an Advanced Mezzanine Card (AdvancedMC) and Micro Telecommunications Computing Architecture (MicroTCA) environment, enabling you to quickly and cost-effectively bring your waveform designs to life.                                                                                                                                                                                                    |
| DSP | Audio Video Development Kit,<br>Stratix IV GX Edition<br>Altera                        | Stratix IV GX<br>EP4SGX230 | This kit provides a complete video and image processing development environment for design engineers. It features the Stratix IV GX FPGA development board along with an SDI high-speed mezzanine card (HSMC) and associated reference designs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     | DSP Development Kit,<br>Stratix III Edition<br><b>Altera</b>                           | Stratix III<br>EP3SL150    | This kit comprises a Stratix III development board with a HSMC equipped with 16-bit A/D and D/A converters (operating at up to 200 MSPS). The HSMC also has interfaces to TI DSP processors, allowing the designs that use Stratix III FPGAs to be created both as standalone devices and as companion devices. The kit also contains Altera's Quartus II development software, DSP Builder software, and a 30-day trial of MATLAB/Simulink.                                                                                                                                                                                                                                                                     |
|     | GT-3U-cPCI CompactPCI Board BittWare                                                   | Stratix II GX<br>EP2SGX90  | This is a ruggedized hybrid signal processing board that features a Stratix II FPGA, a TigerSHARC DSP cluster, DDR2 SRAM/QDR SDRAM, flash memory, and an external I/O throughput of 2 Gbps achieved via BittWare's ATLANTIS FrameWork.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     | GX-AMC<br>BittWare                                                                     | Stratix II GX FPGA         | The GX-AMC (GXAM) is a mid-size, single-width AdvancedMC that can be attached to Advanced Telecommunications Computing Architecture (AdvancedTCA) carriers or other cards equipped with AdvancedMC bays, and used in MicroTCA systems. The GXAM features a high-density Altera Stratix II GX FPGA, BittWare's ATLANTIS FrameWork (implemented in the FPGA), a front panel I/O interface, a control plane interface via BittWare's FINe interface bridge, an IPMI system management interface, and a configurable x8 SERDES interface supporting a variety of protocols. It also provides 10/100 Ethernet, GbE, two banks of DDR2 SDRAM, one bank of QDR II SRAM, and flash memory for booting the FPGA and FINe. |

<sup>&</sup>lt;sup>1</sup>RoHS compliant.

|                 | Product and Vendor Name                                                              | Device                                                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | SC DVI Output Module Bitec                                                           | Daughtercard                                                            | This module supports all Altera development kits with Altera DVI expansion slots.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                 | THDB-ADA Terasic Technologies, Inc.                                                  | Daughtercard                                                            | This card provides dual A/D channels with 14-bit resolution with data rates up to 65 MSPS and dual D/A channels with 14-bit resolution with data rates up to 125 MSPS. It supports both Altera HSMC and Terasic DE-style connectors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                 | HSMC Dual-Link DVI Board<br>Bitec                                                    | Daughtercard                                                            | This is a two-channel, dual-link DVI output board for Altera FPGA development kits with HSMC expansion port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                 | SDI HSMC Terasic Technologies, Inc.                                                  | Daughtercard                                                            | This SDI HSMC card is for the development of SDI and AES systems based on transceiver-based host boards with HSMC connectors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| ned)            | DE3 Stratix III High Speed Rapid<br>Prototyping System<br>Terasic Technologies, Inc. | Stratix III<br>EP3SL150F1152C2N<br>EP3SE260F1152C2N<br>EP3SL340F1152C2N | This board uses the Stratix III devices. Starting with the Stratix III EP3SL150 with 142K LEs, this is the perfect platform for creating your design in programmable logic. DE3 boards are available with either the EP3SL150, the EP3SL340, or the EP3SL260 (DE3-260) devices that are optimized with the extra on-chip multipliers needed for DSP research and development. All of the DE3s can be stacked and all feature the same connector for expanding the base functionality with daughtercards.                                                                                                                                                                                                                                   |
| DSP (Continued) | GT-6U-VME<br>BittWare                                                                | Stratix II GX<br>EP2SGX90FF1508I4                                       | This is a ruggedized 6U VME/VXS (VITA 41) board designed for demanding multiprocessor-based applications. The hybrid processing architecture takes advantage of both FPGA and DSP technology to provide a complete solution for applications requiring flexibility and adaptability along with high-end signal processing. The board features two high-density Stratix II GX FPGAs, a front panel interface supplying four channels of high-speed SERDES tranceivers, and an extensive back panel interface including VXS. The board can achieve simultaneous onboard and offboard data transfers at a rate of 5 Gbps. It also provides up to 3 GB of DDR2 SDRAM, as well as 128 MB of flash memory for booting the FPGAs and DSP devices. |
|                 | OmniTek Audio Video<br>OmniTek                                                       | Arria II GX<br>EP2AGX125EF35                                            | This Arria II GX audio and video development kit combines Altera's proven FPGA-based development hardware and associated IP with OmniTek's expertise in video algorithm IP and PCIe interface design to offer a PCIe Gen1 image processing environment.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                 | DSP Compute Board<br>Iris Technologies                                               | Cyclone II<br>EP2C70                                                    | This board features four Cyclone II EP2C70 FPGAs, two DDR2 SODIMMs, and a PCIe x4 Gen 1.1 host interface. It is used for Hardware in the Loop (HIL) simulation and emulation, processor and system simulation and emulation, algorithm acceleration, co-processing, and so on. The kit contains drivers, programming cables, Quartus II software, a test design, and C/C++ and MATLAB application programming interfaces (APIs).                                                                                                                                                                                                                                                                                                           |

<sup>&</sup>lt;sup>1</sup>RoHS compliant.

|                  | Product and Vendor Name                                                    | Device                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------|----------------------------------------------------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | Cyclone IV GX FPGA<br>Development Kit<br><b>Altera</b>                     | Cyclone IV GX<br>EP4CGX150DF31C7N | This kit provides a comprehensive design environment that allows you to quickly develop low-cost and low-power FPGA system-level designs. This kit includes the PCIe short card form factor, two HSMC connectors, and a 10/100/1000 Mbps Ethernet interface. Onboard memory includes 128-MB DDR2 SDRAM, 64-MB flash, and 4-MB SSRAM. This kit also includes SMA connectors, 50-,100-, and 125-MHz clock oscillators, as well as user interfaces including push buttons, LEDs, and a 7-segment LCD display.                                                                                                                                                                                                    |
|                  | Arria II GX FPGA<br>Development Kit<br><b>Altera</b>                       | Arria II GX<br>EP2AGX120F1152     | This kit provides a full-featured hardware development platform for prototyping and testing high-speed serial interfaces to an Arria II GX FPGA. This kit includes PCIe x4 form factor, one HSMC connector, 32-MB DDR2 SDRAM, and 512-MB flash.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                  | Transceiver Signal Integrity Kit,<br>Stratix IV GX Edition<br>Altera       | Stratix IV GX<br>EP4SGX230F1517   | This kit features eight full-duplex transceiver channels with SMA connectors, 156.25-, 155.52-, 125-, 100-, and 50-MHz clock oscillators, six user push buttons, eight dual in-line package (DIP) switches, eight user LEDs, a 7-segment LCD display, power and temperature measurement circuitry, and Ethernet, USB, and JTAG ports.                                                                                                                                                                                                                                                                                                                                                                         |
|                  | Transceiver Signal Integrity Kit,<br>Stratix V GX Edition<br><b>Altera</b> | Stratix V GX<br>5SGXEA7N2F40C2NES | This kit enables a thorough evaluation of transceiver signal integrity and device interoperability. Features include seven full-duplex transceiver channels with SMA connectors, three 14G backplane connectors (from Amphenol, Tyco, and Molex), four programmable clock oscillators, four user push buttons, eight DIP switches, eight user LEDs, a 7-segment LCD display, power and temperature measurement circuitry, and Ethernet, embedded USB Blaster <sup>TM</sup> , and JTAG interfaces.                                                                                                                                                                                                             |
| I/O Interconnect | Stratix IV GX FPGA<br>Development Kit<br><b>Altera</b>                     | Stratix IV GX<br>EP4SGX230F1517   | This kit provides a full-featured hardware development platform for prototyping and testing high-speed serial interfaces to a Stratix IV GX FPGA. This kit includes PCIe x8 form factor, two HSMC connectors for expandability, and Ethernet, USB, SDI, and HDMI interfaces. Memory includes one x64 DDR3 SDRAM, one x16 DDR3 SDRAM, two x18 QDR II+ SRAM, flash, and SSRAM. This kit also includes two SMA connectors for a differential transceiver output. Several oscillators are available at 156.25-,155.52-, 125-, 100-, and 50-MHz. Other user interfaces include six user push buttons, eight DIP switches, eight user LEDs, 7-segment LCD display, and power and temperature measurement circuitry. |
|                  | Stratix IV GX FPGA Development Kit, 530 Edition Altera                     | Stratix IV GX<br>EP4SGX530F1517   | This kit provides a full-featured hardware development platform for prototyping and testing high-speed serial interfaces to a Stratix IV GX FPGA. This kit includes PCIe x8 form factor, two HSMC connectors for expandability, and Ethernet, USB, SDI, and HDMI interfaces. Memory includes one x64 DDR3 SDRAM, one x16 DDR3 SDRAM, two x18 QDR II+ SRAM, flash, and SSRAM. This kit also includes two SMA connectors for a differential transceiver output. Several oscillators are available at 156.25-,155.52-, 125-, 100-, and 50-MHz. Other user interfaces include six user push buttons, eight DIP switches, eight user LEDs, 7-segment LCD display, and power and temperature measurement circuitry. |
|                  | Stratix V GX FPGA<br>Development Kit<br><b>Altera</b>                      | Stratix V GX<br>5SGXEA7K2F40C2N   | This kit provides a full-featured hardware development platform for prototyping and testing high-speed serial interfaces to a Stratix V GX FPGA. This kit includes PCIe x8 form factor, two HSMC connectors for expandability, and Ethernet, USB, SDI, and Display Port interfaces. Memory includes one x72 DDR3 SDRAM, one x18 QDR II+ SRAM, one x18 RLDRAM II and flash. This kit also includes two SMA connectors for a differential transceiver output. Several programmable oscillators are available and other user interfaces include three user push buttons, eight DIP switches, eight bi-color user LEDs, an LCD display, and power and temperature measurement circuitry.                          |
|                  | S4GX-AMC<br>BittWare                                                       | Stratix IV GX<br>EP4SGX230F1517   | This board is based on Altera's Stratix IV GX FPGA and is a mid-size, single-width AdvancedMC that can be attached to AdvancedTCA carriers or other cards equipped with AdvancedMC bays, and used in MicroTCA systems. This board has two banks of DDR3 SDRAM (up to 1 GB each), and two banks of QDR II SRAM (up to 9 MB). Includes IP support for Serial RapidIO, PCIe, GbE, 10G Ethernet (XAUI), CPRI, and OBSAI interfaces.                                                                                                                                                                                                                                                                               |

<sup>&</sup>lt;sup>1</sup> RoHS compliant.

|                              | Product and Vendor Name                                                                    | Device                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                              | SF/GX-AMC<br>BittWare                                                                      | Stratix II GX<br>EP2SGX130        | This board is based on Altera's Stratix II GX FPGA and is a full-size, single-width AdvancedMC that can be attached to AdvancedTCA carriers or other cards equipped with AdvancedMC bays, and used in MicroTCA systems. The SF/GX-AMC has all the features of the GX-AMC card and includes four small form factor pluggable-plus (SFP/SFP+) compact optical transceiver connectors.                                                                                                                                                                                                                                                                  |
|                              | Ethernet USB Expansion Kit Microtronix Inc.                                                | Daughtercard                      | This kit includes a wireless 802.11b CompactFlash card and a Microtronix CompactFlash board.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                              | I <sup>2</sup> C Design Kit<br><b>Microtronix Inc.</b>                                     | Daughtercard                      | This kit provides an easy way to design, develop, and test the Microtronix I2C IP core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                              | 10/100/1000 Ethernet PHY<br>Daughter Board with<br>Marvell PHY<br>MorethanIP               | Daughtercard                      | This kit provides the ability to implement high-speed Ethernet PHY solutions for prototyping and evaluation and embedded software development.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                              | 10/100/1000 Ethernet PHY Daughter Board with National Semiconductor PHY MorethanIP         | Daughtercard                      | This kit provides the ability to implement fast Ethernet solutions for prototyping and evaluation and embedded software development.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ed)                          | SFP HSMC Terasic Technologies, Inc.                                                        | Daughtercard                      | This SFP HSMC card is for the development of SGMII Ethernet, Fiber Channel, CPRI/OBSAI, and SONET designs based on transceiver-based host boards with HSMC connectors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ct (Continu                  | Xpress GX4 Kit<br>PLDA                                                                     | Stratix IV GX<br>EP4SGX230KF40C2N | This kit provides a complete hardware and software environment for Altera Stratix IV GX FPGAs. It is built around a PCI form factor card compliant with PCI-SIG® and targets the development of designs using PCIe Gen1 or Gen2.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| I/O Interconnect (Continued) | PCI-X Development Board Terasic Technologies, Inc.                                         | Cyclone III FPGA                  | This board provides a hardware platform for developing and prototyping low-power, high-performance, logic-intensive PCI-based designs on an Altera Cyclone III FPGA. External memory is provided to facilitate the development of designs that need extra storage capacity or higher bandwidth memory. It also includes a LVDS interface using high-speed Terasic connectors (HSTCs) for high-speed interface applications.                                                                                                                                                                                                                          |
|                              | Xpress AGX2 Kit<br>PLDA                                                                    | Arria II GX<br>EP2AGX125EF35      | This kit provides a complete hardware and software environment for Altera Arria II GX FPGAs. It is built around a PCI form factor card compliant with PCI-SIG and targets the development of designs using PCIe Gen1.                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                              | Xpress AGX Kit PLDA                                                                        | Arria GX<br>EP1AGX60DF780C6       | This kit provides a complete hardware and software environment for Altera Arria GX FPGAs. It is built around a PCI form factor card compliant with PCI-SIG and targets the development of designs using PCIe Gen1.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                              | Cyclone IV GX Transceiver<br>Starter Kit<br>Altera                                         | Cyclone IV GX<br>EP4CGX15         | This kit provides a low-cost platform for developing transceiver I/O-based FPGA designs. It includes the complete hardware and software you need to develop your FPGA design for cost-sensitive applications. You can measure the FPGA's power consumption, test the signal quality of the FPGA transceiver I/Os (up to 2.5 Gbps), and develop and test PCIe Gen1 designs.                                                                                                                                                                                                                                                                           |
|                              | Transceiver Signal Integrity<br>Development Kit,<br>Stratix IV GT Edition<br><b>Altera</b> | Stratix IV<br>EP4S100G2F40I1N     | This kit enables a thorough evaluation of transceiver interoperability and SERDES signal integrity by allowing you to evaluate transceiver performance up to 11.3 Gbps. You can generate and check pseudo-random binary sequence (PRBS) patterns via a simple-to-use GUI, change differential output voltage ( $V_{00}$ ), pre-emphasis, and equalization settings to optimize transceiver performance for your channel, perform jitter analysis, verify PMA compliance to 40G/100G Ethernet, Interlaken, CEI-6G/11G, PCIe (Gen1, Gen2, and Gen3), Serial RapidIO, and other major standards, and validate interoperability between optical modules. |

|                              | Product and Vendor Name                                  | Device                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------|----------------------------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                              | B2-AMC<br>BittWare                                       | Stratix II<br>EP2S90F1020C3        | This board supports universal baseband processing for wireless communication infrastructures such as 2G, 2.5G, 3G, WiMAX, and software-defined radio. It attaches to AdvancedTCA carriers or other cards equipped with AdvancedMC bays, and is completely hot-swappable. It uses an Altera Stratix II FPGA, and provides a 10/100/1000 Ethernet interface for command, control, and reprogramming, as well as flash memory for booting the DSP devices and FPGAs.                                                                                                                                                                                                                   |
|                              | Gt-3U-VPX<br>BittWare                                    | Stratix II GX<br>EP2SGX90FF1508I4  | This is a ruggedized 3U CompactPCI board designed for demanding multiprocessor applications requiring complete flexibility and adaptability. It features a large Altera Stratix II GX FPGA, a front panel interface supplying four channels of high-speed SERDES tranceivers, and a back panel interface providing RS-232/RS-422 and 10/100 Ethernet. Simultaneous onboard and offboard data transfers can be achieved at a rate of 2 Gbps. It also provides 1 GB of DDR2 SDRAM and 64 MB of flash memory for booting the FPGA and DSP devices.                                                                                                                                     |
|                              | TREX S2 Prototyping System<br>Terasic Technologies, Inc. | Stratix II FPGA                    | This is a Stratix II FPGA prototyping system providing almost 700 user I/Os and high-speed I/O connections. This board is flexible and configurable, and it provides default motherboards for free—with schematic and design libraries for you to develop your own motherboards.                                                                                                                                                                                                                                                                                                                                                                                                    |
| I/O Interconnect (Continued) | QuickUSB Starter Kit<br>Bitwise Systems                  | Cyclone II<br>EP2C20F256C7         | This kit includes one QuickUSB module and one QuickUSB Cyclone II Evaluation Board. The evaluation board has a QuickUSB module site on headers that provide access to the signals. The EP2C20F256C7 FPGA connects to nearly every pin of the QuickUSB module, and extra I/O pins go to the headers so you can wire in your circuitry. The kit gets its power from the USB bus, but if you need more power, there is a power connector and a 5V/2A power supply included in the kit.                                                                                                                                                                                                 |
| I/O Interconr                | C3 Digital Radio Kit<br>CEPD                             | Cyclone III EP3C16                 | This kit aids the development and testing of algorithms and signal processing applications including digital radio, modulator/demodulator development, software-defined radio, high-speed data acquisition and signal processing, and audio data acquisition and signal processing. The acquired signals are sampled and then digitally processed by a Cyclone III FPGA. The FPGA card comes with a JTAG programming connector and a configuration PROM to retain the FPGA settings. The PCI card provides interfaces for the FPGA card to a computer PCI bus, RS232 interface, and user push buttons and includes a digital radio reference design example and full documentation. |
|                              | Cyclone III FPGA/<br>PCI Development Board<br>CEPD       | Cyclone III<br>EP3C16F484C8N       | This board provides a platform for fast and easy prototyping and design verification with the Cyclone III EP3C16F484C8N FPGA. It can be accessed either through the PCI bus or powered standalone and accessed through an RS232 port. It comes with an onboard configuration PROM to retain the FPGA settings, an RS232 level shifter, voltage monitor, oscillator, buttons, and LEDs. There is a prototyping area on the board for user circuits and all FPGA pins are accessible through connectors and clearly labeled test points. The connectors are designed to mate with other CEPD daughterboards.                                                                          |
|                              | XpressGXII Kit System Level Solutions                    | Stratix II GX<br>EP2SGX130FF1508C3 | This kit provides a complete hardware and software environment for Altera Stratix II GX FPGAs. It is built around a PCI form factor card compliant with PCI-SIG and targets the development of designs using PCIe Gen1.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                              | SuperUSBC3-55<br>PLDA                                    | Cyclone III<br>EP3C55U484C6N       | This kit provides a low-cost hardware and software environment for prototyping and deploying SuperSpeed USB applications. It targets the Altera Cyclone III FPGA (EP3C55F484C6N) and includes everything you need to implement a complete USB 3.0 subsystem.                                                                                                                                                                                                                                                                                                                                                                                                                        |

|                              | Product and Vendor Name                                   | Device                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------------------|-----------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                              | A01 LVDSS FPGA AMC<br>Dallas Logic                        | Arria GX<br>EP1AGX60                 | This LVDS transceiver card features the Arria GX FPGA in the F780 BGA package. The backplane interface is user configurable to support several interface standards including PCIe, Serial RapidIO, and GbE. The front panel VHDCI connector supports 28 transmit and 28 receive LVDS links sourced from the FPGA (and 2 clock signals for each transmit and receive connector). Additional features include two 512-Kb x36 synchronous SRAMs, an IPMI 1.5-compliant Module Management Controller (MMC), a 32-Mb serial flash memory, two onboard temperature sensors, USB communication and debug interface, and a 32-bit Mictor debug connector. |
|                              | Stratix IV GX/GT 40G/<br>100G Interlaken<br>HiTech Global | Stratix IV<br>EP4S100G5<br>EP4SGX530 | This board integrates the most fundamental electrical and optical interfaces for building 200G subsystems. It implements CAUI and Interlaken high-speed serial interfaces, industry-leading, high-speed DDR3 and QDR II+ interfaces, and high-speed parallel interconnect for NetLogic knowledge-based processors (KBPs). The modular design enables expansion to support legacy and emerging optical modules.                                                                                                                                                                                                                                    |
|                              | HD FIFO Modules<br>Averlogic                              | Daughtercard                         | This board is designed for evaluating the AL460A HD-FIFO. It has two embedded AL460A-7-PBF (or AL460A-13-PBF) devices operating in parallel, expanding the bus width to 32 bits. Control signals and data bus signals are available on two 50-pin connectors. A separate adaptor board (HSMC interface) is available for connecting the module directly to a Cyclone III FPGA Starter Kit.                                                                                                                                                                                                                                                        |
| I/O Interconnect (Continued) | Broadcast Video Card<br>Bitec                             | Daughtercard                         | This card is designed for professional video equipment developers. The dual ASI/SD-SDI interfaces allow access to industry-standard video transport signals. Based on the latest adaptive cable equalizers and drivers, the ASI/SDI interfaces provide excellent noise immunity up to cable lengths of 350 meters. A VCXO allows precise synchronization to incoming ASI signals. A DVB-T reference design using the Bitec BVDC daughtercard and a Cyclone III FPGA Development Kit is available.                                                                                                                                                 |
| I/O Interconn                | Quad Video Board<br>Bitec                                 | Daughtercard                         | This board is based on the Texas Instruments TVP5154 quad video decoder. The analog video inputs include composite video and S-video. Video output is based on the Chrontel CH7010B device, enabling single-link DVI, component analog, and composite analog outputs. The device accepts digital, parallel video data, and clocking from the host FPGA via the HSMC connector, which configures and monitors the device over an I <sup>2</sup> C link. A DVI output connector and mini-DIN output connector are provided.                                                                                                                         |
|                              | HDMI Receiver/Transmitter<br>Microtronix                  | Daughtercard                         | This daughtercard interfaces a HDMI receiver and transmitter to your Altera FPGA development kit using the HSMC expansion connector. The receiver also supports an analog component video (YCbCr) interface. The card uses the Analog Device AD9889 HDMI Transmitter and AD9880 HDMI Receiver to support HDTV formats up to 1080p at 60 Hz. The receiver offers the flexibility of both an analog interface and an HDMI receiver integrated on a single chip.                                                                                                                                                                                     |
|                              | Quad Link LVDS Interface<br>Microtronix                   | Daughtercard                         | This daughtercard supports receive and transmit LVDS links, each consisting of five data channels and one clock for a total of 48 LVDS channels. The standard configuration of 20 TX + 4 clk and 20 RX + 2 clk, is capable of supporting LCD display panels up to 1080p at 100/120 Hz. Onboard LVDS termination resistors can be removed to convert receiver channels into transmitters as required to support 12- or 14-bit color applications. It is used for capturing LVDS video data, connecting to a camera link interface, or for connecting to LCD panels using LVDS, mini-LVDS, RSDS, and PPDS low-voltage panel interface signaling.    |
|                              | CX4 to HSMC Adapter<br>MorethanIP                         | Daughtercard                         | This is a passive daughtercard for 10GbE CX-4 copper interconnect prototyping. It features a four-lane differential 3.125-Gbps connector (CX-4) for 10GbE IEEE 802.3ak, a 160-pin HSMC to the main board, and compatibility with Stratix II GX mother boards that use HSMC connectors.                                                                                                                                                                                                                                                                                                                                                            |

|          | Product and Vendor Name                                                               | Device                                                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | Industrial Networking Kit<br>Terasic Technologies, Inc.                               | Cyclone IV E<br>EP4CE115                                               | The Industrial Networking Kit (INK) offers a comprehensive development platform for industrial automation and applications. The kit consists of the DE2-115 board featuring the Altera Cyclone IV device and dual 10/100/1000 Mbps Ethernet, 128-MB SDRAM, 8-MB flash memory, 2-MB SRAM, HSMC and GPIO connectors, USB 2.0, an SD card slot, switches and buttons, LEDs, 16x2 display, audio and video, and VGA-out. The kit also includes an Industrial Communications Board (ICB-HSMC) that supports RS-485, RS-232, CAN, and additional I/O expansion.                                                     |
|          | Nios II Embedded Evaluation Kit,<br>Cyclone III Edition <sup>1</sup><br><b>Altera</b> | Cyclone III<br>EP3C25N                                                 | The kit includes a complete hardware and software design environment for a 32-bit microcontroller plus FPGA evaluation.  Beginners can check out the pre-built, eye-catching demos displayed on the LCD touch screen or do some lightweight development. Advanced microcontroller designers can learn about the "hottest" techniques, multi-processor systems, hardware acceleration using Nios II C2H Compiler, or about designing a complete system in 30 minutes.                                                                                                                                          |
| Embedded | Cyclone III FPGA<br>Development Kit<br><b>Altera</b>                                  | Cyclone III<br>EP3C120N                                                | This kit contains 8-MB SSRAM, 256-MB DDR2 SDRAM, 64-MB flash, configuration via USB, 10/100/1000 Ethernet and USB ports, onboard oscillators and SMAs, graphics LCD and character LC displays, two HSMC expansion connectors, three HSMC debug cards, and onboard power measurement circuitry. Complete documentation including reference designs: <i>Create Your First FPGA Design in an Hour</i> and <i>Measure Cyclone III FPGA Power.</i> This kit also includes Quartus II Web Edition design software, an evaluation edition of Nios II processor plus related design suite, and the Altera IP library. |
| Emb      | Nios II Development Kit,<br>Cyclone III Edition <sup>1</sup><br><b>Altera</b>         | Cyclone III<br>EP3C120N                                                | This development kit has been outfitted with the latest in cutting-edge hardware and software technology. The unique combination of high-performance embedded processor power and easy-to-use integrated design software has been updated to take advantage of Cyclone III devices, the industry's lowest cost, first-to-market 65-nm FPGA family. This development kit provides an ideal environment for developing and prototyping a wide range of price-sensitive, high-performance embedded applications.                                                                                                 |
|          | PARIS automotive development platform TRS-STAR                                        | Stratix II EP2S90 or<br>EP2S180<br>Optional path to<br>HardCopy HC210W | This microcontroller development platform creates scalable reference designs for automotive infotainment (head-end, drivers assistance, navigation, and others). Add-on modules and reference designs are also available. Designs can be ported to Altera's automotive-grade Cyclone III FPGAs or HardCopy ASICs.                                                                                                                                                                                                                                                                                             |
|          | Lancelot VGA IP Design Kit Microtronix Inc.                                           | Daughtercard                                                           | This kit includes a small hardware board with a 24-bit RAMDAC, VGA connector, stereo audio connector, and two PS/2 connectors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          | Compact Flash Expansion Kit Microtronix Inc.                                          | Daughtercard                                                           | This inexpensive module allows the addition of compact flash cards to the Microtronix Product Starter Kit development board system.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|          | Low Power Reference Platform  Arrow                                                   | Cyclone III EP3C25<br>MAX IIG EPM240T100                               | This platform uses the low-power Altera Cyclone III FPGAs and MAX IIG CPLDs. It demonstrates how to minimize power consumption in portable and battery-powered embedded systems and gives you the flexibility to create application-specific low-power solutions.                                                                                                                                                                                                                                                                                                                                             |

<sup>&</sup>lt;sup>1</sup> RoHS compliant.

|                      | Product and Vendor Name                       | Device                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------|-----------------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | MotionFire<br>Arrow                           | Cyclone III<br>EP3C40F484       | This kit contains all you need for developing complex motor control applications based on Cyclone III FPGAs. It includes a Nios II reference design, advanced regulators implemented in hardware, generic current, speed, and position regulators with feedback from incremental encoders or hall sensors, a trajectory generator with linear acceleration and velocity feed-forward implemented in software, and much more.                                                                                                                                                                                                                         |
| (                    | BeMicro SDK<br>Arrow                          | Cyclone IV E<br>EP4CE22F17C7N   | The Arrow BeMicro SDK enables a quick and easy evaluation of soft core processors for both embedded software developers and hardware engineers. The kit builds on the success of the original BeMicro evaluation kit by adding features such as Mobile DDR memory, Ethernet, and even the option of using a file system by slotting in a micro-SD card. The BeMicro SDK connects to a PC via a USB connection, which is used for power, programming, and debug. Arrow has a number of reference designs and pre-built software templates that can be downloaded for this kit that will highlight the benefits of building embedded systems in FPGAs. |
| Embedded (Contniued) | MimoKit<br>Comsis                             | Stratix II<br>EP2S180F1020C5 x2 | This kit is designed for extensively networked embedded applications that require wireless LAN connectivity and GbE. It provides the multiple input multiple output (MIMO) RF and analog front end consisting of two major sub-blocks. The analog block is made of three IQ CODECs that perform the conversions between the digital and analog domains. The radio block consists of three 2.4-GHz/5-GHz dual-band radio transceivers.                                                                                                                                                                                                                |
| ш                    | ARM-MPS<br>Gleichmann Electronics             | Stratix III                     | This platform offers total flexibility for prototyping your Cortex-M3-based designs. It allows unrestricted access to the latest Cortex-M-class processors. It is delivered with a comprehensive range of tools that allow fast and easy system design—drag and drop the supplied IP components to configure the system, or implement your own system blocks. Then synthesize the design and update the board with a single mouse-click. The tool suite also includes system configuration utilities and a JTAG signal monitor together with software development tools and a JTAG debug probe.                                                      |
|                      | CMCS002M Controller FPGA Module  Dallas Logic | Cyclone III<br>EP3C25           | This module allows you to implement general logic functions and Nios II processor operations in a compact form factor module. The module uses the Cyclone EP3C25 FPGA, 512K x8 SRAM, EP1S16 FPGA serial loader (FPGA and Nios II boot), and a USB 2.0 peripheral port (low-/full-speed operation). This module also supports the Cardstac specification (master or slave standard card, 128 pins), and can interface with other modules designed to that specification.                                                                                                                                                                              |
|                      | DN7020k10<br>The Dini Group                   | Stratix III<br>Stratix IV       | This is a complete logic prototyping system that gives ASIC and IP designers a vehicle to prototype logic and memory designs using up to 20 Stratix III or Stratix IV devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| otyping              | DN7006K10PCle-8T<br>The Dini Group            | Stratix III<br>Stratix IV       | This is a complete logic prototyping system with a dedicated PCIe interface that gives ASIC and IP designers a vehicle to prototype logic and memory designs using up to six Stratix III or Stratix IV devices.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ASIC Prototyping     | DIGILAB SX III<br>El Camino GmbH              | Stratix III                     | This is a universal FPGA prototyping platform based on Altera's largest Stratix III devices. Supports 2-MB flash, 2-MB SRAM, four Samtec expansion connectors, two Mictor connectors, user LEDs, and push buttons along with RS-232, SPI, and USB interfaces.                                                                                                                                                                                                                                                                                                                                                                                        |
|                      | PROC30M , PROC9M<br>GiDEL                     | Stratix III                     | This system is for the debug and verification of SoC ASIC designs from 3 to over 100 million gates in size, with the ability to run at system clock speeds up to 300 MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

|                              | Product and Vendor Name                                                  | Device                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------------------------|--------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                              | PROCStar II, ProcStar III GiDEL                                          | Stratix II<br>Stratix III                      | This system provides high-capacity, high-speed, multi-FPGA-based prototyping and end system platforms.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                              | DNMEG S2GX Stratix II GX-Based ASIC<br>Prototyping Kit<br>The Dini Group | Stratix II GX                                  | This is a logic emulation daughtercard enabling ASIC or IP designers to cost-effectively prototype logic and memory designs. The DNMEG_S2GX is hosted on any DN7000 or DN8000 series ASIC Dini Group product, but can also be used alone.                                                                                                                                                                                                                                                                                                                                                       |
|                              | S3 Compute<br>Iris Technologies                                          | Stratix III<br>Stratix IV                      | This ASIC prototyping board, compliant with PCI-SIG, features two Altera Stratix III EP3SL340 devices, two DDR2 SODIMM, and four HSMC connectors.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                              | DN7002k10MEG<br>The Dini Group                                           | Stratix IV<br>EP4SE820F43CxN<br>EP4SE530F43CxN | This is a complete logic emulation system that allows you to prototype SoC logic and memory designs. It can operate as a standalone, or hosted via a USB interface. A single system, configured with two Stratix IV EP4SE820 FPGAs, can emulate up to 13 million gates. All FPGA resources are available for the target application. Each FPGA position can use any available speed grade.                                                                                                                                                                                                      |
| ng (Contniued)               | DN7406k10PCle-8T<br>The Dini Group                                       | Stratix IV<br>EP4SE820F43CxN<br>EP4SE530F43CxN | This is a complete logic prototyping system that allows you to prototype logic and memory designs. The DN7406k10PCle-8T is hosted in an eight-lane PCle Gen1 bus, but can be used as a standalone and configured via USB or CompactFlash. A single board configured with six Altera Stratix IV EP4SE820 FPGAs can emulate up to 31 million gates. All of the FPGA resources are available for your application. Use any combination of speed grades.                                                                                                                                            |
| ASIC Prototyping (Contniued) | DNMEG S2GX<br>The Dini Group                                             | Stratix II GX<br>EP2SGX90EF1152C3N             | This daughtercard enables you to prototype logic and memory designs. It is hosted on any DN8000- or DN7000-series ASIC emulation products from the Dini Group, but can be used as a standalone. It contains the Stratix II GX EP2SGX90 (speed grades -5, -4, or -3) and can emulate over 600K gates. One DDR2 SDRAM SODIMM is provided, allowing the FPGA to address up to 2 GB of memory.                                                                                                                                                                                                      |
|                              | Stratix IV E FPGA Development Kit<br>Altera                              | Stratix IV E<br>EP4SE530                       | This kit allows rapid and early development of designs for high-performance Stratix IV FPGAs. The development board provides general I/Os that connect to onboard switches and indicators, and to the included two-line LCD and 128 x 64-pixel graphics display. The board also has non-volatile and volatile memories (64-MB flash, 4-MB pseudo-SRAM, 36-Mb QDR II SRAM, 128-MB DDR2 DIMM, and 16-MB DDR2 device), HSMC, and 10/100/1000 Ethernet interfaces. The kit is delivered with Quartus II software and all of the cabling required to start using the board straight out of the box.  |
|                              | Stratix III FPGA Development Kit<br>Altera                               | Stratix III<br>EP3SL150                        | This kit allows rapid and early development of designs for high-performance Stratix III FPGAs. The development board provides general I/Os that connect to onboard switches and indicators, and to the included two-line LCD and 128 x 64-pixel graphics display. The board also has non-volatile and volatile memories (64-MB flash, 4-MB pseudo-SRAM, 36-Mb QDR II SRAM, 128-MB DDR2 DIMM, and 16-MB DDR2 device), HSMC, and 10/100/1000 Ethernet interfaces. The kit is delivered with Quartus II software and all of the cabling required to start using the board straight out of the box. |

<sup>&</sup>lt;sup>1</sup>RoHS compliant.

|                 | Product and Vendor Name                                                        | Device                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------|--------------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | Arria II GX FPGA Development Kit<br>Altera                                     | Arria II GX<br>EP2AGX120F1152 | This kit provides a full-featured hardware development platform for prototyping and testing high-speed serial interfaces to an Arria II GX FPGA. This kit includes PCIe x4 form factor, one HSMC connector, 32-MB DDR2 SDRAM, and 512-MB flash.                                                                                                                                                                                                                                                                     |
|                 | Cyclone III FPGA Starter Kit <sup>1</sup> <b>Altera</b>                        | Cyclone III<br>EP3C25N        | This kit contains 1-MB SSRAM, 16-MB DDR SDRAM, 16-MB parallel flash, configuration via USB, four user push buttons, four user LEDs, and power measurement circuitry. Complete documentation including reference designs: <i>Create Your First FPGA Design in a Hour, Measure Cyclone III FPGA Power,</i> and <i>Create Your First Nios II Design</i> . This kit also includes Quartus II Web Edition design software, the evaluation edition of Nios II processor plus related design suite, and Altera IP library. |
|                 | Video Development Kit<br>Bitec                                                 | Cyclone III FPGA              | This kit contains the Cyclone III FPGA Development Kit and two HSMC video interface cards together with a collection of IP cores and reference designs. The kit provides a variety of video interface standards including both digital and analog up to HD resolutions.                                                                                                                                                                                                                                             |
| 95<br>          | ViClaro III HD Video Enhancement<br>Development Platform<br><b>Microtronix</b> | Cyclone III FPGA              | This is a video enhancement development platform supporting 100/120-Hz HDTV that is 1080p bandwidth-capable and features 32-bit DDR2 SDRAM memory, a HDMI transmitter, an analog/HDMI receiver, and dual LVDS links.                                                                                                                                                                                                                                                                                                |
| General Purpose | MAX II Micro<br>Terasic Technologies, Inc.                                     | MAX II CPLD                   | This kit, equipped with an Altera MAX II EPM2210F324C3 device (largest CPLD in the MAX II series) and an onboard USB-Blaster cable, functions as a development and education board for CPLD designs. This kit also includes reference designs with source code.                                                                                                                                                                                                                                                     |
|                 | DIGILAB picoMAX Prototyping<br>Board and Starter Kit<br>El Camino GmbH         | MAX EPM3032A to<br>EPM7160S   | This is a MAX 3000/MAX 7000 starter kit which includes downloading and programming hardware.                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                 | DB3128<br>EBV                                                                  | MAX<br>EPM3128A               | This is a low-cost MAX 3000A CPLD development board with 128 macrocells that provides an easy entry point into Altera's CPLD technology.                                                                                                                                                                                                                                                                                                                                                                            |
|                 | DB3256<br>EBV                                                                  | MAX<br>EPM3256A               | This is a 5.2-megapixel camera daughtercard with selectable frame rates and resolutions.                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                 | PM410 StarFabric Compact PCI<br>Carrier Board<br>Parsec                        | MAX<br>EPM3256A               | This board consists of two 3.3-V PMC sites, 32-/64-bit 33-/66-MHz PCI buses, 2.5-Gbps StarFabric links on J3, and supports full PCI bandwidth.                                                                                                                                                                                                                                                                                                                                                                      |
|                 | TRDB_DC2 1.3 Megapixel<br>Camera Module<br>Terasic Technologies, Inc.          | Daughtercard                  | This module consists of complete digital camera reference designs with source code in Verilog HDL and a user manual with live demo examples. It supports exposure, light control, and motion capture.                                                                                                                                                                                                                                                                                                               |

<sup>&</sup>lt;sup>1</sup>RoHS compliant.

| Product and                     | l Vendor Name                                           | Device                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------------------------|---------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                 | igital Panel Daughtercard<br>nologies, Inc.             | Daughtercard                 | This 3.6" digital panel development kit consists of reference designs (TV player and color pattern generator) with source code in Verilog HDL.                                                                                                                                                                                                                                                                                                                                             |
| HSMC DVI Inp                    | out/Output Module                                       | Daughtercard                 | This DVI transmitter/receiver module for the HSMC interface enables you to interface FPGA projects to real-world DVI signals.                                                                                                                                                                                                                                                                                                                                                              |
| SC DVI Input<br>Bitec           | Module                                                  | Daughtercard                 | This DVI module for the Santa Cruz interface enables you to interface FPGA projects to real-world DVI signals.                                                                                                                                                                                                                                                                                                                                                                             |
| SC DVI Outpu<br>Bitec           | it Module                                               | Daughtercard                 | This DVI module for the Santa Cruz interface enables you to drive high-resolution displays with digital clarity.                                                                                                                                                                                                                                                                                                                                                                           |
| SC Camera<br>Bitec              |                                                         | Daughtercard                 | This board features a 5.2-megapixel camera daughtercard with selectable frame rates and resolutions.                                                                                                                                                                                                                                                                                                                                                                                       |
| SC Proto<br>Bitec               |                                                         | Daughtercard                 | This is a prototyping board for the Santa Cruz interface with convenient access points to power and ground with connector break-out.                                                                                                                                                                                                                                                                                                                                                       |
| Hpe-midiv2<br><b>Gleichmann</b> | Electronics                                             | Stratix III<br>EP3SL150      | This is a complete development environment with a large number of onboard PHY and a range of child boards with various auxiliary functions for developing large and complex systems. It consists of a motherboard with the latest Stratix III modules and all of the latest interfaces on a single platform. It comes with a graphical user interface for access to a set of free tools including system configuration utilities, JTAG debugger and scanner, and clock factory programmer. |
| DEO Develop Terasic Tech        | ment Board<br><b>nologies, Inc</b> .                    | Cyclone III<br>EP3C16F484C6N | This board provides all the essential tools for you to learn about digital logic and FPGAs. It is equipped with an Altera Cyclone III EP3C16 FPGA, which offers 15,408 LEs. The board provides 346 user I/O pins and is loaded with a rich set of features. It is suitable for advanced university and college courses as well as the development of sophisticated digital systems, and includes software, reference designs, and accessories.                                             |
| DE1 Develop                     | ment Board<br>nologies, Inc.                            | Cyclone II<br>EP2C20 FPGA    | This is a smaller version of the DE2 board. It is useful for learning about digital logic and FPGAs. Featuring an Altera Cyclone II EP2C20 FPGA, it is designed for university and college laboratory use, and is suitable for a wide range of exercises in courses on digital logic and computer organization.                                                                                                                                                                            |
| DE2 Develop<br>Terasic Tech     | ment Board<br>nologies, Inc.                            | Cyclone II<br>EP2C35 FPGA    | This board was designed by professors, for professors. It is an ideal vehicle for learning about digital logic and FPGAs. Featuring an Altera Cyclone II EP2C35 FPGA, the DE2 board is designed for university and college laboratory use. It is suitable for a wide range of exercises in courses on digital logic and computer organization.                                                                                                                                             |
| Multimedia [                    | al Camera and<br>Development Platform<br>nologies, Inc. | Cyclone II<br>EP2C70F896C6N  | This is a modified version of the Altera DE2 board with a larger FPGA and more memory. It is an excellent vehicle for learning about digital logic and FPGAs. Featuring an Altera Cyclone II EP2C70 FPGA, the DE2 board is designed for university and college laboratory use.                                                                                                                                                                                                             |
| Education Bo                    | relopment and<br>pard<br>nologies, Inc.                 | Cyclone IV E<br>EP4CE115     | This board is part of the DE2 educational development board series and features the Cyclone IV E EP4CE115 FPGA. The DE2-115 offers an optimal balance of low cost, low power and a rich supply of logic, memory and DSP capabilities, as well as interfaces to support mainstream protocols including GbE. A HSMC connector is provided to support additional functionality and connectivity via HSMC daughtercards and cables.                                                            |

|                             | Product and Vendor Name                                  | Device                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------------------|----------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                             | MAX II/MAX IIZ Development Kit<br>System Level Solutions | MAX II<br>EPM240<br>EPM240Z        | This board provides a hardware platform for designing and developing simple and low-end systems based on Altera MAX II/ MAX IIZ devices. The board features a MAX II/MAX IIZ EPM240T100Cx/EPM240ZM100Cx device with 240 LEs and 8,192 bits of user flash memory (UFM). The board also supports vertical migration into EPM570T100Cx devices with 570 LEs and 8,192 bits of UFM.                                                                                                                        |
|                             | MAX V CPLD Development Kit<br>Altera                     | MAX V 5M570Z                       | Altera's MAX V CPLD Development Kit is a low-cost platform to help you quickly begin developing low-cost, low-power CPLD designs. Use the kit as a standalone board or combined with a wide variety of daughtercards that are available from third parties.                                                                                                                                                                                                                                            |
|                             | CoreCommander Development Kit System Level Solutions     | Cyclone III<br>EP3C25F256C8        | This kit features the Altera Cyclone III FPGA that provides more than enough room for almost any embedded design. This flexible board comes with a suite of SLS IP Cores, drivers, and application software. Delivered as a complete package, this kit ensures quick and easy implementation of industry-leading cores with reduced risk, at a very low cost.                                                                                                                                          |
| General Purpose (Continued) | Cyclone III LS FPGA Development Kit<br>Altera            | Cyclone III LS<br>EP3CLS200F780C7N | This kit combines a high-density, low-power Cyclone III LS FPGA with a complete suite of security features implemented at the silicon, software, and IP levels. These security features provide passive and active protection of your IP from tampering, reverse engineering, and counterfeiting. It uses the EP3CLS200 FPGA—200K LEs at less than 1/4 W static power.                                                                                                                                 |
| General Pu                  | DB Start 3C10 EBV Elektronik GmbH & Co. KG               | Cyclone III<br>EP3C10E144C8N       | This starter kit is ideal for starting your first experiments based on Cyclone III FPGAs. It is designed for ease of use, with embedded USB-Blaster cable and pin header for peripherals. It can be powered via USB, and it features a Linux BSP, a PCI solution for high data throughput, a local bus solution for low-latency data transmission including a local bus IP core, and several industry-standard interfaces such as CAN and RS485.                                                       |
|                             | DB1270-144<br>EBV Elektronik GmbH & Co. KG               | MAX II<br>DB1270T144C5N            | This kit enables you to evaluate the MAX II feature set or begin prototyping a design prior to receiving custom hardware. It includes all software, cables, and accessories needed to ensure an easy and productive evaluation of the MAX II CPLD. It includes the MAX II EPM1270T144C5ES CPLD, eight LEDs, four push buttons, a 7-segment display, serial I/O connectors (RS-232 DB9 port), and an 8-bit DIP switch.                                                                                  |
|                             | HSMC Prototyping Board<br>Bitec                          | Daughtercard                       | This board provides a solution for prototyping circuits and testing them together with the latest Altera FPGA development kits. The board provides access to the complete set of HSMC signals via a footprint of standard 0.1" pitch headers. The HSMC power pins are accessed via fuses for added security. The main prototype matrix comprises a 0.1" grid interleaved with +3.3-V and GND access points. Footprints for commonly used 25-way and 9-way D-type connectors are included on the board. |

We offer an extensive curriculum of classes to deepen your expertise. Our classes are beneficial whether you're new to FPGA and CPLD design, or are an advanced user wanting an update on the latest tools, tips, and tricks. Choose a training path delivered in three different ways:

- Instructor-led training, typically lasting one to two days, involves in-person instruction with hands-on exercises from an Altera or Altera partner subject matter expert. Fees vary.
- Virtual classrooms, involving live instructor-taught training over the Web, allow you to benefit from the interactivity with an instructor from the comfort of your home or office. Classes are taught in 4.5-hour sessions across consecutive days.
- Online training, typically one to two hours long, features pre-recorded presentations and demonstrations. Online classes are free and can be taken at any time.

To help you decide which courses might be most useful to you, we've grouped classes into specific curricula. Curricula paths include CPLD Designer, FPGA Designer, SOC Designer, Embedded Hardware Designer, and many more.

Learn more about our training program or sign up for classes at www.altera.com/training.
Start sharpening your competitive edge today!

### **Instructor-Led and Virtual Classroom Courses**

# Altera Instructor-Led and Virtual Classroom Courses Virtual Classroom Courses Denoted with a \* (All Courses Are One Day in Length Unless Otherwise Noted)

| <b>Course Category</b>                       | General Description                                                                                                                                                  | Course Titles                                                                                                                                                                                                                                                                                                     |
|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Productivity                                 | Learn the recommended design methodology to maximize productivity and minimize design cycle time                                                                     | Best Practices for Maximizing FPGA Design Productivity*     (course length: two days)                                                                                                                                                                                                                             |
| Design languages                             | Attain the skills needed to design with Verilog HDL and VHDL for programmable logic                                                                                  | <ul> <li>Introduction to VHDL*</li> <li>Advanced VHDL Design Techniques*</li> <li>Introduction to Verilog HDL*</li> <li>Advanced Verilog HDL Design Techniques*</li> </ul>                                                                                                                                        |
| Software                                     | Acquire design entry, compilation, programming, verification, and optimization skills by learning how to use both basic and advanced features of Quartus II software | <ul> <li>The Quartus II Software Design Series: Foundation*</li> <li>The Quartus II Software Debug and Analysis Tools</li> <li>The Quartus II Software Design Series: Timing Analysis*</li> <li>Advanced Timing Analysis with TimeQuest*</li> <li>The Quartus II Software Design Series: Optimization*</li> </ul> |
| System<br>integration and<br>embedded design | Build hierarchical systems by integrating IP and custom logic.<br>Learn to design a Nios II soft-core microprocessor system in an<br>Altera FPGA                     | <ul> <li>System Integration with Qsys (course length: two days)</li> <li>Designing with the Nios II Processor and Qsys (course length: two days)</li> <li>Developing Software for the Nios II Processor (course length: two days)</li> </ul>                                                                      |
| Memory interfaces                            | Implement interfaces to external memory                                                                                                                              | Implementing High-Speed Memory Interfaces with<br>Altera FPGAs                                                                                                                                                                                                                                                    |
| DSP and video<br>system design               | Solve DSP and video system design challenges using Altera technology                                                                                                 | <ul> <li>Designing with DSP Builder Standard Blockset</li> <li>Designing with DSP Builder Advanced Blockset*</li> <li>Video System Design with the Video and Imaging<br/>Processing Framework</li> </ul>                                                                                                          |
| Design security                              | Create secure, reliable designs using the Quartus II design separation flow                                                                                          | • Cyclone III LS Design Separation Flow*                                                                                                                                                                                                                                                                          |

# **Online Training**

| Altera Free Online Training Courses (Courses Are Approximately One Hour in Length) |                                                                                                                                     |                                   |  |  |  |
|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--|--|--|
| Course Category                                                                    | Course Titles                                                                                                                       | Languages                         |  |  |  |
|                                                                                    | Read Me First!                                                                                                                      | English and Chinese               |  |  |  |
| Getting started                                                                    | Basics of Programmable Logic                                                                                                        | English, Chinese, and Japanese    |  |  |  |
|                                                                                    | How to Begin a Simple FPGA Design                                                                                                   | English, Chinese,<br>and Japanese |  |  |  |
|                                                                                    | VHDL Basics                                                                                                                         | English and Chinese               |  |  |  |
| Design languages                                                                   | Verilog HDL Basics                                                                                                                  | English and Chinese               |  |  |  |
|                                                                                    | SystemVerilog with the Quartus II Software                                                                                          | English and Chinese               |  |  |  |
|                                                                                    | Best HDL Design Practices for Timing Closure                                                                                        | English and Chinese               |  |  |  |
|                                                                                    | Using Quartus II Software: An Introduction                                                                                          | English, Chinese,<br>and Japanese |  |  |  |
|                                                                                    | The Quartus II Software Interactive Tutorial                                                                                        | English only                      |  |  |  |
|                                                                                    | The Quartus II Software Design Series: Foundation (note: this training is equivalent to the instructor-led course of the same name) | English and Chinese               |  |  |  |
|                                                                                    | What's New in the Quartus II Software Version 11.0                                                                                  | English only                      |  |  |  |
|                                                                                    | Setting Up Floating Licenses                                                                                                        | English only                      |  |  |  |
| Software overview                                                                  | Synplify Pro Tips and Tricks                                                                                                        | English only                      |  |  |  |
| and design entry                                                                   | Using Quartus II Software: Schematic Design                                                                                         | English and Chinese               |  |  |  |
|                                                                                    | Quartus II Settings and Assignments                                                                                                 | Japanese only                     |  |  |  |
|                                                                                    | Introduction to Incremental Compilation                                                                                             | English, Chinese,<br>and Japanese |  |  |  |
|                                                                                    | Team-Based Design Flows Using Quartus II Incremental Compilation                                                                    | English and Japanese              |  |  |  |
|                                                                                    | I/O System Design                                                                                                                   | English and Japanese              |  |  |  |
|                                                                                    | Advanced I/O System Design                                                                                                          | English and Japanese              |  |  |  |
|                                                                                    | Managing Metastability with the Quartus II Software                                                                                 | English only                      |  |  |  |
|                                                                                    | Overview of Mentor Graphics ModelSim Software                                                                                       | English and Japanese              |  |  |  |
|                                                                                    | Simulating Designs with 3rd Party EDA Simulators                                                                                    | English only                      |  |  |  |
| Verification                                                                       | SignTap II Embedded Logic Analyzer                                                                                                  | English, Chinese,<br>and Japanese |  |  |  |
| and debugging                                                                      | Using Quartus II Software: Chip Planner                                                                                             | English only                      |  |  |  |
|                                                                                    | Debugging and Communicating with an FPGA Using the Virtual JTAG Megafunction                                                        | English only                      |  |  |  |
|                                                                                    | System Console Overview                                                                                                             | English and Chinese               |  |  |  |
|                                                                                    | Debugging JTAG Chain Integrity                                                                                                      | English only                      |  |  |  |

# **Online Training**

| Altera Free Online Training Courses (Courses Are Approximately One Hour in Length) |                                                                                      |                                   |  |  |  |
|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------|--|--|--|
| Course Category                                                                    | Course Titles                                                                        | Languages                         |  |  |  |
|                                                                                    | TimeQuest Timing Analyzer                                                            | English, Chinese, and Japanese    |  |  |  |
| Timing analysis                                                                    | Switching to the TimeQuest Timing Analyzer                                           | English and Chinese               |  |  |  |
| and closure                                                                        | Timing Closure Using Quartus II Advisors and Design Space Explorer                   | English and Chinese               |  |  |  |
|                                                                                    | Timing Closure Using Quartus II Physical Synthesis Optimizations                     | English and Chinese               |  |  |  |
|                                                                                    | Timing Closure Using TimeQuest Custom Reporting                                      | English only                      |  |  |  |
|                                                                                    | Using High-Performance Memory Interfaces in Altera FPGAs                             | English only                      |  |  |  |
| Memory interfaces                                                                  | Using UniPHY for High-Speed Memory Interfaces                                        | English and Japanese              |  |  |  |
|                                                                                    | External Memory Solutions Overview                                                   | English only                      |  |  |  |
|                                                                                    | Transceiver Basics                                                                   | English, Chinese, and Japanese    |  |  |  |
|                                                                                    | Transceiver Toolkit                                                                  | English only                      |  |  |  |
|                                                                                    | Decision Feedback Equalization and Adaptive Equalization in Stratix IV GX/GT Devices | English only                      |  |  |  |
|                                                                                    | Advanced Signal Conditioning for Stratix IV and Stratix V Receivers                  | English only                      |  |  |  |
|                                                                                    | PCI Express Hard IP Quick Start Guide with SOPC Builder                              | English, Chinese, and Japanese    |  |  |  |
| Transceiver-based                                                                  | PCI Express Design with Altera Transceiver Devices                                   | English, Chinese,<br>and Japanese |  |  |  |
| design and high-speed                                                              | PCI Express Compiler Demonstration                                                   | English only                      |  |  |  |
| protocols                                                                          | Serial RapidIO Design with Altera 40-nm Devices                                      | English and Chinese               |  |  |  |
|                                                                                    | 10/100/1000 Mb Ethernet Design with Altera Transceiver Devices                       | English and Chinese               |  |  |  |
|                                                                                    | 10/100/1000 Mb Ethernet IP Wizard Demonstration                                      | English only                      |  |  |  |
|                                                                                    | 10Gb Ethernet Design with the Altera MAC MegaCore                                    | English only                      |  |  |  |
|                                                                                    | High-Speed Serial Protocol Design with Altera Transceiver Devices                    | English only                      |  |  |  |
|                                                                                    | Stratix V Transceiver Architecture: PMA and PCS Features & Protocol Support          | English only                      |  |  |  |
|                                                                                    | Dynamic Reconfiguration in Altera Transceiver Devices                                | English only                      |  |  |  |
|                                                                                    | Triple-Rate SDI                                                                      | English only                      |  |  |  |
|                                                                                    | Designing with DSP Builder Advanced Blockset: An Overview                            | English and Chinese               |  |  |  |
|                                                                                    | DSP Builder Advanced Blockset Tutorial                                               | Chinese only                      |  |  |  |
|                                                                                    | DSP Builder Standard Blockset: An Overview                                           | English only                      |  |  |  |
|                                                                                    | Stratix V DSP Solutions                                                              | English only                      |  |  |  |
| OSP and video                                                                      | Building Video Systems                                                               | English and Chinese               |  |  |  |
| system design                                                                      | Viterbi Decoder                                                                      | English only                      |  |  |  |
|                                                                                    | Implementing Video Systems                                                           | English only                      |  |  |  |
|                                                                                    | Using Cascaded-Integrator-Comb Filter in Multirate Digital Systems                   | English only                      |  |  |  |
|                                                                                    | FIR Compiler II                                                                      | English only                      |  |  |  |

# **Online training**

| Altera Free Online Training Courses (Courses Are Approximately One Hour in Length) |                                                                                                                                                          |                                   |  |  |  |
|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--|--|--|
| <b>Course Category</b>                                                             | Course Titles                                                                                                                                            | Languages                         |  |  |  |
|                                                                                    | Designing with the Nios II Processor and SOPC Builder (Day 1) (note: this training is equivalent to day 1 of the instructor-led course of the same name) | English only                      |  |  |  |
|                                                                                    | Developing Software for the Nios II Processor: Tools Overview                                                                                            | English and Chinese               |  |  |  |
|                                                                                    | Developing Software for the Nios II Processor: Design Flow                                                                                               | English and Chinese               |  |  |  |
|                                                                                    | Using SOPC Builder                                                                                                                                       | English and Chinese               |  |  |  |
|                                                                                    | Using the Nios II Processor                                                                                                                              | English, Chinese,<br>and Japanese |  |  |  |
|                                                                                    | Nios II Processor and SOPC Builder                                                                                                                       | Japanese only                     |  |  |  |
|                                                                                    | Custom Components for SOPC Builder                                                                                                                       | English only                      |  |  |  |
|                                                                                    | Developing Software for the Nios II Processor: Nios II Software Build Tools for Eclipse                                                                  | English and Japanese              |  |  |  |
|                                                                                    | Nios II Software Build Tools for Eclipse and BSP Editor (Quartus II Software 10.0 Update)                                                                | English only                      |  |  |  |
|                                                                                    | Developing Software for the Nios II Processor: Debug Primer                                                                                              | English and Chinese               |  |  |  |
| Embedded systems                                                                   | Developing Software for the Nios II Processor: HAL Primer                                                                                                | English, Chinese, and Japanese    |  |  |  |
|                                                                                    | Developing Software for the Nios II Processor: Software Build Flow - (Part 1)                                                                            | English only                      |  |  |  |
|                                                                                    | Developing Software for the Nios II Processor: Software Build Flow - (Part 2)                                                                            | English only                      |  |  |  |
|                                                                                    | Developing Software for the Nios II Processor: C2H Fundamentals                                                                                          | English and Japanese              |  |  |  |
|                                                                                    | Nios II Floating-Point Custom Instructions                                                                                                               | English and Chinese               |  |  |  |
|                                                                                    | Developing Software for the Nios II Processor: MMU and MPU                                                                                               | English and Chinese               |  |  |  |
|                                                                                    | Avalon Verification Suite                                                                                                                                | English only                      |  |  |  |
|                                                                                    | Lauterbach Debug Tools                                                                                                                                   | English only                      |  |  |  |
|                                                                                    | Industrial Ethernet Solutions                                                                                                                            | English and Chinese               |  |  |  |
|                                                                                    | Introduction to Graphics                                                                                                                                 | English only                      |  |  |  |
|                                                                                    | Introduction to D/AVE GPU                                                                                                                                | English only                      |  |  |  |
|                                                                                    | Power Distribution Network Design for Stratix III and Stratix IV FPGAs                                                                                   | English and Chinese               |  |  |  |
|                                                                                    | Power Distribution Network Design Using Altera PDN Design Tools                                                                                          | English only                      |  |  |  |
| Device-specific training                                                           | Configuring Altera FPGAs                                                                                                                                 | English and Chinese               |  |  |  |
| <b>3</b>                                                                           | The Quartus II Software Design Flow for HardCopy ASICs                                                                                                   | English only                      |  |  |  |
|                                                                                    | MAX IIZ CPLDs in Mobile Handsets                                                                                                                         | English and Chinese               |  |  |  |
|                                                                                    | Command-Line Scripting                                                                                                                                   | English only                      |  |  |  |
|                                                                                    | Introduction to Tcl Part 1 of 2                                                                                                                          | English only                      |  |  |  |
| Scripting                                                                          | Introduction to Tcl Part 2 of 2                                                                                                                          | English only                      |  |  |  |
|                                                                                    | Basic Quartus II Software Tcl Scripting Part 1 of 2                                                                                                      | English only                      |  |  |  |
|                                                                                    | Basic Quartus II Software Tcl Scripting Part 2 of 2                                                                                                      | English only                      |  |  |  |

| Protocols, Devices, and Data Rates |                                                            |                                                    |                                                    |                                                |                                                 |  |
|------------------------------------|------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------|------------------------------------------------|-------------------------------------------------|--|
| Protocol                           | Stratix V GX/GS/GT<br>Data Rates<br>(Gbps per Lane)        | Stratix IV GT<br>Data Rates<br>(Gbps per Lane)     | Stratix IV GX<br>Data Rates<br>(Gbps per Lane)     | Stratix II GX<br>Data Rates<br>(Gbps per Lane) | HardCopy IV GX<br>Data Rates<br>(Gbps per Lane) |  |
| 3G-SDI                             | 2.97                                                       | 2.97                                               | 2.97                                               | 2.97                                           | 2.97                                            |  |
| SDI SD/HD                          | 0.27/1.485                                                 | 0.2/1.485                                          | 0.27/1.485                                         | 0.27/1.485                                     | 0.27/1.485                                      |  |
| ASI                                | 0.27                                                       | 0.27                                               | 0.27                                               | 0.27                                           | 0.27                                            |  |
| Basic (proprietary)                | 0.6 – 14.01                                                | 0.6 – 11.3                                         | 0.6 – 8.5                                          | 0.6 – 6.375                                    | 0.6 – 6.5                                       |  |
| CEI-6G/SR/LR                       | 4.976 – 6.375                                              | 4.976 – 6.375                                      | 4.976 – 6.375                                      | 4.976 – 6.375                                  | 4.976 – 6.375                                   |  |
| CPRI                               | 0.6144, 1.2288,<br>2.4876, 3.072, 4.9152,<br>6.144, 9.8304 | 0.6144, 1.2288,<br>2.4876, 3.072, 4.9152,<br>6.144 | 0.6144, 1.2288,<br>2.4576, 3.072, 4.9152,<br>6.144 | 0.6144, 1.2288,<br>2.4576, 3.072, 6.144        | 0.6144, 1.2288,<br>2.4576, 3.072                |  |
| Display Port                       | -                                                          | -                                                  | -                                                  | -                                              | -                                               |  |
| 10G Ethernet (XAUI)                | 3.125                                                      | 3.125                                              | 3.125                                              | 3.125                                          | 3.125                                           |  |
| 10G Ethernet (XFI)                 | 10.3125                                                    | 10.3125                                            | -                                                  | -                                              | -                                               |  |
| 40G/100G Ethernet                  | 10.3125                                                    | 10.3125                                            | -                                                  | -                                              | -                                               |  |
| GbE                                | 1.25                                                       | 1.25                                               | 1.25                                               | 1.25                                           | 1.25                                            |  |
| Fibre Channel                      | 1.0625, 2.125,<br>4.25, 8.5, 10.52,<br>14.025              | 1.0625, 2.125,<br>4.25, 8.5, 10.52                 | 1.0625, 2.125,<br>4.25, 8.5                        | 1.0625, 2.125, 4.25                            | 1.0625, 2.125, 4.25                             |  |
| GPON                               | 1.244 uplink,<br>2.488 downlink                            | 1.244 uplink,<br>2.488 downlink                    | 1.244 uplink,<br>2.488 downlink                    | -                                              | 1.244 uplink,<br>2.488 downlink                 |  |
| G.709 OTU-2                        | 10.7                                                       | 10.7                                               | -                                                  | -                                              | -                                               |  |
| OTN, 10GbE with FEC                | 11.1, 11.3                                                 | 11.1, 11.3                                         | -                                                  | -                                              | -                                               |  |
| HiGig+                             | 3.75                                                       | 3.75                                               | 3.75                                               | 3.75                                           | 3.75                                            |  |
| HiGig2                             | 4.0625                                                     | 4.0625                                             | 4.0625                                             | 4.0625                                         | 4.0625                                          |  |

# **Protocols, Devices, and Data Rates**

| Protocols, Devices, and Data Rates |                                                               |                                                               |                                              |                                               |                                               |                                                |
|------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------------------------|
| Protocol                           | Arria V GX<br>Data Rates<br>(Gbps per Lane)                   | Arria V GT<br>Data Rates<br>(Gbps per Lane)                   | Arria II GX<br>Data Rates<br>(Gbps per Lane) | Cyclone V GX<br>Data Rates<br>(Gbps per Lane) | Cyclone V GT<br>Data Rates<br>(Gbps per Lane) | Cyclone IV GX<br>Data Rates<br>(Gbps per Lane) |
| 3G-SDI                             | 2.97                                                          | 2.97                                                          | 2.97                                         | 2.97                                          | 2.97                                          | 2.97                                           |
| SDI SD/HD                          | 0.27/2.485                                                    | 0.27/2.485                                                    | 0.27/1.485                                   | 0.27/1.485                                    | 0.27/1.485                                    | 0.27/1.485                                     |
| ASI                                | -                                                             | -                                                             | 0.27                                         | -                                             | -                                             | -                                              |
| Basic (proprietary)                | 0.6 – 6.5                                                     | 0.6 – 10.3125                                                 | 0.6 – 6.375                                  | 0.6 – 3.125                                   | 0.6 – 5.0                                     | 0.6 – 3.125                                    |
| CEI-6G/SR/LR                       | 4.976 – 6.375                                                 | 4.976 – 6.375                                                 | -                                            | -                                             | -                                             | -                                              |
| CPRI                               | 0.6144, 1.2288,<br>2.4876, 3.072,<br>4.9152, 6.144,<br>9.8304 | 0.6144, 1.2288,<br>2.4876, 3.072,<br>4.9152, 6.144,<br>9.8304 | 0.6144, 1.2288,<br>2.4576, 3.072,<br>6.144   | 0.6144, 1.2288,<br>2.4576, 3.072              | 0.6144, 1.2288,<br>2.4576, 3.072,<br>4.915    | 0.6144, 1.2288,<br>2.4576, 3.072               |
| Display Port                       | 1.62, 2.7                                                     | 1.62, 2.7                                                     | -                                            | 1.62, 2.7                                     | 1.62, 2.7                                     | 1.62, 2.7                                      |
| 10G Ethernet (XAUI)                | 3.125                                                         | 3.125                                                         | 3.125                                        | 3.125                                         | 3.125                                         | 3.125                                          |
| 10G Ethernet (XFI)                 | -                                                             | 10.3125                                                       | -                                            | -                                             | -                                             | -                                              |
| 40G/100G Ethernet                  | -                                                             | -                                                             | -                                            | -                                             | -                                             | -                                              |
| GbE                                | 1.25                                                          | 1.25                                                          | 1.25                                         | 1.25                                          | 1.25                                          | 1.25                                           |
| Fibre Channel                      | -                                                             | -                                                             | 1.0625, 2.125                                | -                                             | -                                             | -                                              |
| GPON                               | 1.244 uplink,<br>2.488 downlink                               | 1.244 uplink,<br>2.488 downlink                               | 1.244 uplink,<br>2.488 downlink              | -                                             | -                                             | -                                              |
| G.709 OTU-2                        | -                                                             | -                                                             | -                                            | -                                             | -                                             | -                                              |
| OTN, 10GbE with FEC                |                                                               |                                                               | -                                            | -                                             | -                                             | -                                              |
| HiGig+                             | 3.75                                                          | 3.75                                                          | 3.75                                         | -                                             | -                                             | -                                              |
| HiGig2                             | 4.0625                                                        | 4.0625                                                        | -                                            | -                                             | -                                             | -                                              |

# **Protocols, Devices, and Data Rates**

| Protocols, Devices, and Data Rates |                                                     |                                                |                                                |                                                |                                                 |  |
|------------------------------------|-----------------------------------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------|-------------------------------------------------|--|
| Protocol                           | Stratix V GX/GS/GT<br>Data Rates<br>(Gbps per Lane) | Stratix IV GT<br>Data Rates<br>(Gbps per Lane) | Stratix IV GX<br>Data Rates<br>(Gbps per Lane) | Stratix II GX<br>Data Rates<br>(Gbps per Lane) | HardCopy IV GX<br>Data Rates<br>(Gbps per Lane) |  |
| HyperTransport 3.0                 | 0.4, 2.4, 2.8, 3.2                                  | 0.4, 2.4, 2.8, 3.2                             | 0.4, 2.4, 2.8, 3.2                             | -                                              | 0.4, 2.4, 2.8, 3.2                              |  |
| IEEE 802.3ba<br>10GBASE-KR         | 10.3125                                             | -                                              | -                                              | 10.3125                                        | -                                               |  |
| Interlaken                         | 3.125 – 12.5                                        | 3.125 – 11.3                                   | 3.125 – 6.375                                  | 3.125 – 6.375                                  | 3.125 – 6.375                                   |  |
| OBSAI                              | 0.768, 1.536, 3.072                                 | 0.768, 1.536, 3.072                            | 0.768, 1.536, 3.072                            | 0.768, 1.536, 3.072                            | 0.768, 1.536, 3.072                             |  |
| PCle Gen1, Gen2, Gen3              | 2.5, 5, 8                                           | 2.5, 5, NA                                     | 2.5, 5, NA                                     | 2.5, 5, NA                                     | 2.5, 5, NA                                      |  |
| PCIe Cable                         | 2.5                                                 | 2.5                                            | 2.5                                            | 2.5                                            | 2.5                                             |  |
| RXAUI                              | 6.25                                                | 6.25                                           | 6.25                                           | 6.25                                           | 6.25                                            |  |
| QDR Infiniband                     | 10.0                                                | -                                              | -                                              | -                                              | -                                               |  |
| QPI                                | 6.4                                                 | -                                              | -                                              | -                                              | -                                               |  |
| SAS                                | 1.5, 3, 6                                           | 1.5, 3, 6                                      | 1.5, 3, 6                                      | -                                              | 1.5, 3, 6                                       |  |
| SATA                               | 1.5, 3, 6                                           | 1.5, 3, 6                                      | 1.5, 3, 6                                      | -                                              | 1.5, 3, 6                                       |  |
| SerialLite II                      | 0.6 – 6.375                                         | 0.6 – 6.375                                    | 0.6 – 6.375                                    | 0.6 – 6.375                                    | 0.6 – 6.375                                     |  |
| Serial RapidIO                     | 1.25, 2.5, 3.125,<br>5.0, 6.25                      | 1.25, 2.5, 3.125,<br>5.0, 6.25                 | 1.25, 2.5, 3.125,<br>5.0, 6.25                 | 1.25, 2.5, 3.125                               | 1.25, 2.5, 3.125                                |  |
| SFI-5.1                            | 2.488 – 3.125                                       | 2.488 – 3.125                                  | 2.488 – 3.125                                  | 2.488 – 3.125                                  | 2.488 – 3.125                                   |  |
| SFI-5.2                            | 9.9 – 11.3                                          | 9.9 – 11.3                                     | -                                              | -                                              | -                                               |  |
| SONET OC-3/OC-12/<br>OC-48/OC-192  | 0.155, 0.622,<br>2.488, 9.953                       | 0.155, 0.622,<br>2.488, 9.953                  | 0.155, 0.622,<br>2.488, NA                     | 0.155, 0.622,<br>2.488, NA                     | 0.155, 0.622,<br>2.488, NA                      |  |
| SPAUI                              | 3.125, 6.25                                         | 3.125, 6.25                                    | 3.125, 6.25                                    | 3.125, 6.25                                    | 3.125, 6.25                                     |  |
| V-by-One                           | -                                                   | -                                              | -                                              | -                                              | -                                               |  |

# **Protocols, Devices, and Data Rates**

| Protocols, Devices, and Data Rates |                                             |                                             |                                              |                                               |                                               |                                                |
|------------------------------------|---------------------------------------------|---------------------------------------------|----------------------------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------------------------|
| Protocol                           | Arria V GX<br>Data Rates<br>(Gbps per Lane) | Arria V GT<br>Data Rates<br>(Gbps per Lane) | Arria II GX<br>Data Rates<br>(Gbps per Lane) | Cyclone V GX<br>Data Rates<br>(Gbps per Lane) | Cyclone V GT<br>Data Rates<br>(Gbps per Lane) | Cyclone IV GX<br>Data Rates<br>(Gbps per Lane) |
| HyperTransport 3.0                 | 0.4, 2.4, 2.8, 3.2                          | 0.4, 2.4, 2.8, 3.2                          | -                                            | -                                             | -                                             | -                                              |
| IEEE 802.3ba<br>10GBASE-KR         | -                                           | -                                           | -                                            | -                                             | -                                             | -                                              |
| Interlaken                         | 3.125 – 6.375                               | 3.125 – 6.375                               | -                                            | -                                             | -                                             | -                                              |
| OBSAI                              | 0.768, 1.536,<br>3.072                      | 0.768, 1.536,<br>3.072                      | 0.768, 1.536,<br>3.072                       | 0.768, 1.536,<br>3.072                        | 0.768, 1.536,<br>3.072                        | 0.768, 1.536,<br>3.072                         |
| PCIe Gen1, Gen2, Gen3              | 2.5, 5, NA                                  | 2.5, 5, NA                                  | 2.5, NA, NA                                  | 2.5, NA, NA                                   | 2.5, 5.0, NA                                  | 2.5, NA, NA                                    |
| PCIe Cable                         | 2.5                                         | 2.5                                         | 2.5                                          | 2.5                                           | 2.5                                           | 2.5                                            |
| RXAUI                              | 6.25                                        | 6.25                                        | -                                            | -                                             | -                                             | -                                              |
| QDR Infiniband                     | -                                           | -                                           | -                                            | -                                             | -                                             | -                                              |
| QPI                                | -                                           | -                                           | -                                            | -                                             | -                                             | -                                              |
| SAS                                | 1.5, 3.0, 6.0                               | 1.5, 3.0, 6.0                               | 1.5, 3.0, 6.0                                | -                                             | -                                             | -                                              |
| SATA                               | 1.5, 3.0, 6.0                               | 1.5, 3.0, 6.0                               | 1.5, 3.0, 6.0                                | 1.5, 3.0                                      | 1.5, 3.0                                      | 1.5, 3.0                                       |
| SerialLite II                      | -                                           | -                                           | 0.6 – 3.75                                   | -                                             | -                                             | -                                              |
| Serial RapidIO                     | 1.25, 2.5, 3.125                            | 1.25, 2.5, 3.125                            | 1.25, 2.5, 3.125                             | 1.25, 2.5, 3.125                              | 1.25, 2.5, 3.125                              | 1.25, 2.5, 3.125                               |
| SFI-5.1                            | 2.488 – 3.125                               | 2.488 – 3.125                               | -                                            | -                                             | -                                             | -                                              |
| SFI-5.2                            | -                                           | -                                           | -                                            | -                                             | -                                             | -                                              |
| SONET OC-3/OC-12/<br>OC-48/OC-192  | 0.155, 0.622,<br>2.488, NA                  | 0.155, 0.622,<br>2.488, NA                  | 0.155, 0.622,<br>2.488, NA                   | -                                             | -                                             | -                                              |
| SPAUI                              | -                                           | -                                           | 3.125                                        | -                                             | -                                             | -                                              |
| V-by-One                           | 3                                           | 3                                           | -                                            | 3                                             | 3.75                                          | 3.0                                            |

The following is an overview of our configuration devices. To determine the right configuration device for your FPGA, check out our Configuration Handbook or the configuration chapter in the handbook of your selected FPGA.

Altera's serial configuration devices store the configuration file for our SRAM-based FPGAs. We designed our serial configuration devices to minimize cost and board space while providing a dedicated FPGA configuration solution. Serial configuration devices are recommended for new designs. For information on additional configuration devices supporting older products, see our Configuration Handbook.

| Serial<br>Configuration Device | Memory Size (Bits) | Package       |
|--------------------------------|--------------------|---------------|
| EPCS1                          | 1,048,576          | SOIC8         |
| EPCS4                          | 4,194,304          | SOIC8         |
| EPCS16                         | 16,777,216         | SOIC8, SOIC16 |
| EPCS64                         | 67,108,864         | SOIC16        |
| EPCS128                        | 134,217,728        | SOIC16        |

## **Ordering Codes**



- C: Commercial temperature (0°C to 70°C)
- I: Industrial temperature (-40°C to 105°C)

### **Ordering Codes**



### **Ordering Codes**



# One Size Does Not Fit All

System performance, power, and cost requirements are clashing like never before. How do you differentiate your products without sacrificing any benefits?

Choose devices tailored to your design requirements, from Altera's 28-nm portfolio:

- Cyclone® V FPGAs: lowest system cost and power
- Arria® V FPGAs: optimal balance of cost, power, and performance
- Stratix® V FPGAs: highest bandwidth and system integration, and ultimate flexibility
- HardCopy® V ASICs: lowest total cost, risk, and power consumption

Altera's 28-nm Device Portfolio: Tailored to Your Design Needs

www.altera.com/28nmportfolio









www.altera.com/facebook



www.alteraforum.com

### **Altera Corporation**

101 Innovation Drive San Jose, CA 95134 USA

www.altera.com

### **Altera European Headquarters**

Holmers Farm Way High Wycombe Buckinghamshire HP12 4XF United Kingdom Telephone: (44) 1 494 602 000

### Altera Japan Ltd.

Shinjuku I Tower 32F 6-5-1, Nishi Shinjuku Shinjuku-ku, Tokyo 163-1332 Japan Telephone: (81) 3 3340 9480

### www.altera.co.jp

### Altera International Ltd.

Unit 11- 18, 9/F Millennium City 1, Tower 1 388 Kwun Tong Road Kwun Tong Kowloon, Hong Kong Telephone: (852) 2 945 7000 www.altera.com.cn

FSC logo

©2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/legal. May 2011