## High Common-Mode Voltage, Difference Amplifier

## FEATURES

Improved replacement for: INA117P and INA117KU
$\pm 270$ V common-mode voltage range
Input protection to
$\pm 500 \mathrm{~V}$ common mode
$\pm 500$ V differential mode
Wide power supply range ( $\mathbf{2} .5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ )
$\pm 10 \mathrm{~V}$ output swing on $\pm 12 \mathrm{~V}$ supply
1 mA maximum power supply current

## HIGH ACCURACY DC PERFORMANCE

3 ppm maximum gain nonlinearity (AD629B)
$20 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum offset drift (AD629A)
$10 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum offset drift (AD629B)
$10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ maximum gain drift

## EXCELLENT AC SPECIFICATIONS

77 dB minimum CMRR @ 500 Hz (AD629A)
86 dB minimum CMRR @ 500 Hz (AD629B)
500 kHz bandwidth

## APPLICATIONS

High voltage current sensing
Battery cell voltage monitors
Power supply current monitors
Motor controls
Isolation


Figure 2. Common-Mode Rejection Ratio vs. Frequency

## FUNCTIONAL BLOCK DIAGRAM



Figure 1.

## GENERAL DESCRIPTION

The AD629 is a difference amplifier with a very high input, common-mode voltage range. It is a precision device that allows the user to accurately measure differential signals in the presence of high common-mode voltages up to $\pm 270 \mathrm{~V}$.

The AD629 can replace costly isolation amplifiers in applications that do not require galvanic isolation. The device operates over a $\pm 270 \mathrm{~V}$ common-mode voltage range and has inputs that are protected from common-mode or differential mode transients up to $\pm 500 \mathrm{~V}$.

The AD629 has low offset, low offset drift, low gain error drift, low common-mode rejection drift, and excellent CMRR over a wide frequency range.
The AD629 is available in die and packaged form featuring 8 -lead PDIP and 8-lead SOIC packages. For all packages (including die) and grades, performance is guaranteed over the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.


Figure 3. Error Voltage vs. Input Common-Mode Voltage

Rev. C
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## TABLE OF CONTENTS

Features ..... 1
Applications .....
Functional Block Diagram .....  1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings ..... 4
ESD Caution ..... 4
Pin Configuration and Function Descriptions ..... 5
Typical Performance Characteristics ..... 6
Theory of Operation ..... 10
Applications ..... 11
REVISION HISTORY
4/11-Rev. B to Rev. C
Changes to General Description Section ..... 1
Added Endnote 1 in Table 1 ..... 3
Added Figure 5; Renumbered Sequentially ..... 4
Added Table 3; Renumbered Sequentially ..... 4
Added Pin Configuration and Function Descriptions Section,Figure 6, and Table 45
Changes to Ordering Guide ..... 16
Basic Connections ..... 11
Single-Supply Operation ..... 11
System-Level Decoupling and Grounding ..... 11
Using a Large Sense Resistor ..... 12
Output Filtering ..... 12
Output Current and Buffering ..... 13
A Gain of 19 Differential Amplifier ..... 13
Error Budget Analysis Example 1 ..... 13
Error Budget Analysis Example 2 ..... 14
Outline Dimensions ..... 15
Ordering Guide ..... 16

3/07—Rev. A to Rev. B
Updated Format and Layout $\qquad$ Universal Changes to Ordering Guide 15

3/00—Rev. 0 to Rev. A

10/99-Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$, unless otherwise noted.
Table 1.


[^0]ABSOLUTE MAXIMUM RATINGS
Table 2.

| Parameter | Rating |
| :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{s}}$ | $\pm 18 \mathrm{~V}$ |
| Internal Power Dissipation ${ }^{1}$ |  |
| 8-Lead PDIP (N) | See Figure 4 |
| 8-Lead SOIC (R) | See Figure 4 |
| Input Voltage Range, Continuous | $\pm 300 \mathrm{~V}$ |
| Common-Mode and Differential, 10 sec | $\pm 500 \mathrm{~V}$ |
| Output Short-Circuit Duration | Indefinite |
| Pin 1 and Pin 5 | $-\mathrm{V}_{\mathrm{s}}-0.3 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{s}}+0.3 \mathrm{~V}$ |
| Maximum Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering 60 sec ) | $300^{\circ} \mathrm{C}$ |
| ${ }^{1}$ Specification is for device in free air: <br> 8 -Lead PDIP, $\theta_{\mathrm{JA}}=100^{\circ} \mathrm{C} / \mathrm{W}$; <br> 8 -Lead SOIC, $\theta_{\mathrm{JA}}=155^{\circ} \mathrm{C} / \mathrm{W}$. |  |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.


Figure 4. Maximum Power Dissipation vs. Temperature for SOIC and PDIP


Figure 5. Metallization Photograph
Table 3. Pin Pad Coordinates

| Pad | Pin | Coordinates ${ }^{1}$ |  | Description |
| :---: | :---: | :---: | :---: | :---: |
|  |  | X | Y |  |
| 1a | REF(-) | -677 | +1082 | For the die model, either |
| 1b |  | -534 | +1084 | pad can be bonded because $1 a$ and $1 b$ are internally shorted. |
| 2 | -IN | -661 | +939 |  |
| 3 | +IN | -661 | -658 |  |
| 4 | $-\mathrm{V}_{\mathrm{s}}$ | +680 | -800 |  |
| 5a | REF(+) | +396 | -1084 | For the die model, either |
| 5b |  | +538 | -1084 | pad can be bonded because 5 a and 5 b are internally shorted. |
| 6a | OUTPUT | +681 | -950 | For the die model, both |
| 6b |  | +681 |  | pads must be bonded because 6a and 6b are not internally shorted. |
| 7 | $+\mathrm{V}_{\mathrm{s}}$ | +680 | +612 |  |

${ }^{1}$ All coordinates are with respect to the center of the die.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

| REF(-) 1 | AD629 TOP VIEW (Not to Scale) | 8 | NC |
| :---: | :---: | :---: | :---: |
| -IN 2 |  | 7 | $+\mathrm{V}_{\text {S }}$ |
| +IN 3 |  | 6 | OUTPU |
| -vs 4 |  | 5 | REF(+) |
|  | = NO CONNE |  |  |
| Figu | 6. Pin Confi |  | ation |

Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | REF(-) | Negative Reference Voltage Input. |
| 2 | - IN | Inverting Input. |
| 3 | + IN | Noninverting Input. |
| 4 | $-V_{s}$ | Negative Supply Voltage. |
| 5 | REF( + ) | Positive Reference Voltage Input. |
| 6 | OUTPUT | Output. |
| 7 | $+V_{\mathrm{s}}$ | Positive Supply Voltage. |
| 8 | NC | No Connect. Do not connect to this pin. |

## AD629

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$, unless otherwise noted.


Figure 7. Common-Mode Rejection Ratio vs. Frequency


Figure 8. Typical Gain Error Normalized @ Vout = 0 V and Output Voltage Operating Range vs. Supply Voltage, $R_{L}=10 \mathrm{k} \Omega$ (Curves Offset for Clarity)


Figure 9. Typical Gain Error Normalized @ Vout=0 V and Output Voltage Operating Range vs. Supply Voltage, $R_{L}=1 \mathrm{k} \Omega$ (Curves Offset for Clarity)


Figure 10. Common-Mode Operating Range vs. Power Supply Voltage


Figure 11. Typical Gain Error Normalized @ Vout = O V and Output Voltage Operating Range vs. Supply Voltage, $R_{L}=2 \mathrm{k} \Omega$ (Curves Offset for Clarity)


Figure 12. Typical Gain Error Normalized @ Vout = O V and Output Voltage Operating Range vs. Supply Voltage (Curves Offset for Clarity)


Figure 13. Gain Nonlinearity; $V_{S}= \pm 15 \mathrm{~V}, R_{L}=10 \mathrm{k} \Omega$


Figure 14. Gain Nonlinearity; $V_{S}= \pm 12 \mathrm{~V}, R_{L}=10 \mathrm{k} \Omega$


Figure 15. Gain Nonlinearity; $V_{S}= \pm 5 \mathrm{~V}, R_{L}=1 \mathrm{k} \Omega$


Figure 16. Gain Nonlinearity; $V_{S}= \pm 15 \mathrm{~V}, R_{L}=2 \mathrm{k} \Omega$


Figure 17. Output Voltage Operating Range vs. Output Current; $V_{s}= \pm 15 \mathrm{~V}$


Figure 18. Output Voltage Operating Range vs. Output Current; $V_{s}= \pm 12 \mathrm{~V}$


Figure 19. Output Voltage Operating Range vs. Output Current; $V_{s}= \pm 5 \mathrm{~V}$


Figure 20. Power Supply Rejection Ratio vs. Frequency


Figure 21. Voltage Noise Spectral Density vs. Frequency


Figure 22. Small Signal Pulse Response


Figure 23. Small Signal Pulse Response


Figure 24. Large Signal Pulse Response


Figure 25. Settling Time to $0.01 \%$, for 0 V to 10 V Output Step; $G=-1, R_{L}=2 \mathrm{k} \Omega$


Figure 26. Typical Distribution of Common-Mode Rejection;Package Option N-8


Figure 27. Typical Distribution of -1 Gain Error; Package Option N-8


Figure 28. Settling Time to 0.01\% for OV to -10 V Output Step; $G=-1, R_{L}=2 k \Omega$


Figure 29. Typical Distribution of Offset Voltage; Package Option N-8


Figure 30. Typical Distribution of +1 Gain Error; Package Option N-8

## THEORY OF OPERATION

The AD629 is a unity gain, differential-to-single-ended amplifier (diff amp) that can reject extremely high commonmode signals (in excess of 270 V with 15 V supplies). It consists of an operational amplifier (op amp) and a resistor network.
To achieve high common-mode voltage range, an internal resistor divider (Pin 3 or Pin 5) attenuates the noninverting signal by a factor of 20. Other internal resistors (Pin 1, Pin 2, and the feedback resistor) restore the gain to provide a differential gain of unity. The complete transfer function equals

$$
\text { Vout }=\mathrm{V}(+I N)-\mathrm{V}(-I N)
$$

Laser wafer trimming provides resistor matching so that common-mode signals are rejected while differential input signals are amplified.

To reduce output drift, the op amp uses super beta transistors in its input stage. The input offset current and its associated temperature coefficient contribute no appreciable output voltage offset or drift, which has the added benefit of reducing voltage noise because the corner where $1 / \mathrm{f}$ noise becomes dominant is below 5 Hz . To reduce the dependence of gain accuracy on the op amp, the open-loop voltage gain of the op amp exceeds 20 million, and the PSRR exceeds 140 dB .


Figure 31. Functional Block Diagram

## APPLICATIONS

## BASIC CONNECTIONS

Figure 32 shows the basic connections for operating the AD629 with a dual supply. A supply voltage of between $\pm 3 \mathrm{~V}$ and $\pm 18 \mathrm{~V}$ is applied between Pin 7 and Pin 4. Both supplies should be decoupled close to the pins using $0.1 \mu \mathrm{~F}$ capacitors. Electrolytic capacitors of $10 \mu \mathrm{~F}$, also located close to the supply pins, may be required if low frequency noise is present on the power supply. While multiple amplifiers can be decoupled by a single set of $10 \mu \mathrm{~F}$ capacitors, each in amp should have its own set of $0.1 \mu \mathrm{~F}$ capacitors so that the decoupling point can be located right at the IC's power pins.


Figure 32. Basic Connections
The differential input signal, which typically results from a load current flowing through a small shunt resistor, is applied to Pin 2 and Pin 3 with the polarity shown to obtain a positive gain. The common-mode range on the differential input signal can range from -270 V to +270 V , and the maximum differential range is $\pm 13 \mathrm{~V}$. When configured as shown in Figure 32, the device operates as a simple gain-of-1, differential-to-singleended amplifier; the output voltage being the shunt resistance times the shunt current. The output is measured with respect to Pin 1 and Pin 5.

Pin 1 and Pin 5 (REF(-) and REF(+)) should be grounded for a gain of unity and should be connected to the same low impedance ground plane. Failure to do this results in degraded commonmode rejection. Pin 8 is a no connect pin and should be left open.

## SINGLE-SUPPLY OPERATION

Figure 33 shows the connections for operating the AD629 with a single supply. Because the output can swing to within only about 2 V of either rail, it is necessary to apply an offset to the output. This can be conveniently done by connecting REF(+) and $\operatorname{REF}(-)$ to a low impedance reference voltage (some ADCs provide this voltage as an output), which is capable of sinking current. Therefore, for a single supply of $10 \mathrm{~V}, \mathrm{~V}_{\text {ReF }}$ may be set to 5 V for a bipolar input signal. This allows the output to swing $\pm 3 \mathrm{~V}$ around the central 5 V reference voltage. Alternatively, for unipolar input signals, $\mathrm{V}_{\text {ref }}$ can be set to about 2 V , allowing the output to swing from 2 V (for a 0 V input) to within 2 V of the positive rail.


Figure 33. Operation with a Single Supply
Applying a reference voltage to $\operatorname{REF}(+)$ and $\operatorname{REF}(-)$ and operating on a single supply reduces the input common-mode range of the AD629. The new input common-mode range depends upon the voltage at the inverting and noninverting inputs of the internal operational amplifier, labeled $V_{X}$ and $V_{Y}$ in Figure 33. These nodes can swing to within 1 V of either rail. Therefore, for a (single) supply voltage of $10 \mathrm{~V}, \mathrm{~V}_{\mathrm{X}}$ and $\mathrm{V}_{\mathrm{Y}}$ can range between 1 V and 9 V . If $\mathrm{V}_{\text {REF }}$ is set to 5 V , the permissible common-mode range is +85 V to -75 V . The common-mode voltage ranges can be calculated by

$$
V_{C M}( \pm)=20 V_{X} / V_{Y}( \pm)-19 V_{\text {REF }}
$$

## SYSTEM-LEVEL DECOUPLING AND GROUNDING

The use of ground planes is recommended to minimize the impedance of ground returns (and therefore the size of dc errors). Figure 34 shows how to work with grounding in a mixed-signal environment, that is, with digital and analog signals present. To isolate low level analog signals from a noisy digital environment, many data acquisition components have separate analog and digital ground returns. All ground pins from mixed-signal components, such as ADCs, should return through a low impedance analog ground plane. Digital ground lines of mixed-signal converters should also be connected to the analog ground plane. Typically, analog and digital grounds should be separated; however, it is also a requirement to minimize the voltage difference between digital and analog grounds on a converter, to keep them as small as possible (typically $<0.3 \mathrm{~V}$ ). The increased noise, caused by the converter's digital return currents flowing through the analog ground plane, is typically negligible. Maximum isolation between analog and digital is achieved by connecting the ground planes back at the supplies. Note that Figure 34 suggests a "star" ground system for the analog circuitry, with all ground lines being connected, in this case, to the ADC's analog ground. However, when ground planes are used, it is sufficient to connect ground pins to the nearest point on the low impedance ground plane.


Figure 34. Optimal Grounding Practice for a Bipolar Supply Environment with Separate Analog and Digital Supplies


Figure 35. Optimal Ground Practice in a Single-Supply Environment
If there is only a single power supply available, it must be shared by both digital and analog circuitry. Figure 35 shows how to minimize interference between the digital and analog circuitry. In this example, the ADC's reference is used to drive Pin REF(+) and Pin REF(-). This means that the reference must be capable of sourcing and sinking a current equal to $\mathrm{V}_{\mathrm{CM}} / 200 \mathrm{k} \Omega$. As in the previous case, separate analog and digital ground planes should be used (reasonably thick traces can be used as an alternative to a digital ground plane). These ground planes should connect at the power supply's ground pin. Separate traces (or power planes) should run from the power supply to the supply pins of the digital and analog circuits. Ideally, each device should have its own power supply trace, but these can be shared by a number of devices, as long as a single trace is not used to route current to both digital and analog circuitry.

## USING A LARGE SENSE RESISTOR

Insertion of a large value shunt resistance across the input pins, Pin 2 and Pin 3, will imbalance the input resistor network, introducing a common-mode error. The magnitude of the error will depend on the common-mode voltage and the magnitude of Rshunt.

Table 5 shows some sample error voltages generated by a common-mode voltage of 200 V dc with shunt resistors from $20 \Omega$ to $2000 \Omega$. Assuming that the shunt resistor is selected to use the full $\pm 10 \mathrm{~V}$ output swing of the AD629, the error voltage becomes quite significant as $\mathrm{R}_{\text {SHUNT }}$ increases.

Table 5. Error Resulting from Large Values of RSHUNT (Uncompensated Circuit)

| $\mathbf{R}_{\mathbf{s}}(\mathbf{\Omega})$ | Error $\mathbf{V}_{\text {out }}(\mathbf{V})$ | Error Indicated $(\mathbf{m A})$ |
| :--- | :--- | :--- |
| 20 | 0.01 | 0.5 |
| 1000 | 0.498 | 0.498 |
| 2000 | 1 | 0.5 |

To measure low current or current near zero in a high commonmode environment, an external resistor equal to the shunt resistor value can be added to the low impedance side of the shunt resistor, as shown in Figure 36.


Figure 36. Compensating for Large Sense Resistors

## OUTPUT FILTERING

A simple 2-pole, low-pass Butterworth filter can be implemented using the OP177 after the AD629 to limit noise at the output, as shown in Figure 37. Table 6 gives recommended component values for various corner frequencies, along with the peak-topeak output noise for each case.


Figure 37. Filtering of Output Noise Using a 2-Pole Butterworth Filter

Table 6. Recommended Values for 2-Pole Butterworth Filter

| Corner Frequency | R1 | R2 | C1 | C2 | Output Noise (p-p) |
| :--- | :--- | :--- | :--- | :--- | :--- |
| No Filter |  |  |  |  | 3.2 mV |
| 50 kHz | $2.94 \mathrm{k} \Omega \pm 1 \%$ | $1.58 \mathrm{k} \Omega \pm 1 \%$ | $2.2 \mathrm{nF} \pm 10 \%$ | $1 \mathrm{nF} \pm 10 \%$ | 1 mV |
| 5 kHz | $2.94 \mathrm{k} \Omega \pm 1 \%$ | $1.58 \mathrm{k} \Omega \pm 1 \%$ | $22 \mathrm{nF} \pm 10 \%$ | $10 \mathrm{nF} \pm 10 \%$ | 0.32 mV |
| 500 Hz | $2.94 \mathrm{k} \Omega \pm 1 \%$ | $1.58 \mathrm{k} \Omega \pm 1 \%$ | $220 \mathrm{nF} \pm 10 \%$ | $0.1 \mu \mathrm{~F} \pm 10 \%$ | $100 \mu \mathrm{~V}$ |
| 50 Hz | $2.7 \mathrm{k} \Omega \pm 10 \%$ | $1.5 \mathrm{k} \Omega \pm 10 \%$ | $2.2 \mu \mathrm{~F} \pm 20 \%$ | $1 \mu \mathrm{~F} \pm 20 \%$ | $32 \mu \mathrm{~V}$ |

## OUTPUT CURRENT AND BUFFERING

The AD629 is designed to drive loads of $2 \mathrm{k} \Omega$ to within 2 V of the rails but can deliver higher output currents at lower output voltages (see Figure 17). If higher output current is required, the output of the AD629 should be buffered with a precision op amp, such as the OP113, as shown in Figure 38. This op amp can swing to within 1 V of either rail while driving a load as small as $600 \Omega$.


Figure 38. Output Buffering Application

## A GAIN OF 19 DIFFERENTIAL AMPLIFIER

While low level signals can be connected directly to the -IN and +IN inputs of the AD629, differential input signals can also be connected, as shown in Figure 39, to give a precise gain of 19. However, large common-mode voltages are no longer permissible. Cold junction compensation can be implemented using a temperature sensor, such as the AD590.

Figure 39. A Gain of 19 Thermocouple Amplifier


## ERROR BUDGET ANALYSIS EXAMPLE 1

In the dc application that follows, the 10 A output current from a device with a high common-mode voltage (such as a power supply or current-mode amplifier) is sensed across a $1 \Omega$ shunt resistor (see Figure 40). The common-mode voltage is 200 V , and the resistor terminals are connected through a long pair of lead wires located in a high noise environment, for example, $50 \mathrm{~Hz} / 60 \mathrm{~Hz}, 440 \mathrm{~V}$ ac power lines. The calculations in Table 7 assume an induced noise level of 1 V at 60 Hz on the leads, in addition to a full-scale dc differential voltage of 10 V . The error budget table quantifies the contribution of each error source. Note that the dominant error source in this example is due to the dc common-mode voltage.


Figure 40. Error Budget Analysis Example 1: VIN $=10$ V Full-Scale, $V_{\text {см }}=200 \mathrm{~V}$ DC, R Rннunt $=1 \Omega, 1 \mathrm{Vp-p,60Hz} \mathrm{Power-Line} \mathrm{Interference}$

Table 7. AD629 vs. INA117 Error Budget Analysis Example 1 (VCM $=200$ V dc)

| Error Source | AD629 | INA117 | Error, ppm of FS |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | AD629 | INA117 |
| ACCURACY, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |
| Initial Gain Error | $(0.0005 \times 10) / 10 \mathrm{~V} \times 10^{6}$ | $(0.0005 \times 10) / 10 \mathrm{~V} \times 10^{6}$ | 500 | 500 |
| Offset Voltage | $(0.001 \mathrm{~V} / 10 \mathrm{~V}) \times 10^{6}$ | $(0.002 \mathrm{~V} / 10 \mathrm{~V}) \times 10^{6}$ | 100 | 200 |
| DC CMR (Over Temperature) | $\left(224 \times 10^{-6} \times 200 \mathrm{~V}\right) / 10 \mathrm{~V} \times 10^{6}$ | $\left(500 \times 10^{-6} \times 200 \mathrm{~V}\right) / 10 \mathrm{~V} \times 10^{6}$ | 4480 | 10,000 |
| Total Accuracy Error |  |  | 5080 | 10,700 |
| TEMPERATURE DRIFT ( $85^{\circ} \mathrm{C}$ ) |  |  |  |  |
| Gain | $10 \mathrm{ppm} / /^{\circ} \mathrm{C} \times 60^{\circ} \mathrm{C}$ | $10 \mathrm{ppm} / /^{\circ} \mathrm{C} \times 60^{\circ} \mathrm{C}$ | 600 | 600 |
| Offset Voltage | $\left(20 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \times 60^{\circ} \mathrm{C}\right) \times 10^{6} / 10 \mathrm{~V}$ | $\left(40 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \times 60^{\circ} \mathrm{C}\right) \times 10^{6} / 10 \mathrm{~V}$ | 120 | 240 |
|  | Total Drift Error |  | 720 | 840 |
| RESOLUTION |  |  |  |  |
| Noise, Typical, 0.01 Hz to $10 \mathrm{~Hz}, \mu \mathrm{~V} \mathrm{p}-\mathrm{p}$ | $15 \mu \mathrm{~V} / 10 \mathrm{~V} \times 10^{6}$ | $25 \mu \mathrm{~V} / 10 \mathrm{~V} \times 10^{6}$ | 2 | 3 |
| CMR, 60 Hz | $\left(141 \times 10^{-6} \times 1 \mathrm{~V}\right) / 10 \mathrm{~V} \times 10^{6}$ | $\left(500 \times 10^{-6} \times 1 \mathrm{~V}\right) / 10 \mathrm{~V} \times 10^{6}$ | 14 | 50 |
| Nonlinearity | $\left(10^{-5} \times 10 \mathrm{~V}\right) / 10 \mathrm{~V} \times 10^{6}$ | $\left(10^{-5} \times 10 \mathrm{~V}\right) / 10 \mathrm{~V} \times 10^{6}$ | 10 | 10 |
|  |  | Total Resolution ErrorTotal Error | 26 | 63 |
|  |  |  | 5826 | 11,603 |

## AD629

## ERROR BUDGET ANALYSIS EXAMPLE 2

This application is similar to the previous example except that the sensed load current is from an amplifier with an ac common-mode component of $\pm 100 \mathrm{~V}$ (frequency $=500 \mathrm{~Hz}$ ) present on the shunt (see Figure 41). All other conditions are the same as before. Note that the same kind of power-line interference can happen as detailed in Example 1. However, the ac common-mode component of 200 V p-p coming from the shunt is much larger than the interference of 1 V p-p; therefore, this interference component can be neglected.


Figure 41. Error Budget Analysis Example 2: $V_{I N}=10$ V Full-Scale, $V_{\text {CM }}= \pm 100 \mathrm{~V}$ at $500 \mathrm{~Hz}, R_{\text {SHUNT }}=1 \Omega$

Table 8. AD629 vs. INA117 AC Error Budget Example $2\left(\mathrm{~V}_{\mathrm{CM}}= \pm 100 \mathrm{~V} @ 500 \mathrm{~Hz}\right)$

| Error Source | AD629 | INA117 | Error, ppm of FS |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | AD629 | INA117 |
| ACCURACY, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |
| Initial Gain Error | $(0.0005 \times 10) / 10 \mathrm{~V} \times 10^{6}$ | $(0.0005 \times 10) / 10 \mathrm{~V} \times 10^{6}$ | 500 | 500 |
| Offset Voltage | $(0.001 \mathrm{~V} / 10 \mathrm{~V}) \times 10^{6}$ | $(0.002 \mathrm{~V} / 10 \mathrm{~V}) \times 10^{6}$ | 100 | 200 |
| Total Accuracy Error |  |  | 600 | 700 |
| TEMPERATURE DRIFT ( $85^{\circ} \mathrm{C}$ ) |  |  |  |  |
| Gain | $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C} \times 60^{\circ} \mathrm{C}$ | $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C} \times 60^{\circ} \mathrm{C}$ | 600 | 600 |
| Offset Voltage | $\left(20 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \times 60^{\circ} \mathrm{C}\right) \times 10^{6} / 10 \mathrm{~V}$ | $\left(40 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \times 60^{\circ} \mathrm{C}\right) \times 10^{6} / 10 \mathrm{~V}$ | 120 | 240 |
| Total Drift Error |  |  | 720 | 840 |
| RESOLUTION |  |  |  |  |
| Noise, Typical, 0.01 Hz to $10 \mathrm{~Hz}, \mu \mathrm{p} \mathrm{p}-\mathrm{p}$ | $15 \mu \mathrm{~V} / 10 \mathrm{~V} \times 10^{6}$ | $25 \mu \mathrm{~V} / 10 \mathrm{~V} \times 10^{6}$ | 2 | 3 |
| CMR, 60 Hz | $\left(141 \times 10^{-6} \times 1 \mathrm{~V}\right) / 10 \mathrm{~V} \times 10^{6}$ | $\left(500 \times 10^{-6} \times 1 \mathrm{~V}\right) / 10 \mathrm{~V} \times 10^{6}$ | 14 | 50 |
| Nonlinearity | $\left(10^{-5} \times 10 \mathrm{~V}\right) / 10 \mathrm{~V} \times 10^{6}$ | $\left(10^{-5} \times 10 \mathrm{~V}\right) / 10 \mathrm{~V} \times 10^{6}$ | 10 | 10 |
| AC CMR @ 500 Hz | $\left(141 \times 10^{-6} \times 200 \mathrm{~V}\right) / 10 \mathrm{~V} \times 10^{6}$ | $\left(500 \times 10^{-6} \times 200 \mathrm{~V}\right) / 10 \mathrm{~V} \times 10^{6}$ | 2820 | 10,000 |
| Total Resolution ErrorTotal Error |  |  | 2846 | 10,063 |
|  |  |  | 4166 | 11,603 |

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-001
CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS.

Figure 42. 8-Lead Plastic Dual In-Line Package [PDIP] ( $\mathrm{N}-8$ )
Dimensions shown in inches and (millimeters)


COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 43. 8-Lead Standard Small Outline Package [SOIC_N]
Dimensions shown in millimeters and (inches)

## AD629

ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Package Option |
| :---: | :---: | :---: | :---: |
| AD629AN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead PDIP | N-8 |
| AD629ANZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead PDIP | N-8 |
| AD629AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| AD629AR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| AD629AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| AD629ARZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| AD629ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13-Inch Tape and Reel, 2,500 pieces | R-8 |
| AD629ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7-Inch Tape and Reel, 1,000 pieces | R-8 |
| AD629BNZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead PDIP | N-8 |
| AD629BR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| AD629BR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13-Inch Tape and Reel, 2,500 pieces | R-8 |
| AD629BR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7-Inch Tape and Reel, 1,000 pieces | R-8 |
| AD629BRZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| AD629BRZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13-Inch Tape and Reel, 2,500 pieces | R-8 |
| AD629BRZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7-Inch Tape and Reel, 1,000 pieces | R-8 |
| AD629AC-WP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Die |  |

[^1]
[^0]:    ${ }^{1}$ Specifications for the AD629 A grade are also valid for the die model (listed in the Ordering Guide as AD629AC-WP).
    ${ }^{2}$ See Figure 21.

[^1]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

