# **UB-Suffix Series CMOS Gates** The UB Series logic gates are constructed with P and N channel enhancement mode devices in a single monolithic structure (Complementary MOS). Their primary use is where low power dissipation and/or high noise immunity is desired. The UB set of CMOS gates are inverting non-buffered functions. #### **Features** - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Linear and Oscillator Applications - Capable of Driving Two Low-Power TTL Loads or One Low-Power Schottky TTL Load Over the Rated Temperature Range - Double Diode Protection on All Inputs - Pin-for-Pin Replacements for Corresponding CD4000 Series UB Suffix Devices - Pb-Free Packages are Available #### MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>) | Symbol | Parameter | Value | Unit | |------------------------------------|----------------------------------------------------|-------------------------------|------| | $V_{DD}$ | DC Supply Voltage Range | -0.5 to +18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range<br>(DC or Transient) | -0.5 to V <sub>DD</sub> + 0.5 | V | | I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10 | mA | | P <sub>D</sub> | Power Dissipation, per Package (Note 1) | 500 | mW | | T <sub>A</sub> | Ambient Temperature Range | -55 to +125 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature<br>(8-Second Soldering) | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. Temperature Derating: Plastic "P and D/DW" Packages: - 7.0 mW/°C From 65°C To 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. ON Semiconductor® #### MARKING DIAGRAMS PDIP-14 P SUFFIX CASE 646 SOIC-14 D SUFFIX CASE 751A xx = Specific Device Code A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G = Pb-Free Package #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet. #### **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | | | - 55°C | | 25°C | | 125°C | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|------------------------------------|----------------------|----------------------------------|-------------------------------------------------|----------------------|------------------------------------|----------------------|------| | Characterist | ic | Symbol | V <sub>DD</sub><br>Vdc | Min | Max | Min | Typ<br>(Note 2) | Max | Min | Max | Unit | | Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0 | "0" Level | V <sub>OL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | Vdc | | $V_{in} = 0$ or $V_{DD}$ | "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | -<br>-<br>- | Vdc | | Input Voltage $(V_O = 4.5 \text{ Vdc})$ $(V_O = 9.0 \text{ Vdc})$ $(V_O = 13.5 \text{ Vdc})$ | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 1.0<br>2.0<br>2.5 | -<br>-<br>- | 2.25<br>4.50<br>6.75 | 1.0<br>2.0<br>2.5 | -<br>-<br>- | 1.0<br>2.0<br>2.5 | Vdc | | $(V_O = 0.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ Vdc})$ | "1" Level | I <sub>IH</sub> | 5.0<br>10<br>15 | 4.0<br>8.0<br>12.5 | -<br>-<br>- | 4.0<br>8.0<br>12.5 | 2.75<br>5.50<br>8.25 | -<br>-<br>- | 4.0<br>8.0<br>12.5 | -<br>-<br>- | Vdc | | Output Drive Current $ \begin{aligned} (V_{OH} &= 2.5 \text{ Vdc}) \\ (V_{OH} &= 4.6 \text{ Vdc}) \\ (V_{OH} &= 9.5 \text{ Vdc}) \\ (V_{OH} &= 13.5 \text{ Vdc}) \end{aligned} $ | Source | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | - 1.2<br>- 0.25<br>- 0.62<br>- 1.8 | -<br>-<br>- | - 1.0<br>- 0.2<br>- 0.5<br>- 1.5 | - 1.7<br>- 0.36<br>- 0.9<br>- 3.5 | -<br>-<br>- | - 0.7<br>- 0.14<br>- 0.35<br>- 1.1 | -<br>-<br>- | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$ | Sink | I <sub>OL</sub> | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | -<br>-<br>- | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | -<br>-<br>- | 0.36<br>0.9<br>2.4 | -<br>-<br>- | mAdc | | Input Current | | l <sub>in</sub> | 15 | - | ± 0.1 | _ | ±0.00001 | ± 0.1 | - | ± 1.0 | μAdc | | Input Capacitance<br>(V <sub>in</sub> = 0) | | C <sub>in</sub> | - | - | - | - | 5.0 | 7.5 | - | - | pF | | Quiescent Current<br>(Per Package) | | I <sub>DD</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 0.25<br>0.5<br>1.0 | -<br>-<br>- | 0.0005<br>0.0010<br>0.0015 | 0.25<br>0.5<br>1.0 | -<br>-<br>- | 7.5<br>15<br>30 | μAdc | | Total Supply Current (Notes 3, 4)<br>(Dynamic plus Quiescent,<br>Per Gate C <sub>L</sub> = 50 pF) | | I <sub>T</sub> | 5.0<br>10<br>15 | | 1 | $I_{T} = (0.6)$ | 3 μA/kHz) f -<br>6 μA/kHz) f -<br>8 μA/kHz) f - | - I <sub>DD</sub> /N | 1 | 1 | μAdc | <sup>2.</sup> Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. $$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$ where: $I_T$ is in $\mu H$ (per package), $C_L$ in pF, $V = (V_{DD} - V_{SS})$ in volts, f in kHz is input frequency, and k = 0.001 x the number of exercised gates per package. #### **SWITCHING CHARACTERISTICS** (Note 5) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}C$ ) | Characteristic | Symbol | V <sub>DD</sub><br>Vdc | Min | Typ<br>(Note 6) | Max | Unit | |------------------------------------------------------------------|-------------------------------------|------------------------|-----|-----------------|-----|------| | Output Rise Time | t <sub>TLH</sub> | | | | | ns | | $t_{TLH} = (3.0 \text{ ns/pF}) C_L + 30 \text{ ns}$ | | 5.0 | _ | 180 | 360 | | | $t_{TLH} = (1.5 \text{ ns/pF}) C_L + 15 \text{ ns}$ | | 10 | _ | 90 | 180 | | | $t_{TLH} = (1.1 \text{ ns/pF}) C_L + 10 \text{ ns}$ | | 15 | - | 65 | 130 | | | Output Fall Time | t <sub>THL</sub> | | | | | ns | | $t_{THL} = (1.5 \text{ ns/pF}) C_L + 25 \text{ ns}$ | | 5.0 | _ | 100 | 200 | | | $t_{THL} = (0.75 \text{ ns/pF}) C_L + 12.5 \text{ ns}$ | | 10 | _ | 50 | 100 | | | $t_{THL} = (0.55 \text{ ns/pF}) C_L + 9.5 \text{ ns}$ | | 15 | _ | 40 | 80 | | | Propagation Delay Time | t <sub>PLH</sub> , t <sub>PHL</sub> | | | | | ns | | $t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 30 \text{ ns}$ | | 5.0 | _ | 90 | 180 | | | $t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 22 \text{ ns}$ | | 10 | _ | 50 | 100 | | | $t_{PLH}$ , $t_{PHL}$ = (0.50 ns/pF) $C_L$ + 15 ns | | 15 | _ | 40 | 80 | | <sup>5.</sup> The formulas given are for the typical characteristics only at 25°C. <sup>3.</sup> The formulas given are for the typical characteristics only at 25°C. <sup>4.</sup> To calculate total supply current at loads other than 50 pF: <sup>6.</sup> Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | | | |---------------|----------------------|-----------------------|--|--| | MC14001UBCP | PDIP-14 | | | | | MC14001UBCPG | PDIP-14<br>(Pb-Free) | 25 Units / Rail | | | | MC14001UBD | SOIC-14 | | | | | MC14001UBDG | SOIC-14<br>(Pb-Free) | 55 Units / Rail | | | | MC14001UBDR2 | SOIC-14 | | | | | MC14001UBDR2G | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | | | | | · | | | | | MC14011UBCP | PDIP-14 | | | | | MC14011UBCPG | PDIP-14<br>(Pb-Free) | 25 Units / Rail | | | | MC14011UBD | SOIC-14 | | | | | MC14011UBDG | SOIC-14<br>(Pb-Free) | 55 Units / Rail | | | | MC14011UBDR2 | SOIC-14 | | | | | MC14011UBDR2G | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>All unused inputs of AND, NAND gates must be connected to V<sub>DD</sub>. All unused inputs of OR, NOR gates must be connected to V<sub>SS</sub>. Figure 1. Switching Time Test Circuit and Waveforms #### **PACKAGE DIMENSIONS** PDIP-14 CASE 646-06 ISSUE P - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. | | INC | HES | MILLIMETERS | | | |-----|-------|-------|-------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.715 | 0.770 | 18.16 | 19.56 | | | В | 0.240 | 0.260 | 6.10 | 6.60 | | | С | 0.145 | 0.185 | 3.69 | 4.69 | | | D | 0.015 | 0.021 | 0.38 | 0.53 | | | F | 0.040 | 0.070 | 1.02 | 1.78 | | | G | 0.100 | BSC | 2.54 BSC | | | | Н | 0.052 | 0.095 | 1.32 | 2.41 | | | J | 0.008 | 0.015 | 0.20 | 0.38 | | | K | 0.115 | 0.135 | 2.92 | 3.43 | | | L | 0.290 | 0.310 | 7.37 | 7.87 | | | М | | 10 ° | | 10 ° | | | N | 0.015 | 0.039 | 0.38 | 1.01 | |