# HIGH-VOLTAGE HALF BRIDGE DRIVER - HIGH VOLTAGE RAIL UP TO 600 V - dV/dt IMMUNITY +- 50 V/nsec IN FULL TEM-PERATURE RANGE - DRIVER CURRENT CAPABILITY: 400 mA SOURCE, 650 mA SINK - SWITCHING TIMES 50/30 nsec RISE/FALL WITH 1nF LOAD - CMOS/TTL SCHMITT TRIGGER INPUTS WITH HYSTERESIS AND PULL DOWN - SHUT DOWN INPUT - DEAD TIME SETTING - UNDER VOLTAGE LOCK OUT - INTEGRATED BOOTSTRAP DIODE - CLAMPING ON Vcc - SO8/MINIDIP PACKAGES #### **DESCRIPTION** The L6384 is an high-voltage device, manufactured with the BCD"OFF-LINE" technology. It has an Half - Bridge Driver structure that enables to drive N Channel Power MOS or IGBT. The Upper (Floating) Section is enabled to work with voltage Rail up to 600V. The Logic Inputs are CMOS/TTL compatible for ease of interfacing with controlling devices. Matched delays between Lower and Upper Section simplify high frequency operation. Dead time setting can be readily accomplished by means of an external resistor. #### **BLOCK DIAGRAM** May 2000 1/10 ## **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |----------|--------------------------------------|------------------|------| | Vout | Output Voltage | -3 to Vboot -18 | V | | Vcc | Supply Voltage (*) | - 0.3 to 14.6 | V | | Is | Supply Current (*) | 25 | mA | | Vboot | Floating Supply Voltage | -1 to 618 | V | | Vhvg | Upper Gate Output Voltage | -1 to Vboot | V | | VIvg | Lower Gate Output Voltage | -0.3 to Vcc +0.3 | V | | Vi | Logic Input Voltage | -0.3 to Vcc +0.3 | V | | Vsd | Shut Down/Dead Time Voltage | -0.3 to Vcc +0.3 | V | | dVout/dt | Allowed Output Slew Rate | 50 | V/ns | | Ptot | Total Power Dissipation (Tj = 85 °C) | 750 | mW | | Tj | Junction Temperature | 150 | °C | | Ts | Storage Temperature | -50 to 150 | °C | <sup>(\*)</sup> The device has an internal Clamping Zener between GND and the Vcc pin, It must not be supplied by a Low Impedence Voltage Source. **Note:** ESD immunity for pins 6, 7 and 8 is guaranteed up to 900 V (Human Body Model) #### **PIN CONNECTION** ## **THERMAL DATA** | Ì | Symbol | Parameter | SO8 | Minidip | Unit | |---|-----------------------|----------------------------------------|-----|---------|------| | | R <sub>th i-amb</sub> | Thermal Resistance Junction to Ambient | 150 | 100 | °C/W | #### **PIN DESCRIPTION** | N. | Name | Туре | Function | |----|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | IN | I | Logic Input: it is in phase with HVG and in opposition of phase with LGV. It is compatible to $V_{CC}$ voltage. [Vil Max = 1.5V, Vih Min = 3.6V] | | 2 | Vcc | I | Supply input voltage: there is an internal clamp [Typ. 15.6V] | | 3 | DT/SD | I | High impedance pin with two functionalities. When pulled lower than Vdt [Typ. $0.5V$ ] the device is shut down. A voltage higher than Vdt sets the dead time between high side gate driver and low side gate driver. The dead time value can be set forcing a certain voltage level on the pin or connecting a resistor between pin 3 and ground. Care must be taken to avoid below threshold spikes on pin 3 that can cause undesired shut down of the IC. For this reason the connection of the components between pin 3 and ground has to be as short as possible. This pin can not be left floating for the same reason. The pin has not be pulled through a low impedance to $V_{CC}$ , because of the drop on the current source that feeds Rdt. The operative range is: Vdt270K · Idt, that allows a dt range of $0.4$ - $3.1\mu$ s. | | 4 | GND | | Ground | 4 ## PIN DESCRIPTION (continued) | N. | Name | Туре | Function | |----|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | LVG | 0 | Low Side Driver Output: the output stage can deliver 400mA source and 650mA sink [Typ. Values]. The circuit guarantees 0.3V max on the pin (@ $I_{sink} = 10mA$ ) with $V_{CC} > 3V$ and lower than the turn on threshold. This allows to omit the bleeder resistor connected between the gate and the source of the external mosfet normally used to hold the pin low; the gate driver ensures low impedance also in SD conditions. | | 6 | Vout | 0 | Upper Driver Floating Reference: layout care has to be taken to avoid below ground spikes on this pin. | | 7 | HVG | 0 | High Side Driver Output: the output stage can deliver 400mA source and 650mA sink [Typ. Values]. The circuit gurantees 0.3V max between this pin and Vout (@ $I_{sink}$ = 10mA) with $V_{CC}$ > 3V and lower than the turn on threshold. This allows to omit the bleeder resistor connected between the gate and the source of the external mosfet normally used to hold the pin low; the gate driver ensures low impedance also in SD conditions. | | 8 | Vboot | | Bootstrap Supply Voltage: it is the upper driver floating supply. The bootstrap capacitor connected between this pin and pin 6 can be fed by an internal structure named "bootstrap driver" (a patented structure). This structure can replace the external bootstrap diode. | #### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Pin | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |-----------------|-----|-------------------------|-----------------------|-------|------|--------|------| | Vout | 6 | Output Voltage | | Note1 | | 580 | V | | Vboot -<br>Vout | 8 | Floating Supply Voltage | | Note1 | | 17 | V | | fsw | | Switching Frequency | HVG,LVG load CL = 1nF | | | 400 | kHz | | Vcc | 2 | Supply Voltage | | | | Vclamp | V | | Tj | | Junction Temperature | | -45 | | 125 | ô | Note 1: If the condition Vboot - Vout < 18V is guaranteed, Vout can range from -3 to 580V. # ELECTRICAL CHARACTERISTICS AC Operation (V<sub>CC</sub> = 14.4V; Tj = 25°C) | Symbol | Pin | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------|-------------|----------------------------------------------------|------------------------------------|------|--------|------|------| | ton | 1 vs<br>5,7 | High/Low Side Driver<br>Turn-On Propagation Delay | $Vout = 0V$ $R_{dt} = 47k\Omega$ | | 200+dt | | ns | | tonsd | 3 vs<br>5,7 | Shut Down Input Propagation Delay | | | 220 | 280 | ns | | toff | 1 vs<br>5,7 | High/Low Side Driver<br>Turn-Off Propagation Delay | $Vout = 0V$ $R_{dt} = 47k\Omega$ | | 250 | 300 | ns | | | | | $ Vout = 0V R_{dt} = 146k\Omega $ | | 200 | 250 | ns | | | | | $Vout = 0V$ $R_{dt} = 270k\Omega$ | | 170 | 200 | ns | | tr | 7,5 | Rise Time | CL = 1000pF | | 70 | | ns | | tf | 7,5 | Fall Time | CL = 1000pF | | 30 | | ns | ## DC Operation ( $V_{CC} = 14.4V$ ; Tj = 25°C) | Supply Voltage Section | | | | | | | | | |------------------------|---|---------------------------|----------|------|------|------|---|--| | Vclamp | 2 | Supply Voltage Clamping | Is = 5mA | 14.6 | 15.6 | 16.6 | ٧ | | | Vccth1 | 2 | Vcc UV Turn On Threshold | | 11.5 | 12 | 12.5 | V | | | Vccth2 | 2 | Vcc UV Turn Off Threshold | | 9.5 | 10 | 10.5 | V | | ## **DC Operation** (continued) | Symbol | Pin | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |----------|-------------|---------------------------------------|--------------------------------------|------|-------------------|------|----------------| | Vcchys | 2 | Vcc UV Hysteresis | | | 2 | | V | | Iqccu | 2 | Undervoltage Quiescent Supply Current | Vcc ≤ 11V | | 150 | | μΑ | | Iqcc | 2 | Quiescent Current | Vin = 0 | | 380 | 500 | μΑ | | Bootstra | apped | supply Voltage Section | | | | | | | Vboot | 8 | Bootstrap Supply Voltage | | | | 17 | V | | IQBS | | Quiescent Current | Vout = Vboot; IN = HIGH | | | 200 | μΑ | | ILK | | High Voltage Leakage Current | VHVG = Vout = Vboot = 600V | | | 10 | μΑ | | Rdson | | Bootstrap Driver on Resistance (*) | Vcc ≥ 12.5V; IN = LOW | | 125 | | Ω | | High/Lo | w Side | Driver | | | | | | | Iso | 5,7 | Source Short Circuit Current | $VIN = Vih (tp < 10\mu s)$ | 300 | 400 | | mA | | lsi | | Sink Short Circuit Current | $VIN = Vil (tp < 10\mu s)$ | 500 | 650 | | mA | | Logic In | puts | | | | | | | | Vil | 2,3 | Low Level Logic Threshold Voltage | | | | 1.5 | V | | Vih | | High Level Logic Threshold Voltage | | 3.6 | | | V | | lih | | High Level Logic Input Current | VIN = 15V | | 50 | 70 | μΑ | | IiI | | Low Level Logic Input Current | VIN = 0V | | | 1 | μΑ | | Iref | 3 | Dead Time Setting Current | | | 28 | | μΑ | | dt | 3 vs<br>5,7 | Dead Time Setting Range (**) | Rdt = 47k<br>Rdt = 146<br>Rdt = 270k | 0.4 | 0.5<br>1.5<br>2.7 | 3.1 | μs<br>μs<br>μs | | Vdt | 3 | Shutdown Threshold | | | 0.5 | | V | <sup>(\*)</sup> $R_{DSON}$ is tested in the following way: $R_{DSON} = \frac{(V_{CC} - V_{CBOOT1}) - (V_{CC} - V_{CBOOT2})}{I_1(V_{CC}, V_{CBOOT1}) - I_2(V_{CC}, V_{CBOOT2})}$ Figure 1. Input/Output Timing Diagram 4/10 where $I_1$ is pin 8 current when $V_{CBOOT} = V_{CBOOT1}$ , $I_2$ when $V_{CBOOT} = V_{CBOOT2}$ <sup>(\*\*)</sup> Pin 3 is a high impedence pin. Therefore dt can be set also forcing a certain voltage $V_3$ on this pin. The dead time is the same obtained with a Rdt if it is: Rdt · Iref = $V_3$ .