



# FQB9N50CF 500V N-Channel MOSFET

### **Features**

- 9A, 500V,  $R_{DS(on)} = 0.85 \Omega @V_{GS} = 10 V$
- Low gate charge (typical 28nC)
- · Low Crss (typical 24pF)
- · Fast switching
- · 100% avalanche tested
- · Improved dv/dt capability

## **Description**

These N-Channel enhancement mode power field effect transistors are produced using Fairchild's proprietary, planar stripe, DMOS technology.

This advanced technology has been especially tailored to minimize on-state resistance, provide superior switching performance, and withstand high energy pulse in the avalanche and commutation mode. These devices are well suited for high efficiency switched mode power supplies, electronic lamp ballasts based on half bridge topology.





## **Absolute Maximum Ratings**

| Symbol                            | Parameter                                                                     |          | FQB9N50CF   | Units |  |
|-----------------------------------|-------------------------------------------------------------------------------|----------|-------------|-------|--|
| V <sub>DSS</sub>                  | Drain-Source Voltage                                                          |          | 500         | V     |  |
| I <sub>D</sub>                    | Drain Current - Continuous (T <sub>C</sub> = 25°C)                            |          | 9           | Α     |  |
|                                   | - Continuous (T <sub>C</sub> = 100°C)                                         |          | 5.7         | Α     |  |
| I <sub>DM</sub>                   | Drain Current - Pulsed                                                        | (Note 1) | 36          | Α     |  |
| V <sub>GSS</sub>                  | Gate-Source Voltage                                                           |          | ± 30        | V     |  |
| E <sub>AS</sub>                   | Single Pulsed Avalanche Energy (Note 2)                                       |          | 300         | mJ    |  |
| I <sub>AR</sub>                   | Avalanche Current                                                             | (Note 1) | 5           | Α     |  |
| E <sub>AR</sub>                   | Repetitive Avalanche Energy (Note 1)                                          |          | 9.6         | mJ    |  |
| dv/dt                             | Peak Diode Recovery dv/dt (Note 3)                                            |          | 4.5         | V/ns  |  |
| P <sub>D</sub>                    | Power Dissipation (T <sub>C</sub> = 25°C)                                     |          | 173         | W     |  |
|                                   | - Derate above 25°C                                                           |          | 1.38        | W/°C  |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range                                       |          | -55 to +150 | °C    |  |
| T <sub>L</sub>                    | Maximum lead temperature for soldering purposes, 1/8" from case for 5 seconds |          | 300         | °C    |  |

## **Thermal Characteristics**

| Symbol          | Parameter                                | FQB9N50CF | Units |
|-----------------|------------------------------------------|-----------|-------|
| $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case     | 0.72      | °C/W  |
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient* | 40        | °C/W  |
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient  | 62.5      | °C/W  |

 $<sup>^{\</sup>star}$  When mounted on the minimum pad size recommended (PCB Mount)

# **Package Marking and Ordering Information**

| Device Marking | Device         | Package | Reel Size | Tape Width | Quantity |
|----------------|----------------|---------|-----------|------------|----------|
| FQB9N50CF      | FQB9N50CFTM    | D2-PAK  | 330mm     | 24mm       | 800      |
| FQB9N50CFS     | FQB9N50CFTM_WS | D2-PAK  | 330mm     | 24mm       | 800      |

# **Electrical Characteristics** T<sub>C</sub> = 25°C unless otherwise noted

| Symbol                          | Parameter                                             | Test Conditions                                         | Min | Тур  | Max  | Units |
|---------------------------------|-------------------------------------------------------|---------------------------------------------------------|-----|------|------|-------|
| Off Charac                      | teristics                                             |                                                         |     | '    | '    |       |
| BV <sub>DSS</sub>               | Drain-Source Breakdown Voltage                        | $V_{GS}$ = 0 V, $I_{D}$ = 250 $\mu$ A                   | 500 |      |      | V     |
| $\Delta BV_{DSS}/$ $\Delta T_J$ | Breakdown Voltage Temperature Coefficient             | I <sub>D</sub> = 250 μA, Referenced to 25°C             |     | 0.57 |      | V/°C  |
| I <sub>DSS</sub>                | Zero Gate Voltage Drain Current                       | V <sub>DS</sub> = 500 V, V <sub>GS</sub> = 0 V          |     |      | 10   | μΑ    |
|                                 |                                                       | V <sub>DS</sub> = 400 V, T <sub>C</sub> = 125°C         |     |      | 100  | μΑ    |
| I <sub>GSSF</sub>               | Gate-Body Leakage Current, Forward                    | V <sub>GS</sub> = 30 V, V <sub>DS</sub> = 0 V           |     |      | 100  | nA    |
| I <sub>GSSR</sub>               | Gate-Body Leakage Current, Reverse                    | V <sub>GS</sub> = -30 V, V <sub>DS</sub> = 0 V          |     |      | -100 | nA    |
| On Charact                      | eristics                                              |                                                         |     |      |      |       |
| V <sub>GS(th)</sub>             | Gate Threshold Voltage                                | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                    | 2.0 |      | 4.0  | V     |
| R <sub>DS(on)</sub>             | Static Drain-Source On-Resistance                     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 4.5A           |     | 0.7  | 0.85 | Ω     |
| 9 <sub>FS</sub>                 | Forward Transconductance                              | V <sub>DS</sub> = 40 V, I <sub>D</sub> = 4.5 A (Note 4) |     | 6.5  |      | S     |
| Dynamic Ch                      | haracteristics                                        |                                                         |     |      |      |       |
| C <sub>iss</sub>                | Input Capacitance                                     | $V_{DS} = 25 \text{ V}, V_{GS} = 0 \text{ V},$          |     | 790  | 1030 | pF    |
| C <sub>oss</sub>                | Output Capacitance                                    | f = 1.0 MHz                                             |     | 130  | 170  | pF    |
| C <sub>rss</sub>                | Reverse Transfer Capacitance                          |                                                         |     | 24   | 30   | pF    |
| Switching C                     | Characteristics                                       |                                                         |     |      |      |       |
| t <sub>d(on)</sub>              | Turn-On Delay Time                                    | V <sub>DD</sub> = 250 V, I <sub>D</sub> = 9A,           |     | 18   | 45   | ns    |
| t <sub>r</sub>                  | Turn-On Rise Time                                     | $R_G = 25 \Omega$                                       |     | 65   | 140  | ns    |
| t <sub>d(off)</sub>             | Turn-Off Delay Time                                   |                                                         |     | 93   | 195  | ns    |
| t <sub>f</sub>                  | Turn-Off Fall Time                                    | (Note 4, 5)                                             |     | 64   | 125  | ns    |
| Qg                              | Total Gate Charge                                     | V <sub>DS</sub> = 400 V, I <sub>D</sub> = 9A,           |     | 28   | 35   | nC    |
| $Q_{gs}$                        | Gate-Source Charge                                    | V <sub>GS</sub> = 10 V                                  |     | 4    |      | nC    |
| $Q_{gd}$                        | Gate-Drain Charge                                     | (Note 4, 5)                                             |     | 15   |      | nC    |
| Drain-Source                    | ce Diode Characteristics and Maximum Ratings          |                                                         |     |      |      |       |
| I <sub>S</sub>                  | Maximum Continuous Drain-Source Diode Forward Current |                                                         |     |      | 9    | Α     |
| I <sub>SM</sub>                 | Maximum Pulsed Drain-Source Diode Forward Current     |                                                         |     |      | 36   | Α     |
| $V_{SD}$                        | Drain-Source Diode Forward Voltage                    | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 9 A             |     |      | 1.4  | V     |
| t <sub>rr</sub>                 | Reverse Recovery Time                                 | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 9 A,            |     | 100  |      | ns    |
| Q <sub>rr</sub>                 | Reverse Recovery Charge                               | $dI_F / dt = 100 A/\mu s$ (Note 4)                      |     | 300  |      | nC    |

#### NOTES:

- 1. Repetitive Rating : Pulse width limited by maximum junction temperature
- 2. L = 8mH, I $_{AS}$  = 9A, V $_{DD}$  = 50V, R $_{G}$  = 25  $\Omega$ , Starting T $_{J}$  = 25°C
- 3.  $I_{SD} \le 9A$ , di/dt  $\le 200A/\mu s$ ,  $V_{DD} \le BV_{DSS}$ , Starting  $T_J = 25^{\circ}C$
- 4. Pulse Test : Pulse width  $\leq 300 \mu s,$  Duty cycle  $\leq 2\%$
- 5. Essentially independent of operating temperature

# **Typical Performance Characteristics**

Figure 1. On-Region Characteristics



Figure 3. On-Resistance Variation vs.
Drain Current and Gate Voltage



**Figure 5. Capacitance Characteristics** 



Figure 2. Transfer Characteristics



Figure 4. Body Diode Forward Voltage Variation vs. Source Current and Temperatue



Figure 6. Gate Charge Characteristics



3 www.fairchildsemi.com

## Typical Performance Characteristics (Continued)

Figure 7. Breakdown Voltage Variation vs. Temperature



Figure 9. Maximum Safe Operating Area

Figure 8. On-Resistance Variation vs. Temperature



Figure 10. Maximum Drain Current vs. Case Temperature



Figure 11. Transient Thermal Response Curve





4 www.fairchildsemi.com

## **Gate Charge Test Circuit & Waveform**



### **Resistive Switching Test Circuit & Waveforms**



## **Unclamped Inductive Switching Test Circuit & Waveforms**





# **Mechanical Dimensions** D2-PAK -A-10.67 9.65 \_1.68 \_1.00 9.50 MIN 9.65 8.38 9.00 MIN 1.78 MAX 10.00 2 3 4.00 MIN (2.12) --1.50 MIN → 0.25 M B AM 5.08 **-** 5.08 **-**LAND PATTERN RECOMMENDATION -B-4.83 4.06 - 6.22 MIN -1.65 1.14 6.86 MIN 15.88 14.61 SEE DETAIL A NOTES: UNLESS OTHERWISE SPECIFIED A) ALL DIMENSIONS ARE IN MILLIMETERS. B) REFERENCE JEDEC, TO-263, ISSUE D, VARIATION AB, DATED JULY 2003. C) DIMENSIONING AND TOLERANCING PER ANSI Y14.5M - 1982. D) LOCATION OF THE PIN HOLE MAY VARY (LOWER LEFT CORNER, LOWER CENTER AND CENTER OF THE PACKAGE). B) PRESENCE OF TRIMMED CENTER LEAD IS OPTIONAL. GAGE PLANE 0.74 0.33 0.25 △ 0.10 B - 2.79 1.78 0.25 MAX (5.38)SEATING PLANE DETAIL A, ROTATED 90° TO263A02REVD Dimensions in Millimeters

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

FACT Quiet Series™  $OCX^{TM}$ SILENT SWITCHER® ACEx™ UniFET™ UltraFET® ActiveArray™ GlobalOptoisolator™ OCXPro™ SMART START™  $\mathsf{OPTOLOGIC}^{\mathbb{R}}$ Bottomless™ GTO™ SPM™ VCX™ HiSeC™ OPTOPLANAR™ Stealth™ Wire™ Build it Now™  $I^2C^{\mathsf{TM}}$ SuperFET™ CoolFET™ PACMAN™ i-Lo™ РОР™ SuperSOT™-3  $CROSSVOLT^{\text{TM}}$ ImpliedDisconnect™ SuperSOT™-6 DOME™ Power247™ PowerEdge™ SuperSOT™-8 EcoSPARK™ IntelliMAX™ SyncFET™ E<sup>2</sup>CMOS™ ISOPLANAR™ PowerSaver™  $\mathsf{PowerTrench}^{\mathbb{R}}$ EnSigna™ LittleFET™ TCM™ MICROCOUPLER™  $\mathsf{QFET}^{\mathbb{B}}$ TinyBoost™ FACT™  $\mathsf{FAST}^{\mathbb{R}}$ MicroFET™ QS™ TinyBuck™ TinyPWM™ FASTr™ MicroPak™ QT Optoelectronics™ FPS™ MICROWIRE™ TinyPower™ Quiet Series™  $\mathsf{TinyLogic}^{^{\circledR}}$ FRFET™ RapidConfigure™  $MSX^{TM}$ TINYOPTO™ MSXPro™ RapidConnect™ TruTranslation™

Across the board. Around the world. The Power Franchise  $^{\circledR}$  Scalar Pump Sc

Programmable Active Droop™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

UHC™

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In<br>Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. I20

www.fairchildsemi.com