March 1996



# NDS356P P-Channel Logic Level Enhancement Mode Field Effect Transistor

#### **General Description**

These P-Channel logic level enhancement mode power field effect transistors are produced using Fairchild's proprietary, high cell density, DMOS technology. This very high density process is especially tailored to minimize on-state resistance. These devices are particularly suited for low voltage applications such as notebook computer power management, portable electronics, and other battery powered circuits where fast high-side switching, and low in-line power loss are needed in a very small outline surface mount package.

## Features

- -1.1 A, -20V.  $R_{DS(ON)} = 0.3\Omega$  @  $V_{GS} = -4.5V$ .
- Proprietary package design using copper lead frame for superior thermal and electrical capabilities.
- High density cell design for extremely low R<sub>DS(ON)</sub>.
- Exceptional on-resistance and maximum DC current capability.
- Compact industry standard SOT-23 surface mount package.





## **Absolute Maximum Ratings** $T_{A} = 25^{\circ}C$ unless otherwise noted

| Symbol              | Parameter                               |               |           | NDS356P    | Units |  |
|---------------------|-----------------------------------------|---------------|-----------|------------|-------|--|
| V <sub>DSS</sub>    | Drain-Source Voltage                    |               |           | -20        |       |  |
| V <sub>GSS</sub>    | Gate-Source Voltage - Continuous        |               |           | ± 12       | V     |  |
| I <sub>D</sub>      | Maximum Drain Current                   | - Continuous  | (Note 1a) | ±1.1       | А     |  |
|                     | - Pulsed                                |               |           | ±10        |       |  |
| P <sub>D</sub>      | Maximum Power Dissipation               |               | (Note 1a) | 0.5        | W     |  |
|                     |                                         |               | (Note 1b) | 0.46       |       |  |
| T_,T <sub>stg</sub> | Operating and Storage Temperature Range |               |           | -55 to 150 | °C    |  |
| THERMA              | L CHARACTERISTICS                       |               |           |            |       |  |
| R <sub>θJA</sub>    | Thermal Resistance, Junctio             | on-to-Ambient | (Note 1a) | 250        | °C/W  |  |
| R <sub>θJC</sub>    | Thermal Resistance, Junctio             | on-to-Case    | (Note 1)  | 75         | °C/W  |  |

© 1997 Fairchild Semiconductor Corporation

| Symbol              | Parameter                         | Conditions                                                                                                    |                       | Min  | Тур  | Max  | Units |
|---------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------|------|------|------|-------|
| OFF CHA             | RACTERISTICS                      |                                                                                                               |                       |      |      |      |       |
| BV <sub>DSS</sub>   | Drain-Source Breakdown Voltage    | $V_{GS} = 0 \text{ V}, \text{ I}_{D} = -250 \mu\text{A}$                                                      |                       | -20  |      |      | V     |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current   | V <sub>DS</sub> = -16 V, V <sub>GS</sub> = 0 V                                                                |                       |      |      | -5   | μA    |
|                     |                                   |                                                                                                               | T <sub>J</sub> =125°C |      |      | -20  | μA    |
|                     | Gate - Body Leakage, Forward      | V <sub>GS</sub> = 12 V, V <sub>DS</sub> = 0 V                                                                 |                       |      |      | 100  | nA    |
| I <sub>GSSR</sub>   | Gate - Body Leakage, Reverse      | V <sub>GS</sub> = -12 V, V <sub>DS</sub> = 0 V                                                                |                       |      |      | -100 | nA    |
| ON CHAR             | ACTERISTICS (Note 2)              |                                                                                                               |                       |      |      |      |       |
| V <sub>GS(th)</sub> | Gate Threshold Voltage            | $V_{\rm DS} = V_{\rm GS}, I_{\rm D} = -250 \ \mu A$                                                           |                       | -0.8 | -1.6 | -2.5 | V     |
|                     |                                   |                                                                                                               | T <sub>J</sub> =125°C | -0.5 | -1.3 | -2.2 |       |
| R <sub>DS(ON)</sub> | Static Drain-Source On-Resistance | V <sub>GS</sub> = -4.5 V, I <sub>D</sub> = -1.1 A                                                             |                       |      |      | 0.3  | Ω     |
|                     |                                   |                                                                                                               | T <sub>J</sub> =125°C |      |      | 0.4  |       |
|                     |                                   | V <sub>GS</sub> = -10 V, I <sub>D</sub> = -1.3 A                                                              |                       |      |      | 0.21 |       |
| I <sub>D(ON)</sub>  | On-State Drain Current            | $V_{GS} = -4.5 \text{ V}, V_{DS} = -5 \text{ V}$                                                              |                       | -3   |      |      | Α     |
| 9 <sub>FS</sub>     | Forward Transconductance          | $V_{DS} = -5 V, I_{D} = -1.1 A$                                                                               |                       |      | 1.8  |      | S     |
| DYNAMIC             | CHARACTERISTICS                   |                                                                                                               |                       |      |      |      |       |
| C <sub>iss</sub>    | Input Capacitance                 | $V_{DS} = -10 \text{ V}, V_{GS} = 0 \text{ V},$<br>f = 1.0 MHz                                                |                       |      | 180  |      | pF    |
| C <sub>oss</sub>    | Output Capacitance                |                                                                                                               |                       |      | 255  |      | pF    |
| C <sub>rss</sub>    | Reverse Transfer Capacitance      |                                                                                                               |                       |      | 60   |      | pF    |
| SWITCHI             | NG CHARACTERISTICS (Note 2)       |                                                                                                               |                       |      |      | -    |       |
| t <sub>d(on)</sub>  | Turn - On Delay Time              | $V_{DD} = -10 \text{ V}, \text{ I}_{D} = -1 \text{ A},$ $V_{GS} = -10 \text{ V}, \text{ R}_{GEN} = 50 \Omega$ |                       |      | 7    | 15   | ns    |
| t <sub>r</sub>      | Turn - On Rise Time               |                                                                                                               |                       |      | 17   | 30   | ns    |
| t <sub>d(off)</sub> | Turn - Off Delay Time             |                                                                                                               |                       |      | 56   | 90   | ns    |
| t <sub>f</sub>      | Turn - Off Fall Time              |                                                                                                               |                       |      | 41   | 80   | ns    |
| Q <sub>g</sub>      | Total Gate Charge                 | $V_{DS} = -10 \text{ V}, \text{ I}_{D} = -1.1 \text{ A},$<br>$V_{GS} = -5 \text{ V}$                          |                       |      | 3.5  | 5    | nC    |
| Q <sub>gs</sub>     | Gate-Source Charge                |                                                                                                               |                       |      |      | 1.5  | nC    |
| $Q_{gd}$            | Gate-Drain Charge                 |                                                                                                               |                       |      | 2    | nC   |       |



 R<sub>gut</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>gut</sub> is guaranteed to design while R<sub>gut</sub> is determined by the user's board design.

 $P_D(t) = \frac{T_J - T_A}{R_{\theta J} \, \&t} = \frac{T_J - T_A}{R_{\theta J} \, \&t} = I_D^2(t) \times R_{DS(ON)} \, \&t_J$ 

Typical  $R_{_{B^{JA}}}$  using the board layouts shown below on 4.5"x5" FR-4 PCB in a still air environment:

a. 250°C/W when mounted on a 0.02 in<sup>2</sup> pad of 2oz cpper.

b. 270°C/W when mounted on a 0.001  $\mbox{in}^2$  pad of 2oz cpper.



Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width  $\leq$  300µs, Duty Cycle  $\leq$  2.0%.



NDS356P Rev. E1



NDS356P Rev. E1



NDS356P Rev. E1

## TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx<sup>TM</sup> Bottomless<sup>TM</sup> CoolFET<sup>TM</sup> CROSSVOLT<sup>TM</sup> DenseTrench<sup>TM</sup> DOME<sup>TM</sup> EcoSPARK<sup>TM</sup> E<sup>2</sup>CMOS<sup>TM</sup> EnSigna<sup>TM</sup> FACT<sup>TM</sup> FACT Quiet Series<sup>TM</sup> FAST $^{\textcircled{(0)}}$ OPTOLFASTr<sup>TM</sup>OPTOFFRFET<sup>TM</sup>PACMAGlobalOptoisolator<sup>TM</sup>POPTMGTO<sup>TM</sup>Power2HiSeC<sup>TM</sup>Power7ISOPLANAR<sup>TM</sup>QFETTMLittleFET<sup>TM</sup>QS<sup>TM</sup>MicroFET<sup>TM</sup>QT OptMicroPak<sup>TM</sup>Quiet SMICROWIRE<sup>TM</sup>SILENT

OPTOLOGIC<sup>™</sup> OPTOPLANAR<sup>™</sup> PACMAN<sup>™</sup> POP<sup>™</sup> Power247<sup>™</sup> PowerTrench<sup>®</sup> QFET<sup>™</sup> QS<sup>™</sup> QT Optoelectronics<sup>™</sup> Quiet Series<sup>™</sup> SILENT SWITCHER<sup>®</sup> SMART START<sup>™</sup> VCX<sup>™</sup> STAR\*POWER<sup>™</sup> SuperSOT<sup>™</sup>-3 SuperSOT<sup>™</sup>-6 SuperSOT<sup>™</sup>-6 SuperSOT<sup>™</sup>-8 SyncFET<sup>™</sup> TinyLogic<sup>™</sup> TruTranslation<sup>™</sup> UHC<sup>™</sup> UltraFET<sup>®</sup>

STAR\*POWER is used under license

# DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

# LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## PRODUCT STATUS DEFINITIONS

Definition of Terms

| Product Status            | Definition                                                                                                                                                                                                                        |  |  |  |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                |  |  |  |
| First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |  |  |  |
| Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |  |  |  |
| Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |  |  |  |
|                           | Formative or<br>In Design<br>First Production<br>Full Production                                                                                                                                                                  |  |  |  |