

# STW9N150

### N-channel 1500 V - 1.8 Ω - 8 A - TO-247 very high voltage PowerMESH™ Power MOSFET

### Features

| Туре     | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> | Pw    |
|----------|------------------|---------------------|----------------|-------|
| STW9N150 | 1500 V           | < 2.5 Ω             | 8 A            | 320 W |

- 100% avalanche tested
- Avalanche ruggedness
- Gate charge minimized
- Very low intrinsic capacitances
- High speed switching
- Very low on-resistance

### Application

Switching applications

### Description

Using the well consolidated high voltage MESH OVERLAY<sup>TM</sup> process, STMicroelectronics has designed an advanced family of Power MOSFETs with outstanding performances. The strengthened layout coupled with the company's proprietary edge termination structure, gives the lowest  $R_{DS(on)}$  per area, unrivalled gate charge and switching characteristics.



Figure 1. Internal schematic diagram



#### Table 1. Device summary

| Order code | Marking | Package | Packaging |
|------------|---------|---------|-----------|
| STW9N150   | 9N150   | TO-247  | Tube      |

# Contents

| 1 | Electrical ratings                      | 3 |
|---|-----------------------------------------|---|
| 2 | Electrical characteristics              | 4 |
|   | 2.1 Electrical characteristics (curves) | 5 |
| 3 | Test circuits                           | 8 |
| 4 | Package mechanical data                 | 9 |
| 5 | Revision history1                       | 1 |



# 1 Electrical ratings

| Table 2. | Absolute | maximum | ratings |
|----------|----------|---------|---------|
|          | Absolute | maximum | radings |

| Symbol                             | Parameter                                             | Value      | Unit |
|------------------------------------|-------------------------------------------------------|------------|------|
| $V_{DS}$                           | Drain-source voltage (V <sub>GS</sub> = 0)            | 1500       | V    |
| V <sub>GS</sub>                    | Gate- source voltage                                  | ± 30       | V    |
| Ι <sub>D</sub>                     | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 8          | Α    |
| Ι <sub>D</sub>                     | Drain current (continuous) at T <sub>C</sub> = 100 °C | 5          | Α    |
| I <sub>DM</sub> <sup>(1)</sup>     | Drain current (pulsed)                                | 32         | Α    |
| P <sub>TOT</sub>                   | Total dissipation at T <sub>C</sub> = 25 °C           | 320        | W    |
|                                    | Derating factor                                       | 2.56       | W/°C |
| T <sub>J</sub><br>T <sub>stg</sub> | Operating junction temperature<br>Storage temperature | -55 to 150 | °C   |

1. Pulse width limited by safe operating area

#### Table 3. Thermal data

| Symbol    | Parameter                                      | Value | Unit |
|-----------|------------------------------------------------|-------|------|
| Rthj-case | Thermal resistance junction-case max           | 0.39  | °C/W |
| Rthj-amb  | Thermal resistance junction-ambient max        | 50    | °C/W |
| TJ        | Maximum lead temperature for soldering purpose | 300   | °C/W |

#### Table 4. Avalanche characteristics

| Symbol          | mbol Parameter Max value                                                                                   |     | Unit |
|-----------------|------------------------------------------------------------------------------------------------------------|-----|------|
| I <sub>AR</sub> | Avalanche current, repetitive or not-repetitive (pulse width limited by T <sub>J</sub> max)                | 8   | А    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_J = 25 \text{ °C}$ , $I_D = I_{AR}$ , $V_{DD} = 50 \text{ V}$ ) | 720 |      |



### 2 Electrical characteristics

(Tcase =25°C unless otherwise specified)

| Symbol               | Parameter                                                | Test conditions                                                                      | Min. | Тур. | Max.      | Unit     |
|----------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------|------|------|-----------|----------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage                        | $I_{D} = 1 \text{ mA}, V_{GS} = 0$                                                   | 1500 |      |           | V        |
| I <sub>DSS</sub>     | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = Max rating<br>V <sub>DS</sub> = Max rating, T <sub>C</sub> =125 °C |      |      | 10<br>500 | μΑ<br>μΑ |
| I <sub>GSS</sub>     | Gate-body leakage<br>current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ± 30 V                                                             |      |      | ± 100     | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS}$ , $I_D = 250 \ \mu A$                                              | 3    | 4    | 5         | V        |
| R <sub>DS(on</sub>   | Static drain-source on resistance                        | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 4 A                                         |      | 1.8  | 2.5       | Ω        |

#### Table 5. On /off states

#### Table 6. Dynamic

| Symbol                                                   | Parameter                                                                  | Test conditions                                                        | Min. | Тур.                | Max. | Unit           |
|----------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------|------|---------------------|------|----------------|
| g <sub>fs</sub> <sup>(1)</sup>                           | Forward<br>transconductance                                                | $V_{DS} = 15 \text{ V}, \text{ I}_{D} = 4 \text{ A}$                   |      | 7.5                 |      | S              |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance<br>Output capacitance<br>Reverse transfer<br>capacitance | $V_{DS} = 25 \text{ V}, \text{ f} = 1 \text{ MHz}, \text{ V}_{GS} = 0$ |      | 3255<br>294<br>22.4 |      | pF<br>pF<br>pF |
| C <sub>oss eq.</sub>                                     | Equivalent Output capacitance                                              | $V_{GS} = 0, V_{DS} = 0$ to 1200 V                                     |      | 118                 |      | pF             |
| Rg                                                       | Gate input resistance                                                      | f=1MHz Gate DC Bias=0<br>Test signal level=20 mV<br>open drain         |      | 2.4                 |      | Ω              |
| Qg                                                       | Total gate charge                                                          | V <sub>DD</sub> = 1200 V, I <sub>D</sub> = 8 A,                        |      | 89.3                |      | nC             |
| Q <sub>gs</sub>                                          | Gate-source charge                                                         | V <sub>GS</sub> = 10 V                                                 |      | 15.8                |      | nC             |
| Q <sub>gd</sub>                                          | Gate-drain charge                                                          | (see Figure 15)                                                        |      | 50.4                |      | nC             |

1. Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5%

4/12

|                                                                               | e mitering times                                                    |                                                                                                                      |      |                        |     |                      |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------|------------------------|-----|----------------------|
| Symbol                                                                        | Parameter                                                           | Test conditions                                                                                                      | Min. | Тур.                   | Max | Unit                 |
| t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-on delay time<br>Rise time<br>Turn-off-delay time<br>Fall time | $V_{DD} = 750 \text{ V}, \text{ I}_D = 4 \text{ A},$<br>$R_G = 4.7 \Omega, V_{GS} = 10 \text{ V}$<br>(see Figure 14) |      | 41<br>14.7<br>86<br>52 |     | ns<br>ns<br>ns<br>ns |

Table 7.Switching times

#### Table 8. Source drain diode

| Symbol                                                 | Parameter                                                                    | Test conditions                                                                                                                                         | Min. | Тур.               | Max     | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|---------|---------------|
| I <sub>SD</sub><br>I <sub>SDM</sub> <sup>(1)</sup>     | Source-drain current<br>Source-drain current (pulsed)                        |                                                                                                                                                         |      |                    | 8<br>32 | A<br>A        |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                           | $I_{SD} = 8 \text{ A}, V_{GS} = 0$                                                                                                                      |      |                    | 1.6     | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | I <sub>SD</sub> = 8 A, di/dt = 100 A/μs<br>V <sub>DD</sub> = 60 V<br>( <i>see Figure 16</i> )                                                           |      | 988<br>9.5<br>19.3 |         | ns<br>μC<br>Α |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | $I_{SD} = 8 \text{ A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s}$ $V_{DD} = 60 \text{ V} \text{ T}_{\text{J}} = 150 ^{\circ}\text{C}$ $(see Figure 16)$ |      | 884<br>8.2<br>18.6 |         | ns<br>μC<br>Α |

1. Pulse width limited by safe operating area

2. Pulsed: pulse duration =  $300 \ \mu$ s, duty cycle 1.5%



### 2.1 Electrical characteristics (curves)



Figure 3. Thermal impedance















#### Gate charge vs gate-source voltage Figure 9. Figure 8. **Capacitance variations**

HV41560

TJ=-50°C

25°C

150°C

8

Figure 10. Normalized gate threshold voltage vs temperature





Vsb(V)

1.0

0.8

0.6

0.4

0.2

٥ **ل** 

2

4

6



temperature

Figure 13. Maximum avalanche energy vs temperature



57

7/12

57

### 3 Test circuits



Figure 14. Switching times test circuit for

Figure 16. Test circuit for inductive load switching and diode recovery times







Figure 17. Unclamped Inductive load test circuit









Figure 15. Gate charge test circuit

### 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: *www.st.com* 



| TO-247 | MECHANICAL DATA |
|--------|-----------------|
|--------|-----------------|

| DIM. |       | mm.   |       | inch  |       |       |
|------|-------|-------|-------|-------|-------|-------|
| DIW. | MIN.  | TYP   | MAX.  | MIN.  | TYP.  | MAX.  |
| A    | 4.85  |       | 5.15  | 0.19  |       | 0.20  |
| A1   | 2.20  |       | 2.60  | 0.086 |       | 0.102 |
| b    | 1.0   |       | 1.40  | 0.039 |       | 0.055 |
| b1   | 2.0   |       | 2.40  | 0.079 |       | 0.094 |
| b2   | 3.0   |       | 3.40  | 0.118 |       | 0.134 |
| с    | 0.40  |       | 0.80  | 0.015 |       | 0.03  |
| D    | 19.85 |       | 20.15 | 0.781 |       | 0.793 |
| E    | 15.45 |       | 15.75 | 0.608 |       | 0.620 |
| е    |       | 5.45  |       |       | 0.214 |       |
| L    | 14.20 |       | 14.80 | 0.560 |       | 0.582 |
| L1   | 3.70  |       | 4.30  | 0.14  |       | 0.17  |
| L2   |       | 18.50 |       |       | 0.728 |       |
| øP   | 3.55  |       | 3.65  | 0.140 |       | 0.143 |
| øR   | 4.50  |       | 5.50  | 0.177 |       | 0.216 |
| S    |       | 5.50  |       |       | 0.216 |       |



57

# 5 Revision history

### Table 9.Document revision history

| Date        | Revision | Changes                                                     |
|-------------|----------|-------------------------------------------------------------|
| 24-May-2007 | 1        | First release                                               |
| 04-Jan-2007 | 2        | Document status promoted from preliminary data to datasheet |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

12/12

