## STM32F100x4 STM32F100x6 STM32F100x8 STM32F100xB Low & medium-density value line, advanced ARM-based 32-bit MCU with 16 to 128 KB Flash, 12 timers, ADC, DAC & 8 comm interfaces #### **Features** - Core: ARM 32-bit Cortex<sup>TM</sup>-M3 CPU - 24 MHz maximum frequency, 1.25 DMIPS/MHz (Dhrystone 2.1) performance - Single-cycle multiplication and hardware division #### ■ Memories - 16 to 128 Kbytes of Flash memory - 4 to 8 Kbytes of SRAM - Clock, reset and supply management - 2.0 to 3.6 V application supply and I/Os - POR, PDR and programmable voltage detector (PVD) - 4-to-24 MHz crystal oscillator - Internal 8 MHz factory-trimmed RC - Internal 40 kHz RC - PLL for CPU clock - 32 kHz oscillator for RTC with calibration #### Low power - Sleep, Stop and Standby modes - V<sub>BAT</sub> supply for RTC and backup registers #### ■ Debug mode Serial wire debug (SWD) and JTAG interfaces #### DMA - 7-channel DMA controller - Peripherals supported: timers, ADC, SPIs, I<sup>2</sup>Cs, USARTs and DACs - 1 x 12-bit, 1.2 µs A/D converter (up to 16 channels) - Conversion range: 0 to 3.6 V - Temperature sensor - 2 × 12-bit D/A converters - Up to 80 fast I/O ports - 37/51/80 I/Os, all mappable on 16 external interrupt vectors and almost all 5 V-tolerant TFBGA64 (5 $\times$ 5 mm) #### ■ Up to 12 timers - Up to three 16-bit timers, each with up to 4 IC/OC/PWM or pulse counter - 16-bit, 6-channel advanced-control timer: up to 6 channels for PWM output, dead time generation and emergency stop - One 16-bit timer, with 2 IC/OC, 1 OCN/PWM, dead-time generation and emergency stop - Two 16-bit timers, each with IC/OC/OCN/PWM, dead-time generation and emergency stop - 2 watchdog timers (Independent and Window) - SysTick timer: 24-bit downcounter - Two 16-bit basic timers to drive the DAC - Up to 8 communications interfaces - Up to two I<sup>2</sup>C interfaces (SMBus/PMBus) - Up to 3 USARTs (ISO 7816 interface, LIN, IrDA capability, modem control) - Up to 2 SPIs (12 Mbit/s) - Consumer electronics control (CEC) interface - CRC calculation unit, 96-bit unique ID - ECOPACK® packages Table 1. Device summary | Reference | Part number | |-------------|------------------------------------------| | STM32F100x4 | STM32F100C4, STM32F100R4 | | STM32F100x6 | STM32F100C6, STM32F100R6 | | STM32F100x8 | STM32F100C8, STM32F100R8,<br>STM32F100V8 | | STM32F100xB | STM32F100CB, STM32F100RB,<br>STM32F100VB | July 2010 Doc ID 16455 Rev 5 1/86 ## **Contents** | 1 | Intro | duction | . 9 | |---|-------|--------------------------------------------------------------------------------|------| | 2 | Desc | ription | 10 | | | 2.1 | Device overview | 11 | | | 2.2 | Overview | 14 | | | | 2.2.1 ARM® Cortex™-M3 core with embedded Flash and SRAM | . 14 | | | 2.3 | Embedded Flash memory | 14 | | | 2.4 | CRC (cyclic redundancy check) calculation unit | 14 | | | 2.5 | Embedded SRAM | 14 | | | 2.6 | Nested vectored interrupt controller (NVIC) | 15 | | | 2.7 | External interrupt/event controller (EXTI) | 15 | | | 2.8 | Clocks and startup | 15 | | | 2.9 | Boot modes | 15 | | | 2.10 | Power supply schemes | 16 | | | 2.11 | Power supply supervisor | 16 | | | 2.12 | Voltage regulator | 16 | | | 2.13 | Low-power modes | 16 | | | 2.14 | DMA | 17 | | | 2.15 | RTC (real-time clock) and backup registers | 17 | | | 2.16 | Timers and watchdogs | 17 | | | | 2.16.1 Advanced-control timer (TIM1) | . 18 | | | | 2.16.2 General-purpose timers (TIM2, TIM3, TIM4, TIM15, TIM16 & TIM17) | | | | | 2.16.3 Basic timers TIM6 and TIM7 | | | | | 2.16.4 Independent watchdog | | | | | 2.16.5 Window watchdog | | | | 0.17 | 2.16.6 SysTick timer | | | | 2.17 | l <sup>2</sup> C bus | | | | 2.18 | Universal synchronous/asynchronous receiver transmitter (USART) | | | | 2.19 | Serial peripheral interface (SPI) | 20 | | | 2.20 | HDMI (high-definition multimedia interface) consumer electronics control (CEC) | 20 | | | 2.21 | GPIOs (general-purpose inputs/outputs) | 21 | | STM32 | 2F100x4, ST | M32F10 | 0x6, STM32F100x8, STM32F100xB | Contents | |-------|-------------|-----------|--------------------------------------------------------|----------| | | 2.22 | Rema | p capability | 21 | | | 2.23 | ADC ( | analog-to-digital converter) | 21 | | | 2.24 | • | digital-to-analog converter) | | | | 2.25 | - | erature sensor | | | | 2.26 | - | wire JTAG debug port (SWJ-DP) | | | | 2.20 | Ochai | wile of the debug port (owo bi ) | 22 | | 3 | Pino | uts and | d pin description | 23 | | 4 | Mem | ory ma | pping | 30 | | 5 | Elect | trical cl | haracteristics | 31 | | | 5.1 | Param | neter conditions | 31 | | | | 5.1.1 | Minimum and maximum values | 31 | | | | 5.1.2 | Typical values | 31 | | | | 5.1.3 | Typical curves | 31 | | | | 5.1.4 | Loading capacitor | 31 | | | | 5.1.5 | Pin input voltage | 31 | | | | 5.1.6 | Power supply scheme | 32 | | | | 5.1.7 | Current consumption measurement | 33 | | | 5.2 | Absolu | ute maximum ratings | 33 | | | 5.3 | Opera | ting conditions | 34 | | | | 5.3.1 | General operating conditions | 34 | | | | 5.3.2 | Operating conditions at power-up / power-down | 35 | | | | 5.3.3 | Embedded reset and power control block characteristics | 35 | | | | 5.3.4 | Embedded reference voltage | 37 | | | | 5.3.5 | Supply current characteristics | 37 | | | | 5.3.6 | External clock source characteristics | 45 | | | | 5.3.7 | Internal clock source characteristics | 50 | | | | 5.3.8 | PLL characteristics | 51 | | | | 5.3.9 | Memory characteristics | 52 | | | | 5.3.10 | EMC characteristics | | | | | 5.3.11 | Absolute maximum ratings (electrical sensitivity) | 54 | | | | 5.3.12 | I/O port characteristics | | | | | 5.3.13 | NRST pin characteristics | | | | | 5.3.14 | TIMx characteristics | | | | | 5.3.15 | Communications interfaces | 61 | | 0 | Povi | cion hid | story | 9.4 | |---|------|-----------|-----------------------------------------|-----| | 7 | Orde | ering inf | formation scheme | 83 | | | | 6.2.2 | Selecting the product temperature range | 81 | | | | 6.2.1 | Reference document | 80 | | | 6.2 | Therm | al characteristics | 80 | | | 6.1 | Packa | ge mechanical data | 74 | | 6 | Pack | age ch | aracteristics | 74 | | | | 5.3.18 | Temperature sensor characteristics | 73 | | | | 5.3.17 | DAC electrical specifications | 71 | | | | 5.3.16 | 12-bit ADC characteristics | 66 | | | | | | | 577 # List of tables | Table 1. | Device summary | 1 | |------------------------|---------------------------------------------------------------------------------------|------| | Table 2. | STM32F100xx features and peripheral counts | | | Table 3. | Timer feature comparison | | | Table 4. | STM32F100xx pin definitions | . 25 | | Table 5. | Voltage characteristics | . 33 | | Table 6. | Current characteristics | . 34 | | Table 7. | Thermal characteristics | . 34 | | Table 8. | General operating conditions | . 34 | | Table 9. | Operating conditions at power-up / power-down | . 35 | | Table 10. | Embedded reset and power control block characteristics | . 36 | | Table 11. | Embedded internal reference voltage | . 37 | | Table 12. | Maximum current consumption in Run mode, code with data processing running from Flash | 20 | | Table 13. | Maximum current consumption in Run mode, code with data processing | . 30 | | Table 13. | running from RAM | 38 | | Table 14. | STM32F100xxB maximum current consumption in Sleep mode, code | . 00 | | Table 14. | running from Flash or RAM | 30 | | Table 15. | Typical and maximum current consumptions in Stop and Standby modes | | | Table 16. | Typical current consumption in Run mode, code with data processing | 0 | | | running from Flash | | | Table 17. | Typical current consumption in Sleep mode, code running from Flash or RAM | | | Table 18. | Peripheral current consumption | | | Table 19. | High-speed external user clock characteristics | | | Table 20. | Low-speed external user clock characteristics | | | Table 21. | HSE 4-24 MHz oscillator characteristics | | | Table 22. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 23. | HSI oscillator characteristics | | | Table 24. | LSI oscillator characteristics | | | Table 25. | Low-power mode wakeup timings | | | Table 26. | PLL characteristics | | | Table 27. | Flash memory characteristics | | | Table 28. | Flash memory endurance and data retention | | | Table 29. | EMS characteristics | | | Table 30. | EMI characteristics | | | Table 31. | ESD absolute maximum ratings | | | Table 32. | Electrical sensitivities | | | Table 33. | I/O static characteristics | | | Table 34. | Output voltage characteristics | | | Table 35. | I/O AC characteristics | | | Table 36. | NRST pin characteristics | | | Table 37. | TIMx characteristics | | | Table 38. | I <sup>2</sup> C characteristics | | | Table 39. | SCL frequency (f <sub>PCLK1</sub> = 24 MHz, V <sub>DD</sub> = 3.3 V) | | | Table 40. | SPI characteristics | | | Table 41. | ADC characteristics | | | Table 42. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 12 MHz | | | Table 43.<br>Table 44. | ADC accuracy - limited test conditions | | | i abie 44. | ADC accuracy | . 08 | Doc ID 16455 Rev 5 5/86 #### List of tables ## STM32F100x4, STM32F100x6, STM32F100x8, STM32F100xB | Table 45. | DAC characteristics | 71 | |-----------|------------------------------------------------------------------------------------|----| | Table 46. | TS characteristics | 73 | | Table 47. | LQPF100 – 14 x 14 mm, 100-pin low-profile quad flat package mechanical data | 75 | | Table 48. | LQFP64 – 10 x 10 mm, 64-pin low-profile quad flat package mechanical data | 76 | | Table 49. | TFBGA64 - 8 x 8 active ball array, 5 x 5 mm, 0.5 mm pitch, package mechanical data | 77 | | Table 50. | LQFP48 – 7 x 7 mm, 48-pin low-profile quad flat package mechanical data | 79 | | Table 51. | Package thermal characteristics | 80 | | Table 52. | Ordering information scheme | 83 | | Table 53. | Document revision history | 84 | 477 # **List of figures** | Figure 1. | STM32F100xx value line block diagram | 12 | |------------------|-----------------------------------------------------------------------------------------------------|------| | Figure 2. | Clock tree | | | Figure 3. | STM32F100xx value line LQFP100 pinout | | | Figure 4. | STM32F100xx value line LQFP64 pinout | | | Figure 5. | STM32F100xx value line LQFP48 pinout | | | Figure 6. | STM32F100xx value line TFBGA64 ballout | | | Figure 7. | Memory map | | | Figure 8. | Pin loading conditions | | | Figure 9. | Pin input voltage | | | Figure 10. | Power supply scheme | | | Figure 11. | Current consumption measurement scheme | | | Figure 12. | Maximum current consumption in Run mode versus frequency (at 3.6 V) - | . 00 | | rigule 12. | code with data processing running from RAM, peripherals enabled | 30 | | Figure 13. | Maximum current consumption in Run mode versus frequency (at 3.6 V) - | . 39 | | rigule 13. | code with data processing running from RAM, peripherals disabled | 20 | | Eiguro 14 | | | | Figure 14.<br>40 | Typical current consumption on $V_{BAT}$ with RTC on vs. temperature at different $V_{BAT}$ values | ies | | Figure 15. | Typical current consumption in Stop mode with regulator in Run mode versus | | | | temperature at V <sub>DD</sub> = 3.3 V and 3.6 V | . 41 | | Figure 16. | Typical current consumption in Stop mode with regulator in Low-power mode versus | | | | temperature at V <sub>DD</sub> = 3.3 V and 3.6 V | . 41 | | Figure 17. | Typical current consumption in Standby mode versus temperature at V <sub>DD</sub> = 3.3 V and 3.6 V | . 42 | | Figure 18. | High-speed external clock source AC timing diagram | . 47 | | Figure 19. | Low-speed external clock source AC timing diagram | . 47 | | Figure 20. | Typical application with an 8 MHz crystal | . 48 | | Figure 21. | Typical application with a 32.768 kHz crystal | . 49 | | Figure 22. | Standard I/O input characteristics - CMOS port | . 56 | | Figure 23. | Standard I/O input characteristics - TTL port | . 56 | | Figure 24. | 5 V tolerant I/O input characteristics - CMOS port | . 57 | | Figure 25. | 5 V tolerant I/O input characteristics - TTL port | . 57 | | Figure 26. | I/O AC characteristics definition | . 60 | | Figure 27. | Recommended NRST pin protection | . 60 | | Figure 28. | I <sup>2</sup> C bus AC waveforms and measurement circuit <sup>(1)</sup> | . 63 | | Figure 29. | SPI timing diagram - slave mode and CPHA = 0 | . 65 | | Figure 30. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | . 65 | | Figure 31. | SPI timing diagram - master mode <sup>(1)</sup> | . 66 | | Figure 32. | ADC accuracy characteristics | | | Figure 33. | Typical connection diagram using the ADC | . 69 | | Figure 34. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) | . 70 | | Figure 35. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> ) | . 70 | | Figure 36. | 12-bit buffered /non-buffered DAC | | | Figure 37. | LQFP100, 14 x 14 mm, 100-pin low-profile quad flat package outline | . 75 | | Figure 38. | Recommended footprint <sup>(1)</sup> | | | Figure 39. | LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package outline | | | Figure 40. | Recommended footprint <sup>(1)</sup> | . 76 | | Figure 41. | TFBGA64 - 8 x 8 active ball array, 5 x 5 mm, 0.5 mm pitch, package outline | . 77 | | Figure 42. | Recommended PCB design rules for pads (0.5 mm pitch BGA) | . 78 | | | | | Doc ID 16455 Rev 5 ## List of figures ## STM32F100x4, STM32F100x6, STM32F100x8, STM32F100xB | Figure 43. | LQFP48 – 7 x 7 mm, 48-pin low-profile quad flat | | |------------|-------------------------------------------------|----| | | package outline | 79 | | Figure 44. | Recommended footprint <sup>(1)</sup> | 79 | | Figure 45. | LQFP100 P <sub>D</sub> max vs. T <sub>A</sub> | 82 | 577 ### 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F100x4, STM32F100x6, STM32F100x8 and STM32F100xB value line microcontrollers. In the rest of the document, the STM32F100x4 and STM32F100x6 are referred to as low-density devices while the STM32F100x8 and STM32F100xB are identified as medium-density devices. The STM32F100xx datasheet should be read in conjunction with the low- and medium-density STM32F100xx reference manual. For information on programming, erasing and protection of the internal Flash memory please refer to the *STM32F100xx Flash programming manual*. The reference and Flash programming manuals are both available from the STMicroelectronics website www.st.com. For information on the Cortex<sup>™</sup>-M3 core please refer to the Cortex<sup>™</sup>-M3 Technical Reference Manual, available from the www.arm.com website at the following address: http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0337e/. ## 2 Description The STM32F100xx value line family incorporates the high-performance ARM Cortex<sup>™</sup>-M3 32-bit RISC core operating at a 24 MHz frequency, high-speed embedded memories (Flash memory up to 128 Kbytes and SRAM up to 8 Kbytes), and an extensive range of enhanced peripherals and I/Os connected to two APB buses. All devices offer standard communication interfaces (up to two I<sup>2</sup>Cs, two SPIs, one HDMI CEC, and up to three USARTs), one 12-bit ADC, two 12-bit DACs, up to six general-purpose 16-bit timers and an advanced-control PWM timer. The STM32F100xx low- and medium-density value line family operates in the –40 to +85 °C and –40 to +105 °C temperature ranges, from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power applications. The STM32F100xx value line family includes devices in three different packages ranging from 48 pins to 100 pins. Depending on the device chosen, different sets of peripherals are included. These features make the STM32F100xx value line microcontroller family suitable for a wide range of applications such as application control and user interfaces, medical and handheld equipment, PC and gaming peripherals, GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms, and HVACs. ## 2.1 Device overview The description below gives an overview of the complete range of peripherals proposed in this family. Figure 1 shows the general block diagram of the device family. Table 2. STM32F100xx features and peripheral counts | Peripheral | | | STM32 | F100C | x | STM32F100Rx | | | | STM32F100Vx | | |------------------|----------------------|------------------|-------|-------|-----|----------------|---------|----|-------------------------------|---------------------|-----| | Flash - Kbytes | | 16 | 32 | 64 | 128 | 16 | 32 | 64 | 128 | 64 | 128 | | SRAM - Kbytes | | 4 | 4 | 8 | 8 | 4 | 4 | 8 | 8 | 8 | 8 | | Timers | Advanced-control | | 1 | | 1 | 1 | 1 | | 1 | 1 | | | rimers | General-purpose | 5 | (1) | ( | 6 | 5 <sup>(</sup> | (1) | ( | 6 | 6 | | | | SPI | 1 | (2) | : | 2 | 1( | (2) | : | 2 | 2 | | | Communication | I <sup>2</sup> C | 1 | (3) | : | 2 | 1 | (3) | : | 2 | | 2 | | interfaces | USART | 2 <sup>(4)</sup> | | ; | 3 | 2( | (4) | 3 | | 3 | | | | CEC | | | • | | 1 | | | | | | | 12-bit synchroni | zed ADC | 1 | | | | 1 | | | | 1 | | | number of chan | nels | 10 channels | | | | 16 channels | | | | 16 channels | | | GPIOs | | 37 | | | | 51 | | | | 80 | | | 12-bit DAC | | 2 | | | | | | | | | | | Number of chan | nels | 2 | | | | | | | | | | | CPU frequency | | 24 MHz | | | | | | | | | | | Operating voltag | je | 2.0 to 3.6 V | | | | | | | | | | | Operating temper | Ambie | | | | | | | | 105 °C (s<br><i>Table 8</i> ) | ee <i>Table 8</i> ) | | | Packages | LQFP48 LQFP64, TFBGA | | | | | \64 | LQFP100 | | | | | <sup>1.</sup> TIM4 not present. <sup>2.</sup> SPI2 is not present. <sup>3.</sup> I2C2 is not present. <sup>4.</sup> USART3 is not present. Figure 1. STM32F100xx value line block diagram - 1. Peripherals not present in low-density value line devices. - 2. AF = alternate function on I/O port pin. - 3. $T_A = -40$ °C to +85 °C (junction temperature up to 105 °C) or $T_A = -40$ °C to +105 °C (junction temperature up to 125 °C). 8 MHz HSI RC /2 HCLK to AHB bus, core, memory and DMA 24 MHz max ▶ to Cortex System timer /8 PLLSRC PLLMUL ▶ FCLK Cortex free running clock SYSCLK 24 MHz AHB APB1 .., x16 PCLK1 to APB1 Peripheral Clock Prescale x2, x3, x4 PLL /1, 2..512 /1, 2, 4, 8, 16 max HSE TIM2,3,4,6,7 If (APB1 prescaler =1) x1. to TIM2,3,4,6 and 7 else x2 TIM? Peripheral Clock Enable CSS PREDIV1 APB2 24 MHz max PCLK2 Prescaler peripherals to APB2 /1/2/3.../ OSC\_OUT 1, 2, 4, 8, 16 4-24 MHz ./15/16 Peripheral Clock HSE OSC Enable OSC\_IN to TIM1, TIM15, TIM1/15/16/17 timers TIM16 and TIM17 If (APB2 prescaler =1) x TIMxCLK else x2 Peripheral Clock Enable /128 ADC to ADC1 ADCCLK 12 MHz max OSC32 IN to RTC Prescaler /2, 4, 6, 8 LSE OSC 32.768 kHz OSC32\_OUT RTCSEL[1:0] to independent watchdog (IWDG) LSI RC 40 kHz IWDGCLK Legend: /2 -PLLCLK clock out put HSE = High-speed external clock signal MCO HSI HSI = High-speed internal clock signal HSE LSI = Low-speed internal clock signal SYSCLK LSE = Low-speed external clock signal ai17311 Figure 2. Clock tree 4. To have an ADC conversion time of 1.2 $\mu$ s, APB2 must be at 24 MHz. ### 2.2 Overview #### 2.2.1 ARM<sup>®</sup> Cortex<sup>™</sup>-M3 core with embedded Flash and SRAM The ARM Cortex<sup>™</sup>-M3 processor is the latest generation of ARM processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. The ARM Cortex<sup>™</sup>-M3 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The STM32F100xx value line family having an embedded ARM core, is therefore compatible with all ARM tools and software. ## 2.3 Embedded Flash memory Up to 128 Kbytes of embedded Flash memory is available for storing programs and data. ## 2.4 CRC (cyclic redundancy check) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. #### 2.5 Embedded SRAM Up to 8 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states. ## 2.6 Nested vectored interrupt controller (NVIC) The STM32F100xx value line embeds a nested vectored interrupt controller able to handle up to 41 maskable interrupt channels (not including the 16 interrupt lines of Cortex<sup>™</sup>-M3) and 16 priority levels. - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail-chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimal interrupt latency. ## 2.7 External interrupt/event controller (EXTI) The external interrupt/event controller consists of 18 edge detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 80 GPIOs can be connected to the 16 external interrupt lines. ## 2.8 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-24 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator). Several prescalers allow the configuration of the AHB frequency, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the AHB and the APB domains is 24 MHz. #### 2.9 Boot modes At startup, boot pins are used to select one of three boot options: - Boot from user Flash - Boot from system memory - Boot from embedded SRAM The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART1. For further details please refer to AN2606. 577 Doc ID 16455 Rev 5 15/86 ## 2.10 Power supply schemes - V<sub>DD</sub> = 2.0 to 3.6 V: External power supply for I/Os and the internal regulator. Provided externally through V<sub>DD</sub> pins. - V<sub>SSA</sub>, V<sub>DDA</sub> = 2.0 to 3.6 V: External analog power supplies for ADC, Reset blocks, RCs and PLL (minimum voltage to be applied to V<sub>DDA</sub> is 2.4 V when the ADC is used). V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively. - V<sub>BAT</sub> = 1.8 to 3.6 V: Power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. ## 2.11 Power supply supervisor The device has an integrated power on reset (POR)/power down reset (PDR) circuitry. It is always active, and ensures proper operation starting from/down to 2 V. The device remains in reset mode when $V_{DD}$ is below a specified threshold, $V_{POR/PDR}$ , without the need for an external reset circuit. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}/V_{DDA}$ power supply and compares it to the $V_{PVD}$ threshold. An interrupt can be generated when $V_{DD}/V_{DDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}/V_{DDA}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. ## 2.12 Voltage regulator The regulator has three operation modes: main (MR), low power (LPR) and power down. - MR is used in the nominal regulation mode (Run) - LPR is used in the Stop mode - Power down is used in Standby mode: the regulator output is in high impedance: the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost) This regulator is always enabled after reset. It is disabled in Standby mode, providing high impedance output. ## 2.13 Low-power modes The STM32F100xx value line supports three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. Stop mode Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode. The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output or the RTC alarm. #### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the Backup domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), a IWDG reset, a rising edge on the WKUP pin, or an RTC alarm occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. #### 2.14 DMA The flexible 7-channel general-purpose DMA is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA controller supports circular buffer management avoiding the generation of interrupts when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: SPI, DAC, I<sup>2</sup>C, USART, all timers and ADC. ## 2.15 RTC (real-time clock) and backup registers The RTC and the backup registers are supplied through a switch that takes power either on $V_{DD}$ supply when present or through the $V_{BAT}$ pin. The backup registers are ten 16-bit registers used to store 20 bytes of user application data when $V_{DD}$ power is not present. The real-time clock provides a set of continuously running counters which can be used with suitable software to provide a clock calendar function, and provides an alarm interrupt and a periodic interrupt. It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low power RC oscillator or the high-speed external clock divided by 128. The internal low power RC has a typical frequency of 40 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural crystal deviation. The RTC features a 32-bit programmable counter for long term measurement using the Compare register to generate an alarm. A 20-bit prescaler is used for the time base clock and is by default configured to generate a time base of 1 second from a clock at 32.768 kHz. ## 2.16 Timers and watchdogs The STM32F100xx devices include an advanced-control timer, six general-purpose timers, two basic timers and two watchdog timers. Table 3 compares the features of the advanced-control, general-purpose and basic timers. 57 Doc ID 16455 Rev 5 17/86 | Timer | Counter resolution | Counter<br>type | Prescaler factor | DMA request generation | Capture/compare channels | Complementary outputs | |------------------------|--------------------|-------------------------|---------------------------------------|------------------------|--------------------------|-----------------------| | TIM1 | 16-bit | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | Yes | | TIM2,<br>TIM3,<br>TIM4 | 16-bit | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | TIM15 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 2 | Yes | | TIM16,<br>TIM17 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 1 | Yes | | TIM6,<br>TIM7 | 16-bit | Up | Any integer between 1 and 65536 | Yes | 0 | No | Table 3. Timer feature comparison #### 2.16.1 Advanced-control timer (TIM1) The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on 6 channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The 4 independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) - One-pulse mode output If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%). The counter can be frozen in debug mode. Many features are shared with those of the standard TIM timers which have the same architecture. The advanced control timer can therefore work together with the TIM timers via the Timer Link feature for synchronization or event chaining. #### 2.16.2 General-purpose timers (TIM2, TIM3, TIM4, TIM15, TIM16 & TIM17) There are six synchronizable general-purpose timers embedded in the STM32F100xx devices (see *Table 3* for differences). Each general-purpose timers can be used to generate PWM outputs, or as simple time base. #### TIM2, TIM3, TIM4 STM32F100xx devices feature three synchronizable 4-channels general-purpose timers. These timers are based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They feature 4 independent channels each for input capture/output compare, PWM or one- pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages. The TIM2, TIM3, TIM4 general-purpose timers can work together or with the TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining. TIM2, TIM3, TIM4 all have independent DMA request generation. These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. Their counters can be frozen in debug mode. #### TIM15, TIM16 and TIM17 These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM15 has two independent channels, whereas TIM16 and TIM17 feature one single channel for input capture/output compare, PWM or one-pulse mode output. The TIM15, TIM16 and TIM17 timers can work together, and TIM15 can also operate with TIM1 via the Timer Link feature for synchronization or event chaining. TIM15 can be synchronized with TIM16 and TIM17. TIM15, TIM16, and TIM17 have a complementary output with dead-time generation and independent DMA request generation Their counters can be frozen in debug mode. #### 2.16.3 Basic timers TIM6 and TIM7 These timers are mainly used for DAC trigger generation. They can also be used as a generic 16-bit time base. #### 2.16.4 Independent watchdog The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. #### 2.16.5 Window watchdog The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. #### 2.16.6 SysTick timer This timer is dedicated for OS, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0. - Programmable clock source #### 2.17 I<sup>2</sup>C bus The I<sup>2</sup>C bus interface can operate in multimaster and slave modes. It can support standard and fast modes. It supports dual slave addressing (7-bit only) and both 7/10-bit addressing in master mode. A hardware CRC generation/verification is embedded. The interface can be served by DMA and it supports SM Bus 2.0/PM Bus. # 2.18 Universal synchronous/asynchronous receiver transmitter (USART) The STM32F100xx value line embeds three universal synchronous/asynchronous receiver transmitters (USART1, USART2 and USART3). The available USART interfaces communicate at up to 3 Mbit/s. They provide hardware management of the CTS and RTS signals, they support IrDA SIR ENDEC, the multiprocessor communication mode, the single-wire half-duplex communication mode and have LIN Master/Slave capability. The USART interfaces can be served by the DMA controller. ## 2.19 Serial peripheral interface (SPI) Up to two SPIs are able to communicate up to 12 Mbit/s in slave and master modes in full-duplex and simplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. Both SPIs can be served by the DMA controller. # 2.20 HDMI (high-definition multimedia interface) consumer electronics control (CEC) The STM32F100xx value line embeds a HDMI-CEC controller that provides hardware support of consumer electronics control (CEC) (Appendix supplement 1 to the HDMI standard). This protocol provides high-level control functions between all audiovisual products in an environment. It is specified to operate at low speeds with minimum processing and memory overhead. ## 2.21 GPIOs (general-purpose inputs/outputs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current-capable except for analog inputs. The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. ## 2.22 Remap capability This feature allows the use of a maximum number of peripherals in a given application. Indeed, alternate functions are available not only on the default pins but also on other specific pins onto which they are remappable. This has the advantage of making board design and port usage much more flexible. For details refer to *Table 4: STM32F100xx pin definitions*; it shows the list of remappable alternate functions and the pins onto which they can be remapped. See the STM32F10xxx reference manual for software considerations. ## 2.23 ADC (analog-to-digital converter) The 12-bit analog to digital converter has up to 16 external channels and performs conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. ## 2.24 DAC (digital-to-analog converter) The two 12-bit buffered DAC channels can be used to convert two digital signals into two analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in noninverting configuration. This dual digital Interface supports the following features: - two DAC converters: one for each output channel - up to 10-bit output - left or right data alignment in 12-bit mode - synchronized update capability - noise-wave generation - triangular-wave generation - dual DAC channels' independent or simultaneous conversions - DMA capability for each channel - external triggers for conversion - input voltage reference V<sub>REF+</sub> 577 Doc ID 16455 Rev 5 21/86 Eight DAC trigger inputs are used in the STM32F100xx. The DAC channels are triggered through the timer update outputs that are also connected to different DMA channels. ## 2.25 Temperature sensor The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 2 V < $V_{DDA}$ < 3.6 V. The temperature sensor is internally connected to the ADC1\_IN16 input channel which is used to convert the sensor output voltage into a digital value. ## 2.26 Serial wire JTAG debug port (SWJ-DP) The ARM SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. The JTAG TMS and TCK pins are shared respectively with SWDIO and SWCLK and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. **\_\_\_\_\_** ## 3 Pinouts and pin description Figure 3. STM32F100xx value line LQFP100 pinout 5/ Figure 4. STM32F100xx value line LQFP64 pinout Figure 5. STM32F100xx value line LQFP48 pinout Figure 6. STM32F100xx value line TFBGA64 ballout Table 4. STM32F100xx pin definitions | | and a Crimoti room pili dolliminolo | | | | | | | | | | | |---------|-------------------------------------|---------|--------|------------------------------------|---------------------|----------------------------|--------------------------------------------------|---------------------------------------|-------|--|--| | | Pi | ns | | | | l(2) | Main<br>function <sup>(3)</sup><br>(after reset) | Alternate functions <sup>(3)(4)</sup> | | | | | LQFP100 | LQFP64 | TFBGA64 | LQFP48 | Pin name | Type <sup>(1)</sup> | 1 / O level <sup>(2)</sup> | | Default | Remap | | | | 1 | - | - | - | PE2 | I/O | FT | PE2 | TRACECLK | | | | | 2 | - | | - | PE3 | I/O | FT | PE3 | TRACED0 | | | | | 3 | - | - | - | PE4 | I/O | FT | PE4 | TRACED1 | | | | | 4 | - | | - | PE5 | I/O | FT | PE5 | TRACED2 | | | | | 5 | - | - | - | PE6 | I/O | FT | PE6 | TRACED3 | | | | | 6 | 1 | B2 | 1 | V <sub>BAT</sub> | S | | V <sub>BAT</sub> | | | | | | 7 | 2 | A2 | 2 | PC13-TAMPER-<br>RTC <sup>(5)</sup> | I/O | | PC13 <sup>(6)</sup> | TAMPER-RTC | | | | 577 Doc ID 16455 Rev 5 25/86 Table 4. STM32F100xx pin definitions (continued) | Pins | | | | | (z) | | Alternate functions | (3)(4) | | |---------|--------|---------|--------|-----------------------------------|---------------------|----------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------| | LQFP100 | LQFP64 | TFBGA64 | LQFP48 | Pin name | Type <sup>(1)</sup> | I / O level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | 8 | 3 | A1 | 3 | PC14-<br>OSC32_IN <sup>(5)</sup> | I/O | | PC14 <sup>(6)</sup> | OSC32_IN | | | 9 | 4 | B1 | 4 | PC15-<br>OSC32_OUT <sup>(5)</sup> | I/O | | PC15 <sup>(6)</sup> | OSC32_OUT | | | 10 | - | 1 | 1 | $V_{\rm SS\_5}$ | S | | V <sub>SS_5</sub> | | | | 11 | - | - | 1 | V <sub>DD_5</sub> | S | | V <sub>DD_5</sub> | | | | 12 | 5 | C1 | 5 | OSC_IN | I | | OSC_IN | | | | 13 | 6 | D1 | 6 | OSC_OUT | 0 | | OSC_OUT | | | | 14 | 7 | E1 | 7 | NRST | I/O | | NRST | | | | 15 | 8 | E3 | 1 | PC0 | I/O | | PC0 | ADC1_IN10 | | | 16 | 9 | E2 | - | PC1 | I/O | | PC1 | ADC1_IN11 | | | 17 | 10 | F2 | 1 | PC2 | I/O | | PC2 | ADC1_IN12 | | | 18 | 11 | _(7) | 1 | PC3 | I/O | | PC3 | ADC1_IN13 | | | 19 | 12 | F1 | 8 | V <sub>SSA</sub> | S | | V <sub>SSA</sub> | | | | 20 | - | | | V <sub>REF-</sub> | S | | V <sub>REF</sub> - | | | | 21 | - | G1 | 1 | V <sub>REF+</sub> | S | | V <sub>REF+</sub> | | | | 22 | 13 | H1 | 9 | $V_{DDA}$ | S | | $V_{DDA}$ | | | | 23 | 14 | G2 | 10 | PA0-WKUP | I/O | | PA0 | WKUP / USART2_CTS <sup>(12)</sup> /<br>ADC1_IN0 / TIM2_CH1_ETR <sup>(12)</sup> | | | 24 | 15 | H2 | 11 | PA1 | I/O | | PA1 | USART2_RTS <sup>(12)</sup> / ADC1_IN1 /<br>TIM2_CH2 <sup>(12)</sup> | | | 25 | 16 | F3 | 12 | PA2 | I/O | | PA2 | USART2_TX <sup>(12)</sup> / ADC1_IN2 /<br>TIM2_CH3 <sup>(12)</sup> / TIM15_CH1 <sup>(12)</sup> | | | 26 | 17 | G3 | 13 | PA3 | I/O | | PA3 | USART2_RX <sup>(12)</sup> / ADC1_IN3 /<br>TIM2_CH4 <sup>(12)</sup> / TIM15_CH2 <sup>(12)</sup> | | | 27 | 18 | C2 | - | V <sub>SS_4</sub> | S | | V <sub>SS_4</sub> | | | | 28 | 19 | D2 | | $V_{DD\_4}$ | S | | $V_{DD_4}$ | | | | 29 | 20 | НЗ | 14 | PA4 | I/O | | PA4 | SPI1_NSS <sup>(12)</sup> /ADC1_IN4<br>USART2_CK <sup>(12)</sup> / DAC1_OUT | | | 30 | 21 | F4 | 15 | PA5 | I/O | | PA5 | SPI1_SCK <sup>(12)</sup> /ADC1_IN5 /<br>DAC2_OUT | | | 31 | 22 | G4 | 16 | PA6 | I/O | | PA6 | SPI1_MISO <sup>(12)</sup> /ADC1_IN6 /<br>TIM3_CH1 <sup>(12)</sup> | TIM1_BKIN /<br>TIM16_CH1 | | 32 | 23 | H4 | 17 | PA7 | I/O | | PA7 | SPI1_MOSI <sup>(12)</sup> /ADC1_IN7 /<br>TIM3_CH2 <sup>(12)</sup> | TIM1_CH1N /<br>TIM17_CH1 | | 33 | 24 | H5 | - | PC4 | I/O | | PC4 | ADC1_IN14 | | Table 4. STM32F100xx pin definitions (continued) | Iabi | Pi | | | | | | (continueu) | Alternate functions | (3)(4) | |---------|--------|---------|--------|-------------------|---------------------|----------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------| | LQFP100 | LQFP64 | TFBGA64 | LQFP48 | Pin name | Type <sup>(1)</sup> | I / O level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | 34 | 25 | H6 | • | PC5 | I/O | | PC5 | ADC1_IN15 | | | 35 | 26 | F5 | 18 | PB0 | 9 | | PB0 | ADC1_IN8/TIM3_CH3 <sup>(12)</sup> | TIM1_CH2N | | 36 | 27 | G5 | 19 | PB1 | I/O | | PB1 | ADC1_IN9/TIM3_CH4 <sup>(12)</sup> | TIM1_CH3N | | 37 | 28 | G6 | 20 | PB2 | I/O | FT | PB2/BOOT1 | | | | 38 | - | - | - | PE7 | I/O | FT | PE7 | | TIM1_ETR | | 39 | - | - | - | PE8 | I/O | FT | PE8 | | TIM1_CH1N | | 40 | - | | 1 | PE9 | I/O | FT | PE9 | | TIM1_CH1 | | 41 | - | - | 1 | PE10 | I/O | FT | PE10 | | TIM1_CH2N | | 42 | - | - | 1 | PE11 | I/O | FT | PE11 | | TIM1_CH2 | | 43 | - | | 1 | PE12 | I/O | FT | PE12 | | TIM1_CH3N | | 44 | - | - | 1 | PE13 | I/O | FT | PE13 | | TIM1_CH3 | | 45 | - | - | 1 | PE14 | I/O | FT | PE14 | | TIM1_CH4 | | 46 | - | - | 1 | PE15 | I/O | FT | PE15 | | TIM1_BKIN | | 47 | 29 | G7 | 21 | PB10 | I/O | FT | PB10 | I2C2_SCL <sup>(8)</sup> /USART3_TX <sup>(12)</sup> | TIM2_CH3 /<br>CEC | | 48 | 30 | H7 | 22 | PB11 | I/O | FT | PB11 | I2C2_SDA <sup>(8)</sup> /USART3_RX <sup>(12)</sup> | TIM2_CH4 | | 49 | 31 | D6 | 23 | V <sub>SS_1</sub> | S | | V <sub>SS_1</sub> | | | | 50 | 32 | E6 | 24 | V <sub>DD_1</sub> | S | | V <sub>DD_1</sub> | | | | 51 | 33 | Н8 | 25 | PB12 | I/O | FT | PB12 | SPI2_NSS <sup>(9)</sup> / I2C2_SMBA <sup>(8)</sup> /<br>TIM1_BKIN <sup>(12)</sup> /USART3_CK <sup>(12)</sup> | | | 52 | 34 | G8 | 26 | PB13 | I/O | FT | PB13 | SPI2_SCK <sup>(9)</sup> /TIM1_CH1N <sup>(12)</sup><br>USART3_CTS <sup>(12)</sup> | | | 53 | 35 | F8 | 27 | PB14 | I/O | FT | PB14 | SPI2_MISO <sup>(9)</sup> / TIM1_CH2N <sup>(12)</sup> / USART3_RTS <sup>(12)</sup> | TIM15_CH1 | | 54 | 36 | F7 | 28 | PB15 | I/O | FT | PB15 | SPI2_MOSI <sup>(9)</sup> / TIM1_CH3N /<br>TIM15_CH1N <sup>(12)</sup> | TIM15_CH2 | | 55 | - | - | | PD8 | I/O | FT | PD8 | | USART3_TX | | 56 | - | - | - | PD9 | I/O | FT | PD9 | | USART3_RX | | 57 | - | - | - | PD10 | I/O | FT | PD10 | | USART3_CK | | 58 | - | - | - | PD11 | I/O | FT | PD11 | | USART3_CTS | | 59 | - | - | - | PD12 | I/O | FT | PD12 | | TIM4_CH1 <sup>(10)</sup> /<br>USART3_RTS | | 60 | - | - | - | PD13 | I/O | FT | PD13 | | TIM4_CH2 <sup>(10)</sup> | | 61 | - | - | - | PD14 | I/O | FT | PD14 | | TIM4_CH3 <sup>(10)</sup> | 577 Doc ID 16455 Rev 5 Table 4. STM32F100xx pin definitions (continued) | Pins | | | • | | | | Alternate functions <sup>(3)(4)</sup> | | | | |---------|--------|------------|--------|----------------------|---------------------|----------------------------|--------------------------------------------------|--------------------------------------|----------------------------------------|--| | LQFP100 | LQFP64 | TFBGA64 | LQFP48 | Pin name | Type <sup>(1)</sup> | I / O level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | | 62 | - | - | - | PD15 | I/O | FT | PD15 | | TIM4_CH4 <sup>(10)</sup> | | | 63 | 37 | F6 | - | PC6 | I/O | FT | PC6 | | TIM3_CH1 | | | 64 | 38 | E7 | | PC7 | I/O | FT | PC7 | | TIM3_CH2 | | | 65 | 39 | E8 | | PC8 | I/O | FT | PC8 | | TIM3_CH3 | | | 66 | 40 | D8 | • | PC9 | I/O | FT | PC9 | | TIM3_CH4 | | | 67 | 41 | D7 | 29 | PA8 | I/O | FT | PA8 | USART1_CK / MCO /<br>TIM1_CH1 | | | | 68 | 42 | C7 | 30 | PA9 | I/O | FT | PA9 | USART1_TX <sup>(12)</sup> / TIM1_CH2 | TIM15_BKIN | | | 69 | 43 | C6 | 31 | PA10 | I/O | FT | PA10 | USART1_RX <sup>(12)</sup> / TIM1_CH3 | TIM17_BKIN | | | 70 | 44 | C8 | 32 | PA11 | I/O | FT | PA11 | USART1_CTS / TIM1_CH4 | | | | 71 | 45 | B8 | 33 | PA12 | I/O | FT | PA12 | USART1_RTS / TIM1_ETR | | | | 72 | 46 | A8 | 34 | PA13 | I/O | FT | JTMS-<br>SWDIO | | PA13 | | | 73 | | , | , | | | | Not connecte | ed | | | | 74 | 47 | D5 | 35 | V <sub>SS_2</sub> | S | | V <sub>SS_2</sub> | | | | | 75 | 48 | E5 | 36 | $V_{\mathrm{DD}\_2}$ | S | | V <sub>DD_2</sub> | | | | | 76 | 49 | A7 | 37 | PA14 | I/O | FT | JTCK/SWCL<br>K | | PA14 | | | 77 | 50 | A6 | 38 | PA15 | I/O | FT | JTDI | | TIM2_CH1_ETR<br>/ PA15/<br>SPI1_NSS | | | 78 | 51 | В7 | | PC10 | I/O | FT | PC10 | | USART3_TX | | | 79 | 52 | B6 | - | PC11 | I/O | FT | PC11 | | USART3_RX | | | 80 | 53 | C5 | | PC12 | I/O | FT | PC12 | | USART3_CK | | | 81 | 5 | C1 | 5 | PD0 | I/O | FT | OSC_IN <sup>(11)</sup> | | | | | 82 | 6 | D1 | 6 | PD1 | I/O | FT | OSC_OUT <sup>(11)</sup> | | | | | 83 | 54 | B5 | | PD2 | I/O | FT | PD2 | TIM3_ETR | | | | 84 | - | - | 1 | PD3 | I/O | FT | PD3 | | USART2_CTS | | | 85 | - | - | - | PD4 | I/O | FT | PD4 | | USART2_RTS | | | 86 | - | - | - | PD5 | I/O | FT | PD5 | | USART2_TX | | | 87 | - | - | - | PD6 | I/O | FT | PD6 | | USART2_RX | | | 88 | - | - | - | PD7 | I/O | FT | PD7 | | USART2_CK | | | 89 | 55 | <b>A</b> 5 | 39 | PB3 | I/O | FT | JTDO | | TIM2_CH2 / PB3<br>TRACESWO<br>SPI1_SCK | | Alternate functions(3)(4) **Pins** level<sup>(;</sup> Type<sup>(1)</sup> Main \_QFP100 TFBGA6 LQFP48 function<sup>(3)</sup> LQFP64 Pin name 0 (after reset) Default Remap PB4 / TIM3 CH1 56 A4 40 PB4 I/O FT **NJTRST** SPI1\_MISO TIM3 CH2/ 91 C4 41 PB5 I/O PB5 I2C1 SMBA / TIM16 BKIN 57 SPI1\_MOSI I2C1 SCL(12)/ TIM4 CH1(10)(12) 92 58 D3 42 PB6 I/O FT PB6 USART1 TX TIM16 CH1N I2C1\_SDA<sup>(12)</sup>/ TIM17\_CH1N PB7 FT PB7 USART1 RX 93 59 C3 43 I/O TIM4\_CH2<sup>(10)(12)</sup> 94 60 B4 44 BOOT0 1 BOOT0 TIM4 CH3<sup>(10)(12)</sup> / 95 61 В3 45 PB8 I/O FT PB8 I2C1\_SCL TIM16\_CH1<sup>(12)</sup> / CEC<sup>(12)</sup> TIM4\_CH4<sup>(10)(12)</sup> / 46 I/O 96 62 АЗ PB9 FT PB9 I2C1\_SDA TIM17\_CH1<sup>(12)</sup> TIM4 ETR(10) 97 PE<sub>0</sub> I/O FT PE0 PE1 I/O FT PE<sub>1</sub> 98 99 D4 47 $V_{SS\_3}$ S $\rm V_{SS\_3}$ 63 100 64 E4 48 $V_{DD_3}$ S $V_{DD_3}$ Table 4. STM32F100xx pin definitions (continued) - 1. I = input, O = output, S = supply, HiZ= high impedance. - 2. FT= 5 V tolerant. - Function availability depends on the chosen device. For devices having reduced peripheral counts, it is always the lower number of peripherals that is included. For example, if a device has only one SPI, two USARTs and two timers, they will be called SPI1, USART1 & USART2 and TIM2 & TIM 3, respectively. Refer to Table 2 on page 11. - 4. If several peripherals share the same I/O pin, to avoid conflict between these alternate functions only one peripheral should be enabled at a time through the peripheral clock enable bit (in the corresponding RCC peripheral clock enable register). - 5. PC13, PC14 and PC15 are supplied through the power switch and since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is restricted: the speed should not exceed 2 MHz with a maximum load of 30 pF and these IOs must *not* be used as a current source (e.g. to drive an LED). - 6. Main function after the first backup domain power-up. Later on, it depends on the contents of the Backup registers even after reset (because these registers are not reset by the main reset). For details on how to manage these IOs, refer to the Battery backup domain and BKP register description sections in the STM32F10xxx reference manual, available from the STMicroelectronics website: www.st.com. - $7. \quad \text{Unlike in the LQFP64 package, there is no PC3 in the TFBGA64 package. The $V_{REF+}$ functionality is provided instead.}$ - 8. I2C2 is not present on low-density value line devices. - 9. SPI2 is not present on low-density value line devices. - 10. TIM4 is not present on low-density value line devices. - 11. The pins number 2 and 3 in the VFQFPN36 package, 5 and 6 in the LQFP48 and LQFP64 packages and C1 and C2 in the TFBGA64 package are configured as OSC\_IN/OSC\_OUT after reset, however the functionality of PD0 and PD1 can be remapped by software on these pins. For more details, refer to the Alternate function I/O and debug configuration section in the STM32F10xxx reference manual. - 12. This alternate function can be remapped by software to some other port pins (if available on the used package). For more details, refer to the Alternate function I/O and debug configuration section in the STM32F10xxx reference manual, available from the STMicroelectronics website: www.st.com. 577 Doc ID 16455 Rev 5 ## 4 Memory mapping The memory map is shown in Figure 7. ## 5 Electrical characteristics #### 5.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 5.1.1 Minimum and maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ). #### 5.1.2 Typical values Unless otherwise specified, typical data are based on $T_A = 25$ °C, $V_{DD} = 3.3$ V (for the $2 \text{ V} \le V_{DD} \le 3.6$ V voltage range). They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\Sigma$ ). #### 5.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. #### 5.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 8. #### 5.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 9. ## 5.1.6 Power supply scheme Figure 10. Power supply scheme Caution: In Figure 10, the 4.7 $\mu$ F capacitor must be connected to $V_{DD3}$ . 4 #### 5.1.7 Current consumption measurement Figure 11. Current consumption measurement scheme ## 5.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 5: Voltage characteristics*, *Table 6: Current characteristics*, and *Table 7: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 5. Voltage characteristics | Symbol | Ratings | Min | Max | Unit | |---------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------|------| | V <sub>DD</sub> - V <sub>SS</sub> | External main supply voltage (including $V_{DDA}$ and $V_{DD}$ ) <sup>(1)</sup> $-0.3$ 4.0 | | 4.0 | | | V | Input voltage on five volt tolerant pin <sup>(2)</sup> | V <sub>SS</sub> - 0.3 | +5.5 | V | | V <sub>IN</sub> | Input voltage on any other pin <sup>(2)</sup> | V <sub>SS</sub> - 0.3 | V <sub>DD</sub> +0.3 | | | l∆V <sub>DDx</sub> l | Variations between different V <sub>DD</sub> power pins | | 50 | | | IV <sub>SSX</sub> - V <sub>SS</sub> I | Variations between all the different ground pins | | 50 | | | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | see Section 5.3.11: Absolute<br>maximum ratings (electrical<br>sensitivity) | | | <sup>1.</sup> All main power $(V_{DD}, V_{DDA})$ and ground $(V_{SS}, V_{SSA})$ pins must always be connected to the external power supply, in the permitted range. I<sub>INJ(PIN)</sub> must never be exceeded (see *Table 6: Current characteristics*). This is implicitly insured if V<sub>IN</sub> maximum is respected. If V<sub>IN</sub> maximum cannot be respected, the injection current must be limited externally to the I<sub>INJ(PIN)</sub> value. A positive injection is induced by V<sub>IN</sub>> V<sub>IN</sub>max while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. **Symbol** Ratings Max. Unit Total current into V<sub>DD</sub>/V<sub>DDA</sub> power lines (source)<sup>(1)</sup> 150 $I_{VDD}$ Total current out of V<sub>SS</sub> ground lines (sink)<sup>(1)</sup> 150 $I_{VSS}$ Output current sunk by any I/O and control pin 25 $I_{10}$ Output current source by any I/Os and control pin -25 Injected current on NRST pin ± 5 mA Injected current on High-speed external OSC\_IN and Low-± 5 I<sub>INJ(PIN)</sub> (2)(3) speed external OSC\_IN pins Injected current on the PA5, PA6 and PA7 pins<sup>(4)</sup> +5 / -0 Injected current on any other pin<sup>(4)</sup> ± 5 $\Sigma I_{\text{INJ(PIN)}}^{(2)}$ Total injected current (sum of all I/O and control pins)<sup>(4)</sup> ± 25 Table 6. Current characteristics Table 7. Thermal characteristics | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | TJ | Maximum junction temperature | 150 | °C | ## 5.3 Operating conditions #### 5.3.1 General operating conditions Table 8. General operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | |---------------------------------|-----------------------------------------|----------------------------|---------|-----|------| | f <sub>HCLK</sub> | Internal AHB clock frequency | | 0 | 24 | | | f <sub>PCLK1</sub> | Internal APB1 clock frequency | | 0 | 24 | MHz | | f <sub>PCLK2</sub> | Internal APB2 clock frequency | | 0 | 24 | | | V <sub>DD</sub> | Standard operating voltage | | 2 | 3.6 | V | | V <sub>DDA</sub> <sup>(1)</sup> | Analog operating voltage (ADC not used) | Must be the same potential | 2 | 3.6 | V | | VDDA`′ | Analog operating voltage (ADC used) | as V <sub>DD</sub> | 2.4 3.6 | | | All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. I<sub>INJ(PIN)</sub> must never be exceeded. This is implicitly insured if V<sub>IN</sub> maximum is respected. If V<sub>IN</sub> maximum cannot be respected, the injection current must be limited externally to the I<sub>INJ(PIN)</sub> value. A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. Negative injection disturbs the analog performance of the device. See note in Section 5.3.16: 12-bit ADC characteristics. <sup>4.</sup> When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterization with ΣI<sub>INJ(PIN)</sub> maximum current injection on four I/O port pins of the device. **Symbol Conditions** Min Max Unit **Parameter** 1.8 3.6 ٧ $V_{BAT}$ Backup operating voltage LQFP100 434 Power dissipation at T<sub>A</sub> = LQFP64 444 85 °C for suffix 6 or $T_A =$ mW $P_{D}$ TFBGA64 308 105 °C for suffix 7<sup>(2)</sup> LQFP48 363 Maximum power dissipation -40 85 Ambient temperature for 6 °C suffix version Low power dissipation<sup>(3)</sup> -40 105 TΑ Maximum power dissipation -40 105 Ambient temperature for 7 °С suffix version Low power dissipation<sup>(3)</sup> -40 125 6 suffix version -40 105 °С TJ Junction temperature range 7 suffix version -40 125 Table 8. General operating conditions (continued) ## 5.3.2 Operating conditions at power-up / power-down Subject to general operating conditions for T<sub>A</sub>. Table 9. Operating conditions at power-up / power-down | Symbol | Parameter | Min | Max | Unit | | |------------------|--------------------------------|-----|-----|------|--| | 1 | V <sub>DD</sub> rise time rate | 0 | 8 | пοΛ | | | <sup>I</sup> VDD | V <sub>DD</sub> fall time rate | 20 | 8 | μs/V | | #### 5.3.3 Embedded reset and power control block characteristics The parameters given in *Table 10* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 8*. <sup>1.</sup> When the ADC is used, refer to Table 41: ADC characteristics. If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see *Table 6.2: Thermal characteristics on page 80*). In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see Table 6.2: Thermal characteristics on page 80). Table 10. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-----------------------------------------------|-----------------------------|--------------------|------|------|------| | | | PLS[2:0]=000 (rising edge) | 2.1 | 2.18 | 2.26 | V | | | | PLS[2:0]=000 (falling edge) | 2 | 2.08 | 2.16 | V | | | | PLS[2:0]=001 (rising edge) | 2.19 | 2.28 | 2.37 | V | | | | PLS[2:0]=001 (falling edge) | 2.09 | 2.18 | 2.27 | V | | | | PLS[2:0]=010 (rising edge) | 2.28 | 2.38 | 2.48 | V | | | | PLS[2:0]=010 (falling edge) | 2.18 | 2.28 | 2.38 | V | | | | PLS[2:0]=011 (rising edge) | 2.38 | 2.48 | 2.58 | V | | V | Programmable voltage detector level selection | PLS[2:0]=011 (falling edge) | 2.28 | 2.38 | 2.48 | V | | V <sub>PVD</sub> | | PLS[2:0]=100 (rising edge) | 2.47 | 2.58 | 2.69 | V | | | | PLS[2:0]=100 (falling edge) | 2.37 | 2.48 | 2.59 | V | | | | PLS[2:0]=101 (rising edge) | 2.57 | 2.68 | 2.79 | V | | | | PLS[2:0]=101 (falling edge) | 2.47 | 2.58 | 2.69 | V | | | | PLS[2:0]=110 (rising edge) | 2.66 | 2.78 | 2.9 | V | | | | PLS[2:0]=110 (falling edge) | 2.56 | 2.68 | 2.8 | V | | | | PLS[2:0]=111 (rising edge) | 2.76 | 2.88 | 3 | V | | | | PLS[2:0]=111 (falling edge) | 2.66 | 2.78 | 2.9 | V | | V <sub>PVDhyst</sub> <sup>(2)</sup> | PVD hysteresis | | | 100 | | mV | | | Power on/power down | Falling edge | 1.8 <sup>(1)</sup> | 1.88 | 1.96 | V | | V <sub>POR/PDR</sub> | reset threshold | Rising edge | 1.84 | 1.92 | 2.0 | V | | V <sub>PDRhyst</sub> <sup>(2)</sup> | PDR hysteresis | | | 40 | | mV | | t <sub>RSTTEMPO</sub> <sup>(2)</sup> | Reset temporization | | 1.5 | 2.5 | 4.5 | ms | <sup>1.</sup> The product behavior is guaranteed by design down to the minimum $V_{\mbox{\scriptsize POR/PDR}}$ value. <sup>2.</sup> Guaranteed by design, not tested in production. #### 5.3.4 Embedded reference voltage The parameters given in *Table 11* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 8*. Table 11. Embedded internal reference voltage | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------|---------------------------------------------------------------|-----------------------------------|------|------|---------------------|--------| | V <sub>REFINT</sub> | Internal reference voltage | -40 °C < T <sub>A</sub> < +105 °C | 1.16 | 1.20 | 1.26 | V | | | | -40 °C < T <sub>A</sub> < +85 °C | 1.16 | 1.20 | 1.24 | V | | T <sub>S_vrefint</sub> (1) | ADC sampling time when reading the internal reference voltage | | | 5.1 | 17.1 <sup>(2)</sup> | μs | | V <sub>RERINT</sub> <sup>(2)</sup> | Internal reference voltage spread over the temperature range | V <sub>DD</sub> = 3 V ±10 mV | | | 10 | mV | | T <sub>Coeff</sub> <sup>(2)</sup> | Temperature coefficient | | | | 100 | ppm/°C | <sup>1.</sup> Shortest sampling time can be determined in the application by multiple iterations. #### 5.3.5 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 11: Current consumption measurement scheme*. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to Dhrystone 2.1 code. #### **Maximum current consumption** The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load) - All peripherals are disabled except if it is explicitly mentioned - Prefetch in on (reminder: this bit must be set before clock setting and bus prescaling) - When the peripherals are enabled $f_{PCLK1} = f_{HCLK}/2$ , $f_{PCLK2} = f_{HCLK}$ The parameters given in *Table 12* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 8*. <sup>2.</sup> Guaranteed by design, not tested in production. Table 12. Maximum current consumption in Run mode, code with data processing running from Flash | Symbol | Doromotor | Conditions | fuore | Ма | Unit | | |--------|----------------------------------------------------------|---------------------|--------|------------------------|-------------------------|------| | Symbol | Parameter | Conditions | fHCLK | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit | | | | 24 MHz | 15.4 | 15.7 | | | | | | peripherals enabled | 16 MHz | 11 | 11.5 | | | | Supply | | 8 MHz | 6.7 | 6.9 | mA | | IDD | Run mode | e | 24 MHz | 10.3 | 10.5 | IIIA | | | External clock <sup>(2)</sup> , all peripherals disabled | 16 MHz | 7.8 | 8.1 | | | | | | 8 MHz | 5.1 | 5.3 | | | <sup>1.</sup> Based on characterization, not tested in production. Table 13. Maximum current consumption in Run mode, code with data processing running from RAM | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Ma | Unit | | |-------------|----------------|---------------------------------------------------------|-------------------|------------------------|-------------------------|------| | Symbol | Parameter | | | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Oill | | | (0) | 24 MHz | 14.5 | 15 | | | | | | External clock <sup>(2)</sup> , all peripherals enabled | 16 MHz | 10 | 10.5 | | | | Supply current | | 8 MHz | 6 | 6.3 | m A | | in Run mode | in Run mode | (0) | 24MHz | 9.3 | 9.7 | mA | | | | External clock <sup>(2)</sup> all peripherals disabled | 16 MHz | 6.8 | 7.2 | | | | ۲ | periprioraio disabled | 8 MHz | 4.4 | 4.7 | | <sup>1.</sup> Based on characterization, tested in production at $V_{DD}$ max, $f_{HCLK}$ max. <sup>2.</sup> External clock is 8 MHz and PLL is on when $f_{HCLK} > 8$ MHz. <sup>2.</sup> External clock is 8 MHz and PLL is on when $f_{HCLK} > 8$ MHz. Figure 12. Maximum current consumption in Run mode versus frequency (at 3.6 V) - code with data processing running from RAM, peripherals enabled Figure 13. Maximum current consumption in Run mode versus frequency (at 3.6 V) - code with data processing running from RAM, peripherals disabled Table 14. STM32F100xxB maximum current consumption in Sleep mode, code running from Flash or RAM | Symbol | Parameter | Conditions | 4 | Ma | ıx <sup>(1)</sup> | Unit | | |-----------------|----------------|----------------------------------------------------------|--------|------------------------|-------------------------|------|--| | Symbol | Parameter | Conditions | fHCLK | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | | | | | Supply current | External clock <sup>(2)</sup> all peripherals enabled | 24 MHz | 9.6 | 10 | | | | | | | 16 MHz | 7.1 | 7.5 | | | | | | | 8 MHz | 4.5 | 4.8 | m 1 | | | I <sub>DD</sub> | in Sleep mode | External clock <sup>(2)</sup> , all peripherals disabled | 24 MHz | 3.8 | 4 | mA | | | | | | 16 MHz | 3.3 | 3.5 | | | | | | | 8 MHz | 2.7 | 3 | | | <sup>1.</sup> Based on characterization, tested in production at V<sub>DD</sub> max and f<sub>HCLK</sub> max with peripherals enabled. External clock is 8 MHz and PLL is on when f<sub>HCLK</sub> > 8 MHz. 577 Doc ID 16455 Rev 5 39/86 Table 15. Typical and maximum current consumptions in Stop and Standby modes | | | | | Typ <sup>(1)</sup> | - | M | ах | | |----------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|---------------------------|----------------------------|------| | Symbol | Parameter | Conditions | V <sub>DD</sub> /V <sub>BAT</sub><br>= 2.0 V | V <sub>DD</sub> /V <sub>BAT</sub><br>= 2.4 V | V <sub>DD</sub> /V <sub>BAT</sub><br>= 3.3 V | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit | | | Supply current<br>in Stop mode | Regulator in Run mode,<br>Low-speed and high-speed<br>internal RC oscillators and high-<br>speed oscillator OFF (no<br>independent watchdog) | | 23.5 | 24 | 190 | 350 | | | I <sub>DD</sub> | | Regulator in Low-Power mode,<br>Low-speed and high-speed<br>internal RC oscillators and high-<br>speed oscillator OFF (no<br>independent watchdog) | | 13.5 | 14 | 170 | 330 | | | | | Low-speed internal RC oscillator and independent watchdog ON | | 2.6 | 3.4 | ı | 1 | μΑ | | | Supply current in Standby | Low-speed internal RC oscillator ON, independent watchdog OFF | | 2.4 | 3.2 | ı | 1 | | | mode | Low-speed internal RC oscillator<br>and independent watchdog OFF,<br>low-speed oscillator and RTC<br>OFF | | 1.7 | 2 | 4 | 5 | | | | I <sub>DD_VBAT</sub> | Backup<br>domain supply<br>current | Low-speed oscillator and RTC<br>ON | 0.9 | 1.1 | 1.4 | 1.9 | 2.2 | | <sup>1.</sup> Typical values are measured at $T_A$ = 25 °C. Figure 14. Typical current consumption on $V_{BAT}$ with RTC on vs. temperature at different $V_{BAT}$ values Figure 15. Typical current consumption in Stop mode with regulator in Run mode versus temperature at $V_{DD}$ = 3.3 V and 3.6 V Figure 16. Typical current consumption in Stop mode with regulator in Low-power mode versus temperature at $V_{DD}$ = 3.3 V and 3.6 V 3.5 3 2.5 Consumption (µA) 2 3.3 V --- 3.6 V 1.5 0.5 0 -45 °C 25 °C 85 °C 105 °C Temperature (°C) ai17283 Figure 17. Typical current consumption in Standby mode versus temperature at $V_{DD}$ = 3.3 V and 3.6 V #### Typical current consumption The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load) - All peripherals are disabled except if it is explicitly mentioned - When the peripherals are enabled $f_{PCLK1} = f_{HCLK}/4$ , $f_{PCLK2} = f_{HCLK}/2$ , $f_{ADCCLK} = f_{PCLK2}/4$ The parameters given in *Table 16* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 8*. Typical current consumption in Run mode, code with data processing Table 16. running from Flash | | | | | Typical | values <sup>(1)</sup> | | | |-----------------|-----------|---------------------------------------------------------------------------------|-------------------|----------------------------------------|--------------------------|------|-----| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | All peripherals enabled <sup>(2)</sup> | All peripherals disabled | Unit | | | | | | 24 MHz | 12.8 | 9.3 | | | | | | | 16 MHz | 9.3 | 6.6 | | | | | e | | 8 MHz | 5.1 | 3.9 | | | | | | Running on high-speed<br>external clock with an<br>8 MHz crystal <sup>(3)</sup> | 4 MHz | 3.2 | 2.5 | | | | | | | 2 MHz | 2.1 | 1.75 | | | | | | | 1 | | 1 MHz | 1.55 | 1.4 | | | | | 500 kHz | 1.3 | 1.2 | | | | | | | 125 kHz | 1.1 | 1.05 | mA | | | I <sub>DD</sub> | Run mode | | 24 MHz | 12.2 | 8.6 | IIIA | | | | | | 16 MHz | 8.5 | 6 | | | | | | | 8 MHz | 4.6 | 3.3 | | | | | | Running on high-speed | 4 MHz | 2.6 | 1.9 | | | | | | internal RC (HSI) | 2 MHz | 1.5 | 1.15 | | | | | | | 1 MHz | 0.9 | 0.8 | | | | | | | 500 kHz | 0.65 | 0.6 | | | | | | | 125 kHz | 0.45 | 0.43 | | | <sup>1.</sup> Typical values are measures at $T_A$ = 25 °C, $V_{DD}$ = 3.3 V. <sup>2.</sup> Add an additional power consumption of 0.8 mA for the ADC and of 0.5 mA for the DAC analog part. In applications, this consumption occurs only while the ADC is on (ADON bit is set in the ADC\_CR2 register). <sup>3.</sup> An 8 MHz crystal is used as the external clock source. The AHB prescaler is used to reduce the frequency when $f_{HCLK} < 8$ MHz, the PLL is used when $f_{HCLK} > 8$ MHz. Typical values(1) Symbol **Parameter Conditions** Unit f<sub>HCLK</sub> All peripherals | All peripherals enabled<sup>(2)</sup> disabled 24 MHz 7.3 2.6 16 MHz 5.2 2 8 MHz 1.3 2.8 Running on high-speed 4 MHz 2 1.1 external clock with an 2 MHz 1.5 1.1 8 MHz crystal<sup>(3)</sup> 1 MHz 1.25 1 500 kHz 1.1 1 Supply 125 kHz 1.05 0.95 current in mA $I_{DD}$ Sleep 24 MHz 6.65 1.9 mode 16 MHz 4.5 1.4 8 MHz 2.2 0.7 4 MHz 0.55 1.35 Running on high-speed internal RC (HSI) 2 MHz 0.85 0.45 1 MHz 0.6 0.41 500 kHz 0.5 0.39 125 kHz 0.4 0.37 Table 17. Typical current consumption in Sleep mode, code running from Flash or RAM #### On-chip peripheral current consumption The current consumption of the on-chip peripherals is given in *Table 18*. The MCU is placed under the following conditions: - all I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load) - all peripherals are disabled unless otherwise mentioned - the given value is calculated by measuring the current consumption - with all peripherals clocked off - with only one peripheral clocked on - ambient operating temperature and V<sub>DD</sub> supply voltage conditions summarized in Table 5. <sup>1.</sup> Typical values are measures at $T_A$ = 25 °C, $V_{DD}$ = 3.3 V. <sup>2.</sup> Add an additional power consumption of 0.8 mA for the ADC and of 0.5 mA for the DAC analog part. In applications, this consumption occurs only while the ADC is on (ADON bit is set in the ADC\_CR2 register). <sup>3.</sup> An 8 MHz crystal is used as the external clock source. The AHB prescaler is used to reduce the frequency when $f_{HCLK} > 8$ MHz, the PLL is used when $f_{HCLK} > 8$ MHz. Table 18. Peripheral current consumption | | Peripheral | Typical consumption at 25 °C <sup>(1)</sup> | Unit | |------|---------------------|---------------------------------------------|------| | | TIM2 | 0.52 | | | | TIM3 | 0.46 | | | | TIM4 | 0.5 | | | | TIM6 | 0.125 | | | | TIM7 | 0.19 | | | | DAC | 0.5 <sup>(2)</sup> | | | APB1 | WWDG | 0.13 | | | | SPI2 | 0.2 | | | | USART2 | 0.38 | | | | USART3 | 0.32 | | | | I2C1 | 0.27 | | | | I2C2 | 0.28 | | | | HDMI CEC | 0.16 | mA | | | GPIO A | 0.25 | | | | GPIO B | 0.12 | | | | GPIO C | 0.18 | | | | GPIO D | 0.15 | | | | GPIO E | 0.15 | | | APB2 | ADC1 <sup>(3)</sup> | 1.15 | | | APB2 | SPI1 | 0.12 | | | | USART1 | 0.27 | | | | TIM1 | 0.63 | | | | TIM15 | 0.33 | | | | TIM16 | 0.26 | | | | TIM17 | 0.25 | | <sup>1.</sup> $f_{HCLK} = f_{APB1} = f_{APB2} = 24$ MHz, default prescaler value for each peripheral. #### 5.3.6 External clock source characteristics #### High-speed external user clock generated from an external source The characteristics given in *Table 19* result from tests performed using an high-speed external clock source, and under the ambient temperature and supply voltage conditions summarized in *Table 8*. <sup>2.</sup> Specific conditions for DAC: EN1 bit in DAC\_CR register set to 1. <sup>3.</sup> Specific conditions for ADC: $f_{HCLK} = 24$ MHz, $f_{APB1} = f_{APB2} = f_{HCLK}$ , $f_{ADCCLK} = f_{APB2}/2$ , ADON bit in the ADC\_CR2 register is set to 1. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------------------------------|-----------------------------------------------------|----------------------------------|--------------------|-----|--------------------|------| | f <sub>HSE_ext</sub> | User external clock source frequency <sup>(1)</sup> | | 1 | 8 | 24 | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage <sup>(1)</sup> | | 0.7V <sub>DD</sub> | | V <sub>DD</sub> | V | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage <sup>(1)</sup> | | V <sub>SS</sub> | | 0.3V <sub>DD</sub> | V | | $\begin{array}{c} t_{\text{w(HSE)}} \\ t_{\text{w(HSE)}} \end{array}$ | OSC_IN high or low time <sup>(1)</sup> | | 16 | | | ns | | t <sub>r(HSE)</sub><br>t <sub>f(HSE)</sub> | OSC_IN rise or fall time <sup>(1)</sup> | | | | 20 | 113 | | C <sub>in(HSE)</sub> | OSC_IN input capacitance <sup>(1)</sup> | | | 5 | | pF | | DuCy <sub>(HSE)</sub> | Duty cycle <sup>(1)</sup> | | 45 | | 55 | % | | IL | OSC_IN Input leakage current | $V_{SS} \leq V_{IN} \leq V_{DD}$ | | | ±1 | μΑ | Table 19. High-speed external user clock characteristics ### Low-speed external user clock generated from an external source The characteristics given in *Table 20* result from tests performed using an low-speed external clock source, and under the ambient temperature and supply voltage conditions summarized in *Table 8*. Table 20. Low-speed external user clock characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------|------------------------------------------------------|----------------------------------|--------------------|--------|--------------------|------| | f <sub>LSE_ext</sub> | User external clock source frequency <sup>(1)</sup> | | | 32.768 | 1000 | kHz | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage <sup>(1)</sup> | | 0.7V <sub>DD</sub> | | $V_{DD}$ | · V | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage <sup>(1)</sup> | | V <sub>SS</sub> | | 0.3V <sub>DD</sub> | V | | t <sub>w(LSE)</sub> | OSC32_IN high or low time <sup>(1)</sup> | | 450 | | | ns | | $t_{r(LSE)} \ t_{f(LSE)}$ | OSC32_IN rise or fall time <sup>(1)</sup> | | | | 50 | 115 | | C <sub>in(LSE)</sub> | OSC32_IN input capacitance <sup>(1)</sup> | | | 5 | | pF | | DuCy <sub>(LSE)</sub> | Duty cycle <sup>(1)</sup> | | 30 | | 70 | % | | ΙL | OSC32_IN Input leakage current | $V_{SS} \leq V_{IN} \leq V_{DD}$ | | | ±1 | μΑ | <sup>1.</sup> Guaranteed by design, not tested in production. <sup>1.</sup> Guaranteed by design, not tested in production. Figure 18. High-speed external clock source AC timing diagram Figure 19. Low-speed external clock source AC timing diagram #### High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 24 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 21*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|-----|-----|------| | f <sub>OSC_IN</sub> | Oscillator frequency | | 4 | 8 | 24 | MHz | | $R_{F}$ | Feedback resistor | | | 200 | | kΩ | | C <sub>L1</sub><br>C <sub>L2</sub> <sup>(3)</sup> | Recommended load capacitance versus equivalent serial resistance of the crystal (R <sub>S</sub> ) <sup>(4)</sup> | $R_S = 30 \Omega$ | | 30 | | pF | | i <sub>2</sub> | HSE driving current | $V_{DD} = 3.3 \text{ V}$<br>$V_{IN} = V_{SS} \text{ with } 30 \text{ pF}$<br>load | | | 1 | mA | | 9 <sub>m</sub> | Oscillator transconductance | Startup | 25 | | | mA/V | | t <sub>SU(HSE)</sub> | Startup time | V <sub>DD</sub> is stabilized | | 2 | | ms | Table 21. HSE 4-24 MHz oscillator characteristics<sup>(1)(2)</sup> - 1. Resonator characteristics given by the crystal/ceramic resonator manufacturer. - 2. Based on characterization, not tested in production. - 3. It is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator. C<sub>L1</sub> and C<sub>L2</sub> are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of C<sub>L1</sub> and C<sub>L2</sub>. PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing C<sub>L1</sub> and C<sub>L2</sub>. - 4. The relatively low value of the RF resistor offers a good protection against issues resulting from use in a humid environment, due to the induced leakage and the bias condition change. However, it is recommended to take this point into account if the MCU is used in tough humidity conditions. - t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer Figure 20. Typical application with an 8 MHz crystal 1. $R_{\text{EXT}}$ value depends on the crystal characteristics. #### Low-speed external clock generated from a crystal/ceramic resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 22*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). Note: For $C_{L1}$ and $C_{L2}$ it is recommended to use high-quality ceramic capacitors in the 5 pF to 15 pF range selected to match the requirements of the crystal or resonator. $C_{L1}$ and $C_{L2}$ , are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . Load capacitance $C_L$ has the following formula: $C_L = C_{L1} \times C_{L2} / (C_{L1} + C_{L2}) + C_{stray}$ where $C_{stray}$ is the pin capacitance and board or trace PCB-related capacitance. Typically, it is between 2 pF and 7 pF. Caution: To avoid exceeding the maximum value of $C_{L1}$ and $C_{L2}$ (15 pF) it is strongly recommended to use a resonator with a load capacitance $C_L \le 7$ pF. Never use a resonator with a load capacitance of 12.5 pF. **Example:** if you choose a resonator with a load capacitance of $C_L = 6$ pF, and $C_{stray} = 2$ pF, then $C_{L1} = C_{L2} = 8$ pF. Table 22. LSE oscillator characteristics $(f_{LSE} = 32.768 \text{ kHz})^{(1)}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----|-----|-----|---------------| | R <sub>F</sub> | Feedback resistor | | | 5 | | МΩ | | C <sub>L1</sub><br>C <sub>L2</sub> <sup>(2)</sup> | Recommended load capacitance versus equivalent serial resistance of the crystal (R <sub>S</sub> ) <sup>(3)</sup> | R <sub>S</sub> = 30 KΩ | | | 15 | pF | | l <sub>2</sub> | LSE driving current | $V_{DD} = 3.3 \text{ V}$ $V_{IN} = V_{SS}$ | | | 1.4 | μΑ | | 9 <sub>m</sub> | Oscillator transconductance | | 5 | | | μ <b>A</b> /V | | t <sub>SU(LSE)</sub> <sup>(4)</sup> | Startup time | $V_{\mathrm{DD}}$ is stabilized | | 3 | | S | - 1. Based on characterization, not tested in production. - 2. Refer to the note and caution paragraphs above the table. - The oscillator selection can be optimized in terms of supply current using an high quality resonator with small R<sub>S</sub> value for example MSIV-TIN32.768 kHz. Refer to crystal manufacturer for more details - t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer Figure 21. Typical application with a 32.768 kHz crystal 57 Doc ID 16455 Rev 5 #### 5.3.7 Internal clock source characteristics The parameters given in Table 23 are derived from tests performed under the ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in Table 8. #### High-speed internal (HSI) RC oscillator HSI oscillator characteristics(1) Table 23. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|-------------------------------------------|-------------------------------|------|-----|-----|------| | f <sub>HSI</sub> | Frequency | | | 8 | | MHz | | | | $T_A = -40$ to 105 °C | -2.7 | | 3 | % | | 400 | ACC A (1 C - - - | T <sub>A</sub> = -10 to 85 °C | -2 | | 2.5 | % | | ACC <sub>HSI</sub> | Accuracy of HSI oscillator <sup>(2)</sup> | T <sub>A</sub> = 0 to 70 °C | -2 | | 2.5 | % | | | | T <sub>A</sub> = 25 °C | -0.7 | | 1 | % | | t <sub>su(HSI)</sub> | HSI oscillator startup time | | 1 | | 2 | μs | | I <sub>DD(HSI)</sub> | HSI oscillator power consumption | | | 80 | 100 | μA | <sup>1.</sup> $V_{DD} = 3.3 \text{ V}$ , $T_A = -40 \text{ to } 105 \,^{\circ}\text{C}$ oC unless otherwise specified. #### Low-speed internal (LSI) RC oscillator LSI oscillator characteristics (1) Table 24. | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------------------------|-----|------|-----|------| | f <sub>LSI</sub> | Frequency | 30 | 40 | 60 | kHz | | $\Delta f_{LSI(T)}$ | Temperature-related frequency drift <sup>(2)</sup> | -9 | | 9 | % | | t <sub>su(LSI)</sub> (3) | LSI oscillator startup time | | | 85 | μs | | I <sub>DD(LSI)</sub> <sup>(3)</sup> | LSI oscillator power consumption | | 0.65 | 1.2 | μΑ | <sup>1.</sup> $V_{DD} = 3 \text{ V}$ , $T_A = -40 \text{ to } 105 \,^{\circ}\text{C}$ or unless otherwise specified. #### Wakeup time from low-power mode The wakeup times given in Table 25 are measured on a wakeup phase with an 8-MHz HSI RC oscillator. The clock source used to wake up the device depends from the current operating mode: - Stop or Standby mode: the clock source is the RC oscillator - Sleep mode: the clock source is the clock that was set before entering Sleep mode. All timings are derived from tests performed under the ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in Table 8. Doc ID 16455 Rev 5 50/86 <sup>2.</sup> Based on characterization, not tested in production. <sup>2.</sup> Based on characterization, not tested in production. <sup>3.</sup> Guaranteed by design, not tested in production. Table 25. Low-power mode wakeup timings | Symbol | Parameter | Тур | Unit | |-------------------------------------|-----------------------------------------------------|-----|------| | t <sub>WUSLEEP</sub> (1) | Wakeup from Sleep mode | 1.8 | μs | | + (1) | Wakeup from Stop mode (regulator in run mode) | 3.6 | 110 | | twustop <sup>(1)</sup> | Wakeup from Stop mode (regulator in low-power mode) | 5.4 | μs | | t <sub>WUSTDBY</sub> <sup>(1)</sup> | Wakeup from Standby mode | 50 | μs | The wakeup times are measured from the wakeup event to the point at which the user application code reads the first instruction. #### 5.3.8 PLL characteristics The parameters given in *Table 26* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 8*. Table 26. PLL characteristics | Cumbal | Parameter | | Unit | | | |----------------------|--------------------------------|--------------------|------|--------------------|------| | Symbol | Parameter | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Onit | | f | PLL input clock <sup>(2)</sup> | 1 | 8.0 | 24 | MHz | | f <sub>PLL_IN</sub> | PLL input clock duty cycle | 40 | | 60 | % | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 16 | | 24 | MHz | | t <sub>LOCK</sub> | PLL lock time | | | 200 | μs | | Jitter | Cycle-to-cycle jitter | | | 300 | ps | <sup>1.</sup> Based on device characterization, not tested in production. <sup>2.</sup> Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by $f_{\text{PLL\_OUT}}$ . ## 5.3.9 Memory characteristics ## Flash memory The characteristics are given at $T_A = -40$ to 105 °C unless otherwise specified. Table 27. Flash memory characteristics | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |--------------------|-------------------------|----------------------------------------------------------------------------|--------------------|------|--------------------|------| | t <sub>prog</sub> | 16-bit programming time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 40 | 52.5 | 70 | μs | | t <sub>ERASE</sub> | Page (1 KB) erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | | 40 | ms | | t <sub>ME</sub> | Mass erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | | 40 | ms | | | | Read mode<br>f <sub>HCLK</sub> = 24 MHz, V <sub>DD</sub> = 3.3 V | | | 20 | mA | | I <sub>DD</sub> | Supply current | Write / Erase modes<br>f <sub>HCLK</sub> = 24 MHz, V <sub>DD</sub> = 3.3 V | | | 5 | mA | | | | Power-down mode / Halt,<br>V <sub>DD</sub> = 3.0 to 3.6 V | | | 50 | μΑ | | V <sub>prog</sub> | Programming voltage | | 2 | | 3.6 | V | <sup>1.</sup> Guaranteed by design, not tested in production. Table 28. Flash memory endurance and data retention | Symbol | Parameter | Conditions | Value | | | Unit | |------------------|----------------|-----------------------------------------------------------------------------------------|--------------------|-----|-----|---------| | | Farameter | | Min <sup>(1)</sup> | Тур | Max | Oill | | N <sub>END</sub> | Endurance | $T_A = -40$ to +85 °C (6 suffix versions)<br>$T_A = -40$ to +105 °C (7 suffix versions) | 10 | | | kcycles | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | | | | | t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | | | Years | | | | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20 | | | | <sup>1.</sup> Based on characterization not tested in production. <sup>2.</sup> Cycling performed over the whole temperature range. #### 5.3.10 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. #### Functional EMS (Electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 29*. They are based on the EMS levels and classes defined in application note AN1709. Table 29. EMS characteristics | Symbol | Parameter | Conditions | Level/Class | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ = 3.3 V, $T_A$ = +25 °C, $f_{HCLK}$ = 24 MHz, LQFP100 package, conforms to IEC 61000-4-2 | 2B | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD} = 3.3$ V, $T_A = +25$ °C, $f_{HCLK} = 24$ MHz, LQFP100 package, conforms to IEC 61000-4-4 | 4A | #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and pre qualification tests in relation with the EMC level requested for his application. #### Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) #### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). Doc ID 16455 Rev 5 53/86 #### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device is monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. Table 30. EMI characteristics | Symbol | Parameter | Conditions | Monitored frequency band | Max vs. [f <sub>HSE</sub> /f <sub>HCLK</sub> ]<br>8/24 MHz | Unit | |-----------------------|------------|--------------------|--------------------------|------------------------------------------------------------|------| | | | compliant with SAE | 0.1 MHz to 30 MHz | 9 | | | C | Dook lovel | | 30 MHz to 130 MHz | 16 | dΒμV | | S <sub>EMI</sub> Peak | reak level | | 130 MHz to 1GHz | 19 | | | | | J1752/3 | SAE EMI Level | 4 | - | ## 5.3.11 Absolute maximum ratings (electrical sensitivity) Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts $\times$ (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. Table 31. ESD absolute maximum ratings | Symbol | Ratings | Conditions | Class | Maximum value <sup>(1)</sup> | Unit | |-----------------------|-------------------------------------------------------|---------------------------------------------------|-------|------------------------------|------| | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | T <sub>A</sub> = +25 °C conforming to JESD22-A114 | 2 | 2000 | V | | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C conforming to JESD22-C101 | II | 500 | V | <sup>1.</sup> Based on characterization results, not tested in production. #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD78 IC latch-up standard. Table 32. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|-----------------------------------------------|------------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78 | II level A | #### 5.3.12 I/O port characteristics #### General input/output characteristics Unless otherwise specified, the parameters given in *Table 33* are derived from tests performed under the conditions summarized in *Table 8*. All I/Os are CMOS and TTL compliant. Table 33. I/O static characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|----------------------------------------------------------------|-------------------------------------------------|-----------------------------------|-----|------------------------------------|------| | V | Standard I/O input low level voltage | | -0.5 | | 0.28 (V <sub>DD</sub> -2)<br>+0.8 | | | V <sub>IL</sub> | I/O FT <sup>(1)</sup> input low level voltage | | -0.5 | | 0.32 (V <sub>DD</sub> -2)<br>+0.75 | v | | V | Standard I/O input high level voltage | | 0.41 (V <sub>DD</sub> -2)<br>+1.3 | | V <sub>DD</sub> +0.5 | | | V <sub>IH</sub> | I/O FT <sup>(1)</sup> input high level voltage | | 0.42 (V <sub>DD</sub> -2)<br>+1 | | 5.5 | | | V | Standard I/O Schmitt trigger voltage hysteresis <sup>(2)</sup> | | 200 | | | mV | | V <sub>hys</sub> | I/O FT Schmitt trigger voltage hysteresis <sup>(2)</sup> | | 5% V <sub>DD</sub> <sup>(3)</sup> | | | mV | | | Input leakage current <sup>(4)</sup> | $V_{SS} \le V_{IN} \le V_{DD}$<br>Standard I/Os | | | ±1 | | | l <sub>lkg</sub> | imput leakage current(*/ | V <sub>IN</sub> = 5 V<br>I/O FT | | | 3 | μΑ | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(5)</sup> | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | kΩ | | R <sub>PD</sub> | Weak pull-down equivalent resistor <sup>(5)</sup> | $V_{IN} = V_{DD}$ | 30 | 40 | 50 | kΩ | | C <sub>IO</sub> | I/O pin capacitance | | | 5 | | pF | - 1. FT = 5V tolerant. To sustain a voltage higher than $V_{DD}+0.5$ the internal pull-up/pull-down resistors must be disabled. - 2. Hysteresis voltage between Schmitt trigger switching levels. Guaranteed by design, not tested in production. - 3. With a minimum of 100 mV. - 4. Leakage could be higher than max. if negative current is injected on adjacent pins. - Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimum (~10% order). All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in *Figure 22* and *Figure 23* for standard I/Os, and in *Figure 24* and *Figure 25* for 5 V tolerant I/Os. Figure 22. Standard I/O input characteristics - CMOS port Figure 23. Standard I/O input characteristics - TTL port Figure 24. 5 V tolerant I/O input characteristics - CMOS port #### **Output driving current** The GPIOs (general-purpose inputs/outputs) can sink or source up to $\pm 8$ mA, and sink or source up to $\pm 20$ mA (with a relaxed $V_{OL}/V_{OH}$ ). In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 5.2*: - The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDD</sub> (see *Table 6*). - The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating I<sub>VSS</sub> (see *Table 6*). #### **Output voltage levels** Unless otherwise specified, the parameters given in *Table 34* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 8*. All I/Os are CMOS and TTL compliant. Table 34. Output voltage characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------|----------------------|-----|----------| | V <sub>OL</sub> <sup>(1)</sup> | Output Low level voltage for an I/O pin when 8 pins are sunk at the same time | TTL port, | | 0.4 | V | | V <sub>OH</sub> <sup>(2)</sup> | Output High level voltage for an I/O pin when 8 pins are sourced at the same time | 2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -0.4 | | V | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at the same time | CMOS port | | 0.4 | V | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at the same time | $I_{IO} = +8 \text{ mA}$<br>2.7 V < $V_{DD}$ < 3.6 V | 2.4 | | <b>v</b> | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at the same time | I <sub>IO</sub> = +20 mA <sup>(3)</sup> | | 1.3 | V | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at the same time | 2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -1.3 | | V | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at the same time | $I_{IO} = +6 \text{ mA}^{(3)}$ | | 0.4 | V | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at the same time | 2 V < V <sub>DD</sub> < 2.7 V | V <sub>DD</sub> -0.4 | | V | The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 6* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>. **577** <sup>2.</sup> The $I_{IO}$ current sourced by the device must always respect the absolute maximum rating specified in Table 6 and the sum of $I_{IO}$ (I/O ports and control pins) must not exceed $I_{VDD}$ . <sup>3.</sup> Based on characterization data, not tested in production. #### Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 26* and *Table 35*, respectively. Unless otherwise specified, the parameters given in Table~35 are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in Table~8. Table 35. I/O AC characteristics<sup>(1)</sup> | MODEx<br>[1:0] bit<br>value <sup>(1)</sup> | Symbol | Parameter | Conditions | Max | Unit | |--------------------------------------------|----------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|--------------------|------| | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | 2 <sup>(3)</sup> | MHz | | 10 | t <sub>f(IO)out</sub> | Output high to low level fall time | C _ 50 pE V _ 2 V to 2 6 V | 125 <sup>(3)</sup> | ns | | | t <sub>r(IO)out</sub> Output low to high lev | Output low to high level rise time | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | 125 <sup>(3)</sup> | 115 | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | 10 <sup>(3)</sup> | MHz | | 01 t <sub>f(IC</sub> | t <sub>f(IO)out</sub> | Output high to low level fall time | C <sub>I</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | 25 <sup>(3)</sup> | no | | | t <sub>r(IO)out</sub> | Output low to high level rise time | O <sub>L</sub> = 30 μr, ν <sub>DD</sub> = 2 ν to 3.6 ν | 25 <sup>(3)</sup> | ns | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | 24 | MHz | | | | | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | 5 <sup>(3)</sup> | | | | t <sub>f(IO)out</sub> | Output high to low level fall time | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | 8 <sup>(3)</sup> | | | 11 | | | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$ | 12 <sup>(3)</sup> | ns | | | | | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | 5 <sup>(3)</sup> | 115 | | | t <sub>r(IO)out</sub> | Output low to high level rise time | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | 8 <sup>(3)</sup> | | | | | unio | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 2.7 V | 12 <sup>(3)</sup> | | | - | t <sub>EXTIpw</sub> | Pulse width of external signals detected by the EXTI controller | | 10 <sup>(3)</sup> | ns | The I/O speed is configured using the MODEx[1:0] bits. Refer to the STM32F10xxx reference manual for a description of GPIO Port configuration register. <sup>2.</sup> The maximum frequency is defined in Figure 26. <sup>3.</sup> Guaranteed by design, not tested in production. **EXTERNAL** tr(IO)out tr(IO)out OUTPUT ON 50pF Maximum frequency is achieved if $(t_r + t_f) \le 2/3$ ) T and if the duty cycle is (45-55%) when loaded by 50pF Figure 26. I/O AC characteristics definition #### 5.3.13 **NRST** pin characteristics The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see *Table 33*). Unless otherwise specified, the parameters given in *Table 36* are derived from tests performed under the ambient temperature and V<sub>DD</sub> supply voltage conditions summarized Table 36. **NRST** pin characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-------------------------------------------------|-------------------|------|-----|----------------------|------| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage | | -0.5 | | 0.8 | V | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage | | 2 | | V <sub>DD</sub> +0.5 | V | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | | | 200 | | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | kΩ | | V <sub>F(NRST)</sub> <sup>(1)</sup> | NRST Input filtered pulse | | | | 100 | ns | | V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse | | 300 | | | ns | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 27. Recommended NRST pin protection - The reset network protects the device against parasitic resets. - The user must ensure that the level on the NRST pin can go below the $V_{\rm IL(NRST)}$ max level specified in *Table 36*. Otherwise the reset will not be taken into account by the device. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order). #### 5.3.14 TIMx characteristics The parameters given in *Table 37* are guaranteed by design. Refer to *Section 5.3.12: I/O port characteristics* for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). Table 37. TIMx characteristics | Symbol | Parameter | Conditions <sup>(1)</sup> | Min | Max | Unit | |------------------------|-----------------------------------------------------------------|-------------------------------|------|-------------------------|----------------------| | t | Timer resolution time | | 1 | | t <sub>TIMxCLK</sub> | | <sup>t</sup> res(TIM) | Timer resolution time | f <sub>TIMxCLK</sub> = 24 MHz | 41.7 | | ns | | f <sub>EXT</sub> | Timer external clock frequency on CHx <sup>(2)</sup> | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | 'EXI | | f <sub>TIMxCLK</sub> = 24 MHz | 0 | 12 | MHz | | Res <sub>TIM</sub> | Timer resolution | | | 16 | bit | | | 16-bit counter clock period when the internal clock is selected | | 1 | 65536 | t <sub>TIMxCLK</sub> | | <sup>t</sup> COUNTER | | f <sub>TIMxCLK</sub> = 24 MHz | | 2730 | μs | | tv. count | Maximum possible sount | | | 65536 × 65536 | t <sub>TIMxCLK</sub> | | t <sub>MAX_COUNT</sub> | Maximum possible count | f <sub>TIMxCLK</sub> = 24 MHz | | 178 | s | <sup>1.</sup> TIMx is used as a general term to refer to the TIM1, TIM2, TIM3, TIM4, TIM15, TIM16 and TIM17 timers. #### 5.3.15 Communications interfaces #### I<sup>2</sup>C interface characteristics Unless otherwise specified, the parameters given in *Table 38* are derived from tests performed under the ambient temperature, $f_{PCLK1}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 8*. The STM32F100xx value line $I^2C$ interface meets the requirements of the standard $I^2C$ communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and $V_{DD}$ is disabled, but is still present. The I<sup>2</sup>C characteristics are described in *Table 38*. Refer also to *Section 5.3.12: I/O port characteristics* for more details on the input/output alternate function characteristics (SDA and SCL). CHx is used as a general term to refer to CH1 to CH4 for TIM1, TIM2, TIM3 and TIM4, to the CH1 to CH2 for TIM15, and to CH1 for TIM16 and TIM17. Table 38. I<sup>2</sup>C characteristics | Symbol | Parameter | Standard i | mode I <sup>2</sup> C <sup>(1)</sup> | Fast mode | Unit | | | |-------------------------|-----------------------------------------|------------|--------------------------------------|------------------|--------------------|-------|--| | Symbol | Farameter | Min | Max | Min | Max | Oilit | | | t <sub>w(SCLL)</sub> | SCL clock low time | 4.7 | | 1.3 | | | | | t <sub>w(SCLH)</sub> | SCL clock high time | 4.0 | | 0.6 | | μs | | | t <sub>su(SDA)</sub> | SDA setup time | 250 | | 100 | | | | | t <sub>h(SDA)</sub> | SDA data hold time | 0(3) | | 0 <sup>(4)</sup> | 900 <sup>(3)</sup> | | | | t <sub>r(SDA)</sub> | SDA and SCL rise time | | 1000 | | 300 | ns | | | t <sub>f(SDA)</sub> | SDA and SCL fall time | | 300 | | 300 | | | | t <sub>h(STA)</sub> | Start condition hold time | 4.0 | | 0.6 | | | | | t <sub>su(STA)</sub> | Repeated Start condition setup time | 4.7 | | 0.6 | | μs | | | t <sub>su(STO)</sub> | Stop condition setup time | 4.0 | | 0.6 | | μs | | | t <sub>w(STO:STA)</sub> | Stop to Start condition time (bus free) | 4.7 | | 1.3 | | μs | | | C <sub>b</sub> | Capacitive load for each bus line | | 400 | | 400 | pF | | <sup>1.</sup> Guaranteed by design, not tested in production. 577 f<sub>PCLK1</sub> must be higher than 2 MHz to achieve standard mode I<sup>2</sup>C frequencies. It must be higher than 4 MHz to achieve fast mode I<sup>2</sup>C frequencies. It must be a multiple of 10 MHz to reach the 400 kHz maximum I2C fast mode clock. The maximum hold time of the Start condition only has to be met if the interface does not stretch the low period of SCL signal. <sup>4.</sup> The device must internally provide a hold time of at least 300 ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL. Figure 28. I<sup>2</sup>C bus AC waveforms and measurement circuit<sup>(1)</sup> 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . Table 39. SCL frequency $(f_{PCLK1} = 24 \text{ MHz}, V_{DD} = 3.3 \text{ V})^{(1)(2)}$ | f <sub>SCL</sub> (kHz) <sup>(3)</sup> | I2C_CCR value | |---------------------------------------|-----------------------------| | ISCL (NIZ) | $R_P = 4.7 \text{ k}\Omega$ | | 400 | 0x8011 | | 300 | 0x8016 | | 200 | 0x8021 | | 100 | 0x0064 | | 50 | 0x00C8 | | 20 | 0x01F4 | <sup>1.</sup> $R_P$ = External pull-up resistance, $f_{SCL} = I^2C$ speed, 3. Guaranteed by design, not tested in production. For speeds around 400 kHz, the tolerance on the achieved speed is of ±2%. For other speed ranges, the tolerance on the achieved speed ±1%. These variations depend on the accuracy of the external components used to design the application. #### SPI interface characteristics Unless otherwise specified, the parameters given in *Table 40* are derived from tests performed under the ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 8*. Refer to *Section 5.3.12: I/O port characteristics* for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO). Table 40. SPI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |---------------------------------------|----------------------------------|-------------------------------------------------------|--------------------|--------------------|---------| | f <sub>SCK</sub> | SPI clock frequency | Master mode | | 12 | MHz | | 1/t <sub>c(SCK)</sub> | SET Clock frequency | Slave mode | | 12 | IVII IZ | | t <sub>r(SCK)</sub> | SPI clock rise and fall time | Capacitive load: C = 30 pF | | 8 | ns | | DuCy(SCK) | SPI slave input clock duty cycle | Slave mode | 30 | 70 | % | | t <sub>su(NSS)</sub> <sup>(2)</sup> | NSS setup time | Slave mode | 4t <sub>PCLK</sub> | | | | t <sub>h(NSS)</sub> <sup>(2)</sup> | NSS hold time | Slave mode | 2t <sub>PCLK</sub> | | | | $t_{\text{w(SCKL)}}^{(2)}$ | SCK high and low time | Master mode, f <sub>PCLK</sub> = 24 MHz,<br>presc = 4 | 50 | 60 | | | | Data input setup time | Master mode | 5 | | | | $t_{su(MI)}^{(2)}$ $t_{su(SI)}^{(2)}$ | Data input setup time | Slave mode | 5 | | | | t <sub>h(MI)</sub> (2) | Data input hold time | Master mode | 5 | | | | t <sub>h(SI)</sub> (2) | Data input noid time | Slave mode | 4 | | ns | | t <sub>a(SO)</sub> (2)(3) | Data output access time | Slave mode, f <sub>PCLK</sub> = 24 MHz | 0 | 3t <sub>PCLK</sub> | | | t <sub>dis(SO)</sub> (2)(4) | Data output disable time | Slave mode | 2 | 10 | | | t <sub>v(SO)</sub> (2)(1) | Data output valid time | Slave mode (after enable edge) | | 25 | | | t <sub>v(MO)</sub> <sup>(2)(1)</sup> | Data output valid time | Master mode (after enable edge) | | 5 | | | t <sub>h(SO)</sub> <sup>(2)</sup> | | Slave mode (after enable edge) | 15 | | | | t <sub>h(MO)</sub> <sup>(2)</sup> | Data output hold time | Master mode (after enable edge) | 2 | | | <sup>1.</sup> Remapped SPI1 characteristics to be determined. <sup>2.</sup> Based on characterization, not tested in production. <sup>3.</sup> Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data. <sup>4.</sup> Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z Figure 29. SPI timing diagram - slave mode and CPHA = 0 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . Figure 31. SPI timing diagram - master mode<sup>(1)</sup> 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . #### **HDMI consumer electronics control (CEC)** Refer to *Section 5.3.12: I/O port characteristics* for more details on the input/output alternate function characteristics. #### 5.3.16 12-bit ADC characteristics Unless otherwise specified, the parameters given in *Table 41* are derived from tests performed under the ambient temperature, $f_{PCLK2}$ frequency and $V_{DDA}$ supply voltage conditions summarized in *Table 8*. Note: It is recommended to perform a calibration after each power-up. 477 Table 41. **ADC** characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------|-------------------------------------------------|-------------------------------------------------------|------------------------------------------------------|--------------------|--------------------|--------------------| | $V_{DDA}$ | Power supply | | 2.4 | | 3.6 | V | | V <sub>REF+</sub> | Positive reference voltage | | 2.4 | | $V_{DDA}$ | V | | I <sub>VREF</sub> | Current on the V <sub>REF</sub> input pin | | | 160 <sup>(1)</sup> | 220 <sup>(1)</sup> | μΑ | | f <sub>ADC</sub> | ADC clock frequency | | 0.6 | | 12 | MHz | | f <sub>S</sub> <sup>(2)</sup> | Sampling rate | | 0.05 | | 1 | MHz | | f (2) | External trigger frequency | f <sub>ADC</sub> = 12 MHz | | | 823 | kHz | | f <sub>TRIG</sub> <sup>(2)</sup> | External trigger frequency | | | | 17 | 1/f <sub>ADC</sub> | | V <sub>AIN</sub> <sup>(3)</sup> | Conversion voltage range | | 0 (V <sub>SSA</sub> tied to ground) | | V <sub>REF+</sub> | V | | R <sub>AIN</sub> <sup>(2)</sup> | External input impedance | See <i>Equation 1</i> and <i>Table 42</i> for details | | | 50 | kΩ | | R <sub>ADC</sub> <sup>(2)</sup> | Sampling switch resistance | | | | 1 | kΩ | | C <sub>ADC</sub> <sup>(2)</sup> | Internal sample and hold capacitor | | | | 8 | pF | | t <sub>CAL</sub> <sup>(2)</sup> | Calibration time | f <sub>ADC</sub> = 12 MHz | 5.9 | | | μs | | CAL, | Calibration time | | 8 | 3 | | 1/f <sub>ADC</sub> | | t <sub>lat</sub> (2) | Injection trigger conversion | $f_{ADC} = 12 \text{ MHz}$ | | | 0.214 | μs | | 'lat` ' | latency | | | | 3 <sup>(4)</sup> | 1/f <sub>ADC</sub> | | t <sub>latr</sub> (2) | Regular trigger conversion | $f_{ADC} = 12 \text{ MHz}$ | | | 0.143 | μs | | latr` ′ | latency | | | | 2 <sup>(4)</sup> | 1/f <sub>ADC</sub> | | t <sub>S</sub> (2) | Compling time | f _ 10 MHz | 0.125 | | 17.1 | μs | | lg' | Sampling time | $f_{ADC} = 12 \text{ MHz}$ | 1.5 | | 239.5 | 1/f <sub>ADC</sub> | | t <sub>STAB</sub> <sup>(2)</sup> | Power-up time | | 0 | 0 | 1 | μs | | | Total conversion time | f <sub>ADC</sub> = 12 MHz | 1.17 | | 21 | μs | | t <sub>CONV</sub> <sup>(2)</sup> | Total conversion time (including sampling time) | | 14 to 252 (t <sub>S</sub> for s<br>successive approx | | | 1/f <sub>ADC</sub> | <sup>1.</sup> Based on characterization results, not tested in production. 4. For external triggers, a delay of 1/f<sub>PCLK2</sub> must be added to the latency specified in *Table 41*. $$\begin{aligned} & \textbf{Equation 1: R_{AIN}} \underset{T_{S}}{\text{max formula:}} \\ & R_{AIN} < \frac{T_{S}}{f_{ADC} \times C_{ADC} \times ln(2^{N+2})} - R_{ADC} \end{aligned}$$ Doc ID 16455 Rev 5 67/86 <sup>2.</sup> Guaranteed by design, not tested in production. In devices delivered in LQFP packages, V<sub>REF+</sub> is internally connected to V<sub>DDA</sub> and V<sub>REF-</sub> is internally connected to V<sub>SSA</sub>. Devices that come in the TFBGA64 package have a V<sub>REF+</sub> pin but no V<sub>REF-</sub> pin (V<sub>REF-</sub> is internally connected to V<sub>SSA</sub>), see *Table 4: STM32F100xx pin definitions* and *Figure 6*. The above formula (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution). Table 42. $R_{AIN}$ max for $f_{ADC} = 12 \text{ MHz}^{(1)}$ | T <sub>s</sub> (cycles) | t <sub>S</sub> (μs) | $R_{AIN}$ max (k $\Omega$ ) | |-------------------------|---------------------|-----------------------------| | 1.5 | 0.125 | 0.4 | | 7.5 | 0.625 | 5.9 | | 13.5 | 1.125 | 11.4 | | 28.5 | 2.375 | 25.2 | | 41.5 | 3.45 | 37.2 | | 55.5 | 4.625 | 50 | | 71.5 | 5.96 | NA | | 239.5 | 20 | NA | <sup>1.</sup> Guaranteed by design, not tested in production. Table 43. ADC accuracy - limited test conditions<sup>(1)(2)</sup> | Symbol | Parameter | Test conditions | Тур | Max | Unit | |--------|------------------------------|-----------------------------------------------------------------|------|------|------| | ET | Total unadjusted error | f <sub>PCLK2</sub> = 24 MHz, | ±1.3 | ±2.2 | | | EO | Offset error | $f_{ADC}$ = 12 MHz, $R_{AIN}$ < 10 kΩ, $V_{DDA}$ = 3 V to 3.6 V | ±1 | ±1.5 | | | EG | Gain error | $V_{REF+} = V_{DDA}$ | ±0.5 | ±1.5 | LSB | | ED | Differential linearity error | T <sub>A</sub> = 25 °C | ±0.7 | ±1 | | | EL | Integral linearity error | Measurements made after ADC calibration | ±0.8 | ±1.5 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. Table 44. ADC accuracy<sup>(1)</sup> (2) (3) | Symbol | Parameter | Test conditions | Тур | Max | Unit | |--------|------------------------------|----------------------------------------------------------------------------|------|------|------| | ET | Total unadjusted error | f <sub>PCLK2</sub> = 24 MHz, | ±2 | ±5 | | | EO | Offset error | $f_{ADC} = 12 \text{ MHz}, R_{AIN} < 10 \text{ k}\Omega,$ | ±1.5 | ±2.5 | | | EG | Gain error | V <sub>DDA</sub> = 2.4 V to 3.6 V<br>T <sub>A</sub> = Full operating range | ±1.5 | ±3 | LSB | | ED | Differential linearity error | Measurements made after | ±1 | ±2 | | | EL | Integral linearity error | ADC calibration | ±1.5 | ±3 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. - 2. Better performance could be achieved in restricted V<sub>DD</sub>, frequency, V<sub>REF</sub> and temperature ranges. - 3. Based on characterization, not tested in production. Note: ADC accuracy vs. negative injection current: Injecting a negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to <sup>2.</sup> Based on characterization, not tested in production. add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative currents. Any positive injection current within the limits specified for $I_{INJ(PIN)}$ and $\Sigma I_{INJ(PIN)}$ in *Section 5.3.12* does not affect the ADC accuracy. Figure 32. ADC accuracy characteristics Figure 33. Typical connection diagram using the ADC - 1. Refer to *Table 41* for the values of $R_{AIN}$ , $R_{ADC}$ and $C_{ADC}$ . - 2. C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced. #### General PCB design guidelines Power supply decoupling should be performed as shown in *Figure 34* or *Figure 35*, depending on whether $V_{REF+}$ is connected to $V_{DDA}$ or not. The 10 nF capacitors should be ceramic (good quality). They should be placed them as close as possible to the chip. Figure 34. Power supply and reference decoupling ( $V_{REF+}$ not connected to $V_{DDA}$ ) 1. $V_{REF+}$ is available on 100-pin packages and on TFBGA64 packages. $V_{REF-}$ is available on 100-pin packages only. STM32F10xxx $1 \, \mu F \, / \! / \, 10 \, n F$ V<sub>REF</sub>\_/V<sub>SSA</sub> ai14381b Figure 35. Power supply and reference decoupling ( $V_{REF+}$ connected to $V_{DDA}$ ) 1. $V_{REF+}$ and $V_{REF-}$ inputs are available only on 100-pin packages. # 5.3.17 DAC electrical specifications Table 45. DAC characteristics | Symbol | Parameter | Min | Тур | Max <sup>(1)</sup> | Unit | Comments | |------------------------------------------------------------------|----------------------------------------------------------------------------------|-----|-----|-----------------------------|------|------------------------------------------------------------------------------------------------------------------------| | $V_{DDA}$ | Analog supply voltage | 2.4 | | 3.6 | ٧ | | | V <sub>REF+</sub> | Reference supply voltage | 2.4 | | 3.6 | V | V <sub>REF+</sub> must always be below V <sub>DDA</sub> | | V <sub>SSA</sub> | Ground | 0 | | 0 | V | | | R <sub>LOAD</sub> <sup>(2)</sup> | Resistive load with buffer ON | 5 | | | kΩ | | | R <sub>O</sub> <sup>(1)</sup> | Impedance output with buffer OFF | | | 15 | kΩ | When the buffer is OFF, the Minimum resistive load between DAC_OUT and $V_{SS}$ to have a 1% accuracy is 1.5 $M\Omega$ | | C <sub>LOAD</sub> <sup>(1)</sup> | Capacitive load | | | 50 | pF | Maximum capacitive load at DAC_OUT pin (when the buffer is ON). | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer ON | 0.2 | | | V | It gives the maximum output excursion of the DAC. It corresponds to 12-bit input code (0x0E0) to (0xF1C) at | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer ON | | | V <sub>DDA</sub> – 0.2 | V | $V_{REF+} = 3.6 \text{ V and } (0x155) \text{ and} $<br>(0xEAB) at $V_{REF+} = 2.4 \text{ V}$ | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer OFF | | 0.5 | | mV | It gives the maximum output | | $\begin{array}{c} {\rm DAC\_OUT} \\ {\rm max}^{(1)} \end{array}$ | Higher DAC_OUT voltage with buffer OFF | | | V <sub>REF+</sub><br>– 1LSB | V | excursion of the DAC. | | I <sub>DDVREF+</sub> | DAC DC current consumption in quiescent mode (Standby mode) | | | 220 | μΑ | With no load, worst code (0xF1C) at $V_{REF+} = 3.6 \text{ V}$ in terms of DC consumption on the inputs | | | | | | 380 | μΑ | With no load, middle code (0x800) on the inputs | | I <sub>DDA</sub> | DAC DC current consumption in quiescent mode (Standby mode) | | | 480 | μΑ | With no load, worst code (0xF1C) at $V_{REF+} = 3.6 \text{ V}$ in terms of DC consumption on the inputs | | DNL <sup>(3)</sup> | Differential non linearity Difference | | | ±0.5 | LSB | Given for the DAC in 10-bit configuration | | <b>_</b> | between two consecutive code-1LSB) | | | ±2 | LSB | Given for the DAC in 12-bit configuration | | (3) | Integral non linearity (difference between measured value at Code i | | | ±1 | LSB | Given for the DAC in 10-bit configuration | | INL <sup>(3)</sup> | and the value at Code i on a line<br>drawn between Code 0 and last Code<br>1023) | | | ±4 | LSB | Given for the DAC in 12-bit configuration | Table 45. DAC characteristics (continued) | Symbol | Parameter | Min | Тур | Max <sup>(1)</sup> | Unit | Comments | |------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Offset error | | | ±10 | mV | Given for the DAC in 12-bit configuration | | Offset <sup>(3)</sup> | (difference between measured value at Code (0x800) and the ideal value = | | | ±3 | LSB | Given for the DAC in 10-bit at V <sub>REF+</sub> = 3.6 V | | | V <sub>REF+</sub> /2) | | | ±12 | LSB | Given for the DAC in 12-bit at V <sub>REF+</sub> = 3.6 V | | Gain<br>error <sup>(3)</sup> | Gain error | | | ±0.5 | % | Given for the DAC in 12bit configuration | | t <sub>SETTLING</sub> (3) | Settling time (full scale: for a 10-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches final value ±1LSB | | 3 | 4 | μs | $C_{LOAD} \leq 50 \text{ pF, } R_{LOAD} \geq 5 \text{ k}\Omega$ | | Update rate <sup>(3)</sup> | Max frequency for a correct DAC_OUT change when small variation in the input code (from code i to i+1LSB) | | | 1 | MS/s | $C_{LOAD} \leq 50 \text{ pF, } R_{LOAD} \geq 5 \text{ k}\Omega$ | | t <sub>WAKEUP</sub> (3) | Wakeup time from off state (Setting<br>the ENx bit in the DAC Control<br>register) | | 6.5 | 10 | μs | $\begin{split} &C_{LOAD} \leq ~50~\text{pF},~R_{LOAD} \geq 5~\text{k}\Omega\\ &\text{input code between lowest and}\\ &\text{highest possible ones}. \end{split}$ | | PSRR+ (1) | Power supply rejection ratio (to $V_{\rm DDA}$ ) (static DC measurement | | -67 | -40 | dB | No R <sub>LOAD</sub> , C <sub>LOAD</sub> = 50 pF | - 1. Guaranteed by characterization, not tested in production. - 2. Guaranteed by design, not tested in production. - 3. Guaranteed by characterization, not tested in production. Figure 36. 12-bit buffered /non-buffered DAC The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register. ## 5.3.18 Temperature sensor characteristics Table 46. TS characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |-----------------------------------|------------------------------------------------|------|------|------|-------| | T <sub>L</sub> <sup>(1)</sup> | V <sub>SENSE</sub> linearity with temperature | | ±1 | ±2 | °C | | Avg_Slope <sup>(1)</sup> | Average slope | 4.0 | 4.3 | 4.6 | mV/°C | | V <sub>25</sub> <sup>(1)</sup> | Voltage at 25°C | 1.32 | 1.41 | 1.50 | V | | t <sub>START</sub> <sup>(2)</sup> | Startup time | 4 | | 10 | μs | | T <sub>S_temp</sub> (3)(2) | ADC sampling time when reading the temperature | | | 17.1 | μs | <sup>1.</sup> Guaranteed by characterization, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> Shortest sampling time can be determined in the application by multiple iterations. ## 6 Package characteristics # 6.1 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of $\mathsf{ECOPACK}^{\mathbb{B}}$ packages, depending on their level of environmental compliance. $\mathsf{ECOPACK}^{\mathbb{B}}$ specifications, grade definitions and product status are available at: $\mathit{www.st.com}$ . $\mathsf{ECOPACK}^{\mathbb{B}}$ is an ST trademark. Figure 37. LQFP100, 14 x 14 mm, 100-pin low-profile Figure 38. Recommended footprint<sup>(1)(2)</sup> quad flat package outline<sup>(1)</sup> - 1. Drawing is not to scale. - 2. Dimensions are in millimeters. Table 47. LQPF100 - 14 x 14 mm, 100-pin low-profile quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | Α | | | 1.60 | | | 0.063 | | A1 | 0.05 | | 0.15 | 0.002 | | 0.0059 | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | b | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | С | 0.09 | | 0.2 | 0.0035 | | 0.0079 | | D | 15.80 | 16.00 | 16.2 | 0.622 | 0.6299 | 0.6378 | | D1 | 13.80 | 14.00 | 14.2 | 0.5433 | 0.5512 | 0.5591 | | D3 | | 12.00 | | | 0.4724 | | | E | 15.80 | 16.00 | 16.2 | 0.622 | 0.6299 | 0.6378 | | E1 | 13.80 | 14.00 | 14.2 | 0.5433 | 0.5512 | 0.5591 | | E3 | | 12.00 | | | 0.4724 | | | е | | 0.50 | | | 0.0197 | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | L1 | | 1.00 | | | 0.0394 | | | k | 0° | 3.5° | 7° | 0.0° | 3.5° | 7.0° | | ccc | 0.08 | | | 0.0031 | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Doc ID 16455 Rev 5 75/86 Figure 39. LQFP64 – 10 x 10 mm, 64 pin low-profile quad figure 40. Recommended footprint<sup>(1)(2)</sup> - 1. Drawing is not to scale. - 2. Dimensions are in millimeters. Table 48. LQFP64 – 10 x 10 mm, 64-pin low-profile quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | | |--------|-------------|-------|---------------|-----------------------|--------|--------|--| | | Min | Тур | Max | Min | Тур | Max | | | Α | | | 1.60 | | | 0.0630 | | | A1 | 0.05 | | 0.15 | 0.0020 | | 0.0059 | | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | | b | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | | С | 0.09 | | 0.20 | 0.0035 | | 0.0079 | | | D | | 12.00 | | | 0.4724 | | | | D1 | | 10.00 | | | 0.3937 | | | | Е | | 12.00 | | | 0.4724 | | | | E1 | | 10.00 | | | 0.3937 | | | | е | | 0.50 | | | 0.0197 | | | | θ | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | | L1 | | 1.00 | | | 0.0394 | | | | | | | Number of pin | s | | | | | N | | | ( | 64 | | | | Doc ID 16455 Rev 5 <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 41. TFBGA64 - 8 x 8 active ball array, 5 x 5 mm, 0.5 mm pitch, package outline 1. Drawing is not to scale. Table 49. TFBGA64 - 8 x 8 active ball array, 5 x 5 mm, 0.5 mm pitch, package mechanical data | inectialical data | | | | | | |-------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | millimeters | | | inches <sup>(1)</sup> | | | | Min | Тур | Max | Min | Тур | Max | | | | 1.200 | | | 0.0472 | | 0.150 | | | 0.0059 | | | | | 0.785 | | | 0.0309 | | | | 0.200 | | | 0.0079 | | | | | 0.600 | | | 0.0236 | | 0.250 | 0.300 | 0.350 | 0.0098 | 0.0118 | 0.0138 | | 4.850 | 5.000 | 5.150 | 0.1909 | 0.1969 | 0.2028 | | | 3.500 | | | 0.1378 | | | 4.850 | 5.000 | 5.150 | 0.1909 | 0.1969 | 0.2028 | | | 3.500 | | | 0.1378 | | | | 0.500 | | | 0.0197 | | | | 0.750 | | | 0.0295 | | | | 0.080 | | | 0.0031 | | | 0.150 | | 0.0059 | | | | | 0.050 | | | 0.0020 | | | | | Min 0.150 0.250 4.850 | Min Typ 0.150 0.785 0.200 0.200 0.250 0.300 4.850 5.000 3.500 3.500 0.500 0.750 0.080 0.150 | Min Typ Max 0.150 1.200 0.785 0.200 0.200 0.600 0.250 0.300 0.350 4.850 5.000 5.150 3.500 5.150 3.500 0.500 0.750 0.080 0.150 0.150 | Min Typ Max Min 0.150 0.0059 0.785 0.200 0.200 0.600 0.250 0.300 0.350 0.0098 4.850 5.000 5.150 0.1909 3.500 0.500 0.1909 0.500 0.750 0.080 0.150 0.150 | Min Typ Max Min Typ 0.150 0.0059 0.0309 0.200 0.0079 0.0079 0.250 0.300 0.350 0.0098 0.0118 4.850 5.000 5.150 0.1909 0.1969 4.850 5.000 5.150 0.1909 0.1969 3.500 0.1378 0.1378 0.1378 0.500 0.0197 0.0197 0.750 0.080 0.0031 0.150 0.0059 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 577 Pitch 0.5 mm D pad 0.27 mm Dsm 0.35 mm typ (depends on the soldermask registration tolerance) Solder paste 0.27 mm aperture diameter Figure 42. Recommended PCB design rules for pads (0.5 mm pitch BGA) - 1. Non solder mask defined (NSMD) pads are recommended - 2. 4 to 6 mils solder paste screen printing process Figure 43. LQFP48 – 7 x 7 mm, 48-pin low-profile quad flat Figure 44. Recommended package outline<sup>(1)</sup> footprint<sup>(1)(2)</sup> - 1. Drawing is not to scale. - 2. Dimensions are in millimeters. Table 50. LQFP48 - 7 x 7 mm, 48-pin low-profile quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | Α | | | 1.600 | | | 0.0630 | | A1 | 0.050 | | 0.150 | 0.0020 | | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | | 0.200 | 0.0035 | | 0.0079 | | D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | D3 | | 5.500 | | | 0.2165 | | | E | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | E3 | | 5.500 | | | 0.2165 | | | е | | 0.500 | | | 0.0197 | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | | 1.000 | | | 0.0394 | | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | ccc | 0.080 | | | | 0.0031 | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 4 Doc ID 16455 Rev 5 79/86 ### 6.2 Thermal characteristics The maximum chip junction temperature ( $T_J$ max) must never exceed the values given in *Table 8: General operating conditions on page 34*. The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $$T_J \max = T_A \max + (P_D \max x \Theta_{JA})$$ #### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - Θ<sub>JA</sub> is the package junction-to-ambient thermal resistance, in °C/W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O} \max = \sum (V_{OL} \times I_{OL}) + \sum ((V_{DD} - V_{OH}) \times I_{OH}),$$ taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. Table 51. Package thermal characteristics | Symbol | Parameter | Value | Unit | |-------------------|--------------------------------------------------------------------------|-------|------| | $\Theta_{\sf JA}$ | Thermal resistance junction-ambient LQFP 100 - 14 × 14 mm / 0.5 mm pitch | 46 | | | | Thermal resistance junction-ambient LQFP 64 - 10 × 10 mm / 0.5 mm pitch | 45 | °C/W | | | Thermal resistance junction-ambient<br>TFBGA64 - 5 × 5 mm / 0.5 mm pitch | 65 | C/VV | | | Thermal resistance junction-ambient LQFP 48 - 7 × 7 mm / 0.5 mm pitch | 55 | | ### 6.2.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org. 57 ### 6.2.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Table 52: Ordering information scheme*. Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. As applications do not commonly use the STM32F10xxx at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application. The following examples show how to calculate the temperature range needed for a given application. #### **Example: high-performance application** Assuming the following application conditions: Maximum ambient temperature $T_{Amax} = 82$ °C (measured according to JESD51-2), $I_{DDmax} = 50$ mA, $V_{DD} = 3.5$ V, maximum 20 I/Os used at the same time in output at low level with $I_{OL} = 8$ mA, $V_{OL} = 0.4$ V and maximum 8 I/Os used at the same time in output mode at low level with $I_{OL} = 20$ mA, $V_{OL} = 1.3$ V $P_{INTmax} = 50 \text{ mA} \times 3.5 \text{ V} = 175 \text{ mW}$ $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} + 8 \times 20 \text{ mA} \times 1.3 \text{ V} = 272 \text{ mW}$ This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 272 mW $P_{Dmax} = 175 + 272 = 447 \text{ mW}$ Thus: P<sub>Dmax</sub> = 447 mW Using the values obtained in *Table 51* T<sub>Jmax</sub> is calculated as follows: For LQFP64, 45 °C/W $T_{Jmax} = 82 \, ^{\circ}C + (45 \, ^{\circ}C/W \times 447 \, mW) = 82 \, ^{\circ}C + 20.1 \, ^{\circ}C = 102.1 \, ^{\circ}C$ This is within the range of the suffix 6 version parts ( $-40 < T_{.l} < 105$ °C). In this case, parts must be ordered at least with the temperature range suffix 6 (see *Table 52: Ordering information scheme*). #### **Example 2: High-temperature application** Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature $T_J$ remains within the specified range. Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 115 °C (measured according to JESD51-2), $I_{DDmax}$ = 20 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OI} = 8 \text{ mA}$ , $V_{OI} = 0.4 \text{ V}$ $P_{INTmax} = 20 \text{ mA} \times 3.5 \text{ V} = 70 \text{ mW}$ $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ This gives: P<sub>INTmax</sub> = 70 mW and P<sub>IOmax</sub> = 64 mW: $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ Thus: P<sub>Dmax</sub> = 134 mW Using the values obtained in Table 51 $T_{Jmax}$ is calculated as follows: For LQFP100, 46 °C/W $$T_{Jmax} = 115 \, ^{\circ}C + (46 \, ^{\circ}C/W \times 134 \, mW) = 115 \, ^{\circ}C + 6.2 \, ^{\circ}C = 121.2 \, ^{\circ}C$$ This is within the range of the suffix 7 version parts ( $-40 < T_J < 125$ °C). In this case, parts must be ordered at least with the temperature range suffix 7 (see *Table 52: Ordering information scheme*). ## 7 Ordering information scheme Table 52. Ordering information scheme For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office. 57 # 8 Revision history Table 53. Document revision history | Date | Revision | Changes | | | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 12-Oct-2009 | 1 | Initial release. | | | | 26-Feb-2010 | 2 | TFBGA64 package added (see <i>Table 49</i> and <i>Table 41</i> ). Note 5 modified in <i>Table 4: STM32F100xx pin definitions</i> . I <sub>INJ(PIN)</sub> modified in <i>Table 6: Current characteristics</i> . Conditions removed from <i>Table 25: Low-power mode wakeup timings</i> . Notes modified in <i>Table 33: I/O static characteristics</i> . Figure 27: Recommended NRST pin protection modified. Note modified in <i>Table 38: I2C characteristics</i> . Figure 28: I2C bus AC waveforms and measurement circuit(1) modified. Table 45: DAC characteristics modified. Figure 36: 12-bit buffered /non-buffered DAC added. TIM2, TIM3, TIM4 and TIM15, TIM16 and TIM17 updated. HDMI-CEC electrical characteristics added. Values added to: Table 12: Maximum current consumption in Run mode, code with data processing running from Flash Table 13: Maximum current consumption in Run mode, code with data processing running from Flash Table 14: STM32F100xxB maximum current consumption in Sleep mode, code running from Flash or RAM Table 15: Typical and maximum current consumptions in Stop and Standby modes Table 30: EMI characteristics Table 30: EMI characteristics Table 30: EMI characteristics Figure 12: Maximum current consumption in Run mode versus frequency (at 3.6 V) - code with data processing running from RAM, peripherals enabled Figure 13: Maximum current consumption in Run mode versus frequency (at 3.6 V) - code with data processing running from RAM, peripherals disabled Figure 15: Typical current consumption in Stop mode with regulator in Run mode versus temperature at VDD = 3.3 V and 3.6 V Figure 16: Typical current consumption in Stop mode with regulator in Run mode versus temperature at VDD = 3.3 V and 3.6 V | | | Table 53. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30-Mar-2010 | 3 | Revision history corrected. Updated Table 6: Current characteristics Values and note updated in Table 16: Typical current consumption in Run mode, code with data processing running from Flash and Table 17: Typical current consumption in Sleep mode, code running from Flash or RAM. Updated Table 15: Typical and maximum current consumptions in Stop and Standby modes Added Figure 14: Typical current consumption on VBAT with RTC on vs. temperature at different VBAT values Typical consumption for ADC1 corrected in Table 18: Peripheral current consumption. Maximum current consumption and Typical current consumption: frequency conditions corrected. Output driving current corrected. Updated Table 30: EMI characteristics f_ADC max corrected in Table 41: ADC characteristics. Small text changes. | | 06-May-2010 | 4 | Updated Table 31: ESD absolute maximum ratings on page 54 and Table 32: Electrical sensitivities on page 54 Updated Table 43: ADC accuracy - limited test conditions on page 68 and Table 44: ADC accuracy on page 68 | | 12-Jul-2010 | 5 | Updated Table 24: LSI oscillator characteristics on page 50 Updated Table 43: ADC accuracy - limited test conditions on page 68 and Table 44: ADC accuracy on page 68 | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION). OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2010 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com