#### **Features**

- Fast Read Access Time 150 ns
- Automatic Page Write Operation
  - Internal Address and Data Latches for 64 Bytes
  - Internal Control Timer
- Fast Write Cycle Times
  - Page Write Cycle Time: 3 ms or 10 ms Maximum
  - 1 to 64-byte Page Write Operation
- Low Power Dissipation
  - 50 mA Active Current
  - 200 µA CMOS Standby Current
- Hardware and Software Data Protection
- DATA Polling for End of Write Detection
- High Reliability CMOS Technology
  - Endurance: 10<sup>4</sup> or 10<sup>5</sup> Cycles
  - Data Retention: 10 Years
- Single 5V ± 10% Supply
- CMOS and TTL Compatible Inputs and Outputs
- JEDEC Approved Byte-wide Pinout
- Full Military and Industrial Temperature Ranges
- Green (Pb/Halide-free) Packaging Option

#### 1. Description

The AT28C256 is a high-performance electrically erasable and programmable read-only memory. Its 256K of memory is organized as 32,768 words by 8 bits. Manufactured with Atmel's advanced nonvolatile CMOS technology, the device offers access times to 150 ns with power dissipation of just 440 mW. When the device is deselected, the CMOS standby current is less than 200  $\mu$ A.

The AT28C256 is accessed like a Static RAM for the read or write cycle without the need for external components. The device contains a 64-byte page register to allow writing of up to 64 bytes simultaneously. During a write cycle, the addresses and 1 to 64 bytes of data are internally latched, freeing the address and data bus for other operations. Following the initiation of a write cycle, the device will automatically write the latched data using an internal control timer. The end of a write cycle can be detected by  $\overline{DATA}$  Polling of I/O7. Once the end of a write cycle has been detected a new access for a read or write can begin.

Atmel's AT28C256 has additional features to ensure high quality and manufacturability. The device utilizes internal error correction for extended endurance and improved data retention characteristics. An optional software data protection mechanism is available to guard against inadvertent writes. The device also includes an extra 64 bytes of EEPROM for device identification or tracking.



# 256K (32K x 8) Paged Parallel EEPROM

AT28C256



### 5. DC and AC Operating Range

|                              |      | AT28C256-15   | AT28C256-20   | AT28C256-25   | AT28C256-35   |
|------------------------------|------|---------------|---------------|---------------|---------------|
| Operating Temperature        | Ind. | -40°C - 85°C  |               |               |               |
| (Case)                       | Mil. | -55°C - 125°C | -55°C - 125°C | -55°C - 125°C | -55°C - 125°C |
| V <sub>CC</sub> Power Supply | •    | 5V ±10%       | 5V ±10%       | 5V ±10%       | 5V ±10%       |

## 6. Operating Modes

| Mode                  | CE              | ŌĒ                            | WE              | I/O              |
|-----------------------|-----------------|-------------------------------|-----------------|------------------|
| Read                  | V <sub>IL</sub> | V <sub>IL</sub>               | V <sub>IH</sub> | D <sub>OUT</sub> |
| Write <sup>(2)</sup>  | V <sub>IL</sub> | V <sub>IH</sub>               | V <sub>IL</sub> | D <sub>IN</sub>  |
| Standby/Write Inhibit | V <sub>IH</sub> | X <sup>(1)</sup>              | Х               | High Z           |
| Write Inhibit         | Х               | X                             | V <sub>IH</sub> |                  |
| Write Inhibit         | Х               | V <sub>IL</sub>               | Х               |                  |
| Output Disable        | Х               | V <sub>IH</sub>               | X               | High Z           |
| Chip Erase            | V <sub>IL</sub> | V <sub>H</sub> <sup>(3)</sup> | V <sub>IL</sub> | High Z           |

Notes: 1. X can be  $V_{IL}$  or  $V_{IH}$ .

2. Refer to AC programming waveforms.

3.  $V_H = 12.0V \pm 0.5V$ .

# 7. Absolute Maximum Ratings\*

| Temperature under Bias55°C to +125°C                                          |
|-------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                             |
| All Input Voltages (including NC Pins)                                        |
| with Respect to Ground0.6V to +6.25V                                          |
| All Output Voltages with Respect to Ground0.6V to $V_{\rm CC}$ + 0.6V         |
| Voltage on $\overline{\text{OE}}$ and A9 with Respect to Ground0.6V to +13.5V |

\*NOTICE:

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability

### 8. DC Characteristics

| Symbol           | Parameter                            | Condition                                               |      | Min | Max  | Units |
|------------------|--------------------------------------|---------------------------------------------------------|------|-----|------|-------|
| I <sub>LI</sub>  | Input Load Current                   | $V_{IN} = 0V \text{ to } V_{CC} + 1V$                   |      |     | 10   | μΑ    |
| I <sub>LO</sub>  | Output Leakage Current               | $V_{I/O} = 0V \text{ to } V_{CC}$                       |      |     | 10   | μΑ    |
|                  | V Ctandby Current CMOC               | $\overline{CE} = V_{CC} - 0.3V \text{ to } V_{CC} + 1V$ | Ind. |     | 200  | μΑ    |
| I <sub>SB1</sub> | V <sub>CC</sub> Standby Current CMOS | $CE = V_{CC} - 0.3V \text{ to } V_{CC} + 1V$            | Mil. |     | 300  | μΑ    |
| I <sub>SB2</sub> | V <sub>CC</sub> Standby Current TTL  | $\overline{\text{CE}}$ = 2.0V to V <sub>CC</sub> + 1V   |      |     | 3    | mA    |
| I <sub>CC</sub>  | V <sub>CC</sub> Active Current       | $f = 5 \text{ MHz}; I_{OUT} = 0 \text{ mA}$             |      |     | 50   | mA    |
| V <sub>IL</sub>  | Input Low Voltage                    |                                                         |      |     | 0.8  | V     |
| V <sub>IH</sub>  | Input High Voltage                   |                                                         |      | 2.0 |      | V     |
| V <sub>OL</sub>  | Output Low Voltage                   | I <sub>OL</sub> = 2.1 mA                                |      |     | 0.45 | V     |
| V <sub>OH</sub>  | Output High Voltage                  | I <sub>OH</sub> = -400 μA                               |      | 2.4 |      | V     |





#### 9. AC Read Characteristics

|                                   |                                                                                         | AT28C | 256-15 | AT28C | 256-20 | AT28C | 256-25 | AT28C | 256-35 |       |
|-----------------------------------|-----------------------------------------------------------------------------------------|-------|--------|-------|--------|-------|--------|-------|--------|-------|
| Symbol                            | Parameter                                                                               | Min   | Max    | Min   | Max    | Min   | Max    | Min   | Max    | Units |
| t <sub>ACC</sub>                  | Address to Output Delay                                                                 |       | 150    |       | 200    |       | 250    |       | 350    | ns    |
| t <sub>CE</sub> <sup>(1)</sup>    | CE to Output Delay                                                                      |       | 150    |       | 200    |       | 250    |       | 350    | ns    |
| t <sub>OE</sub> <sup>(2)</sup>    | OE to Output Delay                                                                      | 0     | 70     | 0     | 80     | 0     | 100    | 0     | 100    | ns    |
| t <sub>DF</sub> <sup>(3)(4)</sup> | CE or OE to Output Float                                                                | 0     | 50     | 0     | 55     | 0     | 60     | 0     | 70     | ns    |
| t <sub>OH</sub>                   | Output Hold from $\overline{OE}$ , $\overline{CE}$ or Address, whichever occurred first | 0     |        | 0     |        | 0     |        | 0     |        | ns    |

# 10. AC Read Waveforms<sup>(1)(2)(3)(4)</sup>



Notes: 1.  $\overline{\text{CE}}$  may be delayed up to  $t_{\text{ACC}}$  -  $t_{\text{CE}}$  after the address transition without impact on  $t_{\text{ACC}}$ .

- 2.  $\overline{\text{OE}}$  may be delayed up to  $t_{\text{CE}}$   $t_{\text{OE}}$  after the falling edge of  $\overline{\text{CE}}$  without impact on  $t_{\text{CE}}$  or by  $t_{\text{ACC}}$   $t_{\text{OE}}$  after an address change without impact on  $t_{\text{ACC}}$ .
- 3.  $t_{DF}$  is specified from  $\overline{OE}$  or  $\overline{CE}$  whichever occurs first ( $C_L = 5 \text{ pF}$ ).
- 4. This parameter is characterized and is not 100% tested.

# 11. Input Test Waveforms and Measurement Level



# 12. Output Test Load



# 13. Pin Capacitance

 $f = 1 \text{ MHz}, T = 25^{\circ}C^{(1)}$ 

| Symbol           | Тур | Max | Units | Conditions            |
|------------------|-----|-----|-------|-----------------------|
| C <sub>IN</sub>  | 4   | 6   | pF    | $V_{IN} = 0V$         |
| C <sub>OUT</sub> | 8   | 12  | pF    | V <sub>OUT</sub> = 0V |

Note: 1. This parameter is characterized and is not 100% tested.



### 14. AC Write Characteristics

| Symbol                             | Parameter                                  | Min               | Max | Units |
|------------------------------------|--------------------------------------------|-------------------|-----|-------|
| t <sub>AS</sub> , t <sub>OES</sub> | Address, $\overline{\text{OE}}$ Setup Time | 0                 |     | ns    |
| t <sub>AH</sub>                    | Address Hold Time                          | 50                |     | ns    |
| t <sub>CS</sub>                    | Chip Select Setup Time                     | 0                 |     | ns    |
| t <sub>CH</sub>                    | Chip Select Hold Time                      | 0                 |     | ns    |
| t <sub>WP</sub>                    | Write Pulse Width (WE or CE)               | 100               |     | ns    |
| t <sub>DS</sub>                    | Data Setup Time                            | 50                |     | ns    |
| t <sub>DH</sub> , t <sub>OEH</sub> | Data, OE Hold Time                         | 0                 |     | ns    |
| t <sub>DV</sub>                    | Time to Data Valid                         | NR <sup>(1)</sup> |     |       |

Note: 1. NR = No Restriction

### 15. AC Write Waveforms

### 15.1 WE Controlled



### 15.2 **CE** Controlled



# 16. Page Mode Characteristics

| Symbol           | Parameter                           |           | Min | Max | Units |
|------------------|-------------------------------------|-----------|-----|-----|-------|
|                  | Muito Cuala Tima (antion quailable) | AT28C256  |     | 10  | ms    |
| t <sub>WC</sub>  | Write Cycle Time (option available) | AT28C256F |     | 3   | ms    |
| t <sub>AS</sub>  | Address Setup Time                  |           | 0   |     | ns    |
| t <sub>AH</sub>  | Address Hold Time                   |           | 50  |     | ns    |
| $t_{DS}$         | Data Setup Time                     |           | 50  |     | ns    |
| t <sub>DH</sub>  | Data Hold Time                      |           | 0   |     | ns    |
| t <sub>WP</sub>  | Write Pulse Width                   |           | 100 |     | ns    |
| t <sub>BLC</sub> | Byte Load Cycle Time                |           |     | 150 | μs    |
| t <sub>WPH</sub> | Write Pulse Width High              |           | 50  |     | ns    |

# 17. Page Mode Write Waveforms<sup>(1)(2)</sup>



Notes: 1. A6 through A14 must specify the same page address during each high to low transition of  $\overline{\text{WE}}$  (or  $\overline{\text{CE}}$ ).

2.  $\overline{OE}$  must be high only when  $\overline{WE}$  and  $\overline{CE}$  are both low.

# 18. Chip Erase Waveforms



 $t_S = t_H = 5 \text{ µsec (min.)}$   $t_W = 10 \text{ msec (min.)}$  $V_H = 12.0V \pm 0.5V$ 



# 27.2 Green Package Option (Pb/Halide-free)

| t <sub>ACC</sub> | Icc    | (mA)    |                     |         |                   |
|------------------|--------|---------|---------------------|---------|-------------------|
| (ns)             | Active | Standby | Ordering Code       | Package | Operation Range   |
| 150              | 50     | 0.2     | AT28C256(E, F)-15JU | 32J     | Industrial        |
|                  |        |         | AT28C256(E, F)-15PU | 28P6    | (-40° C to 85° C) |
|                  |        |         | AT28C256(E, F)-15SU | 28S     |                   |
|                  |        |         | AT28C256(E, F)-15TU | 28T     |                   |

|       | Package Type                                                      |
|-------|-------------------------------------------------------------------|
| 32J   | 32-lead, Plastic J-leaded Chip Carrier (PLCC)                     |
| 28P6  | 28-lead, 0.600" Wide, Plastic Dual Inline Package (PDIP)          |
| 28\$  | 28-lead, 0.300" Wide, Plastic Gull Wing Small Outline (SOIC)      |
| 28T   | 28-lead, Plastic Thin Small Outline Package (TSOP)                |
|       | Options                                                           |
| Blank | Standard Device: Endurance = 10K Write Cycles; Write Time = 10 ms |
| F     | Fast Write Option: Write Time = 3 ms                              |



#### 29.3 32J - PLCC





0.318(0.0125)

#### **COMMON DIMENSIONS**

(Unit of Measure = mm)

| SYMBOL | MIN    | NOM       | MAX    | NOTE   |
|--------|--------|-----------|--------|--------|
| Α      | 3.175  | -         | 3.556  |        |
| A1     | 1.524  | _         | 2.413  |        |
| A2     | 0.381  | _         | _      |        |
| D      | 12.319 | -         | 12.573 |        |
| D1     | 11.354 | _         | 11.506 | Note 2 |
| D2     | 9.906  | _         | 10.922 |        |
| E      | 14.859 | _         | 15.113 |        |
| E1     | 13.894 | _         | 14.046 | Note 2 |
| E2     | 12.471 | _         | 13.487 |        |
| В      | 0.660  | -         | 0.813  |        |
| B1     | 0.330  | _         | 0.533  |        |
| е      |        | 1.270 TYF | )      |        |

Notes:

- 1. This package conforms to JEDEC reference MS-016, Variation AE.
- Dimensions D1 and E1 do not include mold protrusion.
   Allowable protrusion is .010"(0.254 mm) per side. Dimension D1 and E1 include mold mismatch and are measured at the extreme material condition at the upper or lower parting line.
- 3. Lead coplanarity is 0.004" (0.102 mm) maximum.

|--|

| TITLE                                              | DRAWING NO. | REV. |
|----------------------------------------------------|-------------|------|
| 32J, 32-lead, Plastic J-leaded Chip Carrier (PLCC) | 32J         | В    |

