

# M95256-DR M95256 M95256-W M95256-R

256 Kbit serial SPI bus EEPROM with high-speed clock

#### **Features**

- Compatible with the Serial Peripheral Interface (SPI) bus
- Memory array
  - 256 Kb (32 Kbytes) of EEPROM
  - Page size: 64 bytes
- Additional Write lockable Page (Identification page)
- Write
  - Byte Write within 5 ms
  - Page Write within 5 ms
- Write Protect: quarter, half or whole memory array
- High-speed clock frequency (20 MHz)
- Single supply voltage: 1.8 V to 5.5 V
- More than 1 Million Write cycles
- More than 40-year data retention
- Enhanced ESD Protection
- Packages
  - ECOPACK2<sup>®</sup> (RoHS compliant and Halogen-free)



# **Contents**

| 1    | Desc                 | cription                                    |  |  |  |  |
|------|----------------------|---------------------------------------------|--|--|--|--|
| 2    | Men                  | nory organization                           |  |  |  |  |
| 3    | Sign                 | al description                              |  |  |  |  |
|      | 3.1                  | Serial Data output (Q) 9                    |  |  |  |  |
|      | 3.2                  | Serial Data input (D)                       |  |  |  |  |
|      | 3.3                  | Serial Clock (C)                            |  |  |  |  |
|      | 3.4                  | Chip Select (S)                             |  |  |  |  |
|      | 3.5                  | Hold (HOLD)                                 |  |  |  |  |
|      | 3.6                  | Write Protect (W)                           |  |  |  |  |
|      | 3.7                  | V <sub>SS</sub> ground                      |  |  |  |  |
|      | 3.8                  | Operating supply voltage (V <sub>CC</sub> ) |  |  |  |  |
|      |                      | 3.8.1 Device reset                          |  |  |  |  |
|      |                      | 3.8.2 Power-up conditions                   |  |  |  |  |
|      |                      | 3.8.3 Power-down                            |  |  |  |  |
| 4    | Operating features11 |                                             |  |  |  |  |
|      | 4.1                  | Hold condition                              |  |  |  |  |
|      | 4.2                  | Status Register                             |  |  |  |  |
|      | 4.3                  | Data protection and protocol control        |  |  |  |  |
| 5    | Insti                | ructions14                                  |  |  |  |  |
|      | 5.1                  | Write Enable (WREN)                         |  |  |  |  |
|      | 5.2                  | Write Disable (WRDI)                        |  |  |  |  |
|      | 5.3                  | Read Status Register (RDSR)                 |  |  |  |  |
|      |                      | 5.3.1 WIP bit                               |  |  |  |  |
|      |                      | 5.3.2 WEL bit                               |  |  |  |  |
|      |                      | 5.3.3 BP1, BP0 bits                         |  |  |  |  |
|      |                      | 5.3.4 SRWD bit                              |  |  |  |  |
|      | 5.4                  | Write Status Register (WRSR)                |  |  |  |  |
|      | 5.5                  | Read from Memory Array (READ)               |  |  |  |  |
|      | 5.6                  | Write to Memory Array (WRITE)               |  |  |  |  |
| 2/48 |                      | Doc ID 12276 Rev 11                         |  |  |  |  |

|    |        | 5.6.1    | ECC (error correction code) and Write cycling            | <br>. 22 |
|----|--------|----------|----------------------------------------------------------|----------|
|    | 5.7    | Read Id  | dentification Page (available only in M95256-DR devices) | <br>23   |
|    | 5.8    | Write Id | dentification Page (available only in M95256-DR devices) | <br>24   |
|    | 5.9    | Read L   | ock Status (available only in M95256-DR devices)         | <br>25   |
|    | 5.10   | Lock ID  | (available only in M95256-DR devices)                    | <br>25   |
| 6  | Deliv  | ery stat | te                                                       | <br>27   |
| 7  | Conn   | ecting   | to the SPI bus                                           | <br>27   |
|    | 7.1    | SPI mo   | odes                                                     | <br>28   |
| 8  | Maxir  | mum ra   | ting                                                     | <br>29   |
| 9  | DC aı  | nd AC p  | parameters                                               | <br>30   |
| 10 | Packa  | age me   | chanical data                                            | <br>39   |
| 11 | Part r | number   | ing                                                      | <br>43   |
| 10 | Povis  | sion his | ton                                                      | 15       |

# List of tables

| Table 1.  | Signal names                                                             | . 7 |
|-----------|--------------------------------------------------------------------------|-----|
| Table 2.  | Write-protected block size                                               |     |
| Table 3.  | Instruction set                                                          | 14  |
| Table 4.  | M95256-R instruction set                                                 | 14  |
| Table 5.  | Status Register format                                                   | 16  |
| Table 6.  | Protection modes                                                         | 18  |
| Table 7.  | Absolute maximum ratings                                                 | 29  |
| Table 8.  | Operating conditions (M95256)                                            | 30  |
| Table 9.  | Operating conditions (M95256-W)                                          |     |
| Table 10. | Operating conditions (M95256-R and M95256-DR)                            | 30  |
| Table 11. | AC measurement conditions                                                | 30  |
| Table 12. | Capacitance                                                              |     |
| Table 13. | DC characteristics (M95256, device grade 3)                              | 31  |
| Table 14. | DC characteristics (M95256-W, device grade 6)                            |     |
| Table 15. | DC characteristics (M95256-W, device grade 3)                            |     |
| Table 16. | DC characteristics (M95256-R, M95256-DR, device grade 6)                 | 33  |
| Table 17. | AC characteristics (M95256, device grade 3)                              |     |
| Table 18. | AC characteristics, new M95256-W, device grade 6                         |     |
| Table 19. | AC characteristics (M95256-W, device grade 3)                            |     |
| Table 20. | AC characteristics (M95256-DR, M95256-R device grade 6)                  |     |
| Table 21. | SO8N – 8 lead plastic small outline, 150 mils body width, package data   | 39  |
| Table 22. | SO8 wide – 8 lead plastic small outline, 200 mils body width, package    |     |
|           | mechanical data                                                          |     |
| Table 23. | TSSOP8 – 8 lead thin shrink small outline, package mechanical data       |     |
| Table 24. | M95256-DR WLCSP, 0.5 mm pitch, package mechanical data                   |     |
| Table 25. | Ordering information scheme                                              |     |
| Table 26. | Available M95256x products (package, voltage range, temperature grade)   |     |
| Table 27. | Available M95256-DR products (package, voltage range, temperature grade) |     |
| Table 28. | Document revision history                                                | 45  |

**577** 

# **List of figures**

| Figure 1.  | Logic diagram                                                                 | 6  |
|------------|-------------------------------------------------------------------------------|----|
| Figure 2.  | 8-pin package connections                                                     | 6  |
| Figure 3.  | WLCSP connections (top view, marking side, with balls on the underside)       | 7  |
| Figure 4.  | Block diagram                                                                 | 8  |
| Figure 5.  | Hold condition activation                                                     | 12 |
| Figure 6.  | Write Enable (WREN) sequence                                                  | 15 |
| Figure 7.  | Write Disable (WRDI) sequence                                                 | 15 |
| Figure 8.  | Read Status Register (RDSR) sequence                                          | 17 |
| Figure 9.  | Write Status Register (WRSR) sequence                                         | 19 |
| Figure 10. | Read from Memory Array (READ) sequence                                        | 20 |
| Figure 11. | Byte Write (WRITE) sequence                                                   | 21 |
| Figure 12. | Page Write (WRITE) sequence                                                   | 22 |
| Figure 13. | Read Identification Page sequence                                             | 23 |
| Figure 14. | Write Identification Page sequence                                            | 24 |
| Figure 15. | Read Lock Status sequence                                                     | 25 |
| Figure 16. | Lock ID sequence                                                              | 26 |
| Figure 17. | Bus master and memory devices on the SPI bus                                  | 27 |
| Figure 18. | SPI modes supported                                                           |    |
| Figure 19. | AC measurement I/O waveform                                                   | 31 |
| Figure 20. | Serial input timing                                                           | 38 |
| Figure 21. | Hold timing                                                                   | 38 |
| Figure 22. | Output timing                                                                 |    |
| Figure 23. | SO8N – 8 lead plastic small outline, 150 mils body width, package outline     | 39 |
| Figure 24. | SO8 wide – 8 lead plastic small outline, 200 mils body width, package outline | 40 |
| Figure 25. | TSSOP8 – 8 lead thin shrink small outline, package outline                    | 41 |
| Figure 26. | M95256-DR WLCSP, 0.5 mm pitch, package outline                                | 42 |

## 1 Description

The M95256, M95256-W, M95256-R and M95256-DR are electrically erasable programmable memory (EEPROM) devices. They are accessed by a high speed SPI-compatible bus. Their memory array is organized as 32768 × 8 bits.

The M95256-DR also offers an additional page, named the Identification Page (64 bytes) which can be written and (later) permanently locked in Read-only mode. This Identification Page offers flexibility in the application board production line, as the Identification Page can be used to store unique identification parameters and/or parameters specific to the production line.

The device is accessed by a simple serial interface that is SPI-compatible.





The bus signals are C, D and Q, as shown in Table 1 and Figure 1.

The device is selected when Chip Select  $(\overline{S})$  is taken low. Communications with the device can be interrupted using Hold  $(\overline{HOLD})$ .

Figure 2. 8-pin package connections



1. See Section 10: Package mechanical data for package dimensions, and how to identify pin-1.

#### Caution:

As EEPROM cells loose their charge (and so their binary value) when exposed to ultra violet (UV) light, EEPROM dice delivered in wafer form or in WLCSP package by ST Microelectronics must never be exposed to UV light.

ai14707

Figure 3. WLCSP connections (top view, marking side, with balls on the underside)

Table 1. Signal names

| Signal name     | Function           | Direction |
|-----------------|--------------------|-----------|
| С               | Serial Clock       | Input     |
| D               | Serial Data input  | Input     |
| Q               | Serial Data output | Output    |
| <u>s</u>        | Chip Select        | Input     |
| W               | Write Protect      | Input     |
| HOLD            | Hold               | Input     |
| V <sub>CC</sub> | Supply voltage     |           |
| V <sub>SS</sub> | Ground             |           |

# 2 Memory organization

The memory is organized as shown in Figure 4.

Figure 4. Block diagram



## 3 Signal description

See Figure 1: Logic diagram and Table 1: Signal names, for a brief overview of the signals connected to this device.

#### 3.1 Serial Data output (Q)

This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of Serial Clock (C).

### 3.2 Serial Data input (D)

This input signal is used to transfer data serially into the device. It receives instructions, addresses, and the data to be written. Values are latched on the rising edge of Serial Clock (C).

#### 3.3 Serial Clock (C)

This input signal provides the timing of the serial interface. Instructions, addresses, or data present at Serial Data input (D) are latched on the rising edge of Serial Clock (C). Data on Serial Data output (Q) changes after the falling edge of Serial Clock (C).

## 3.4 Chip Select $(\overline{S})$

When this input signal is high, the device is deselected and Serial Data output (Q) is at high impedance. Unless an internal Write cycle is in progress, the device will be in the Standby Power mode. Driving Chip Select  $(\overline{S})$  low selects the device, placing it in the Active Power mode.

After power-up, a falling edge on Chip Select  $(\overline{S})$  is required prior to the start of any instruction.

## 3.5 Hold (HOLD)

The Hold  $(\overline{HOLD})$  signal is used to pause any serial communications with the device without deselecting the device.

During the Hold condition, the Serial Data output (Q) is high impedance, and Serial Data input (D) and Serial Clock (C) are Don't Care.

To start the Hold condition, the device must be selected, with Chip Select  $(\overline{S})$  driven low.

### 3.6 Write Protect $(\overline{W})$

The main purpose of this input signal is to freeze the size of the area of memory that is protected against Write instructions (as specified by the values in the BP1 and BP0 bits of the Status Register).

This pin must be driven either high or low, and must be stable during all write instructions.

#### 3.7 V<sub>SS</sub> ground

V<sub>SS</sub> is the reference for the V<sub>CC</sub> supply voltage.

### 3.8 Operating supply voltage (V<sub>CC</sub>)

Prior to selecting the memory and issuing instructions to it, a valid and stable  $V_{CC}$  voltage within the specified [ $V_{CC(min)}$ ,  $V_{CC(max)}$ ] range must be applied (see *Table 8*, *Table 9*, *Table 10*).

This voltage must remain stable and valid until the end of the transmission of the instructionand, for a Write instruction, until the completion of the internal write cycle (t<sub>w</sub>).

In order to secure a stable DC supply voltage, it is recommended to decouple the VCC line with a suitable capacitor (usually of the order of 10 nF to 100 nF) close to the  $V_{CC}/V_{SS}$  package pins.

#### 3.8.1 Device reset

In order to prevent inadvertent write operations during power-up, a power-on-reset (POR) circuit is included. At power-up, the device does not respond to any instruction until  $V_{CC}$  reaches the internal Reset threshold voltage (this threshold is defined in DC tables as  $V_{RES}$ ). (this threshold is lower than the minimum  $V_{CC}$  operating voltage defined in *Table 8*, *Table 9* and *Table 10*).

When V<sub>CC</sub> passes over the POR threshold, the device is reset and in the following state:

- in Standby Power mode,
- deselected (note that a further instruction must be preceded by a falling edge on Chip Select (S) to be executed),
- Status Register value:
  - the Write Enable Latch (WEL) is reset to 0,
  - Write In Progress (WIP) is reset to 0,
  - The SRWD, BP1 and BP0 bits remain unchanged (non-volatile bits)

When  $V_{CC}$  passes over the POR threshold, the device is reset and enters the Standby Power mode, however, the device must not be accessed until  $V_{CC}$  reaches a valid and stable  $V_{CC}$  voltage within the specified  $[V_{CC(min)}, V_{CC(max)}]$  range defined in *Table 8*, *Table 9* and *Table 10*).

#### 3.8.2 Power-up conditions

When the power supply is turned on,  $V_{CC}$  rises continuously from  $V_{SS}$  to  $V_{CC}$ . During this time, the Chip Select  $(\overline{S})$  line is not allowed to float but should follow the  $V_{CC}$  voltage, it is

therefore recommended to connect the  $\overline{S}$  line to  $V_{CC}$  via a suitable pull-up resistor (see *Figure 17*).

In addition, the Chip Select  $(\overline{S})$  input offers a built-in safety feature, as the  $\overline{S}$  input is edge sensitive as well as level sensitive: after power-up, the device does not become selected until a falling edge has first been detected on Chip Select  $(\overline{S})$ . This ensures that Chip Select  $(\overline{S})$  must have been High, prior to going Low to start the first operation.

The  $V_{CC}$  voltage has to rise continuously from 0 V up to the minimum  $V_{CC}$  operating voltage defined in *Table 8*, *Table 9* and *Table 10* and the rise time must not vary faster than 1 V/ $\mu$ s.

#### 3.8.3 Power-down

During Power-down (continuous decrease of  $V_{CC}$  supply voltage below the minimum  $V_{CC}$  operating voltage defined in *Table 8*, *Table 9* and *Table 10*), the device must be:

- deselected (Chip Select S should be allowed to follow the voltage applied on V<sub>CC</sub>)
- in Standby Power mode (there should not be an internal Write cycle in progress).

## 4 Operating features

#### 4.1 Hold condition

The Hold (HOLD) signal is used to pause any serial communications with the device without resetting the clocking sequence.

During the Hold condition, the Serial Data output (Q) is high impedance, and Serial Data input (D) and Serial Clock (C) are Don't Care.

To enter the Hold condition, the device must be selected, with Chip Select  $(\overline{S})$  low.

Normally, the device is kept selected, for the whole duration of the Hold condition. Deselecting the device while it is in the Hold condition, has the effect of resetting the state of the device, and this mechanism can be used if it is required to reset any processes that had been in progress.

The Hold condition starts when the Hold  $(\overline{HOLD})$  signal is driven low at the same time as Serial Clock (C) already being low (as shown in *Figure 5*).

The Hold condition ends when the Hold (HOLD) signal is driven high at the same time as Serial Clock (C) already being low.

*Figure 5* also shows what happens if the rising and falling edges are not timed to coincide with Serial Clock (C) being low.

Figure 5. Hold condition activation



#### 4.2 Status Register

*Figure 4* shows the position of the Status Register in the control logic of the device. The Status Register contains a number of status and control bits that can be read or set (as appropriate) by specific instructions. For a detailed description of the Status Register bits, see *Section 5.3: Read Status Register (RDSR)*.

#### 4.3 Data protection and protocol control

Non-volatile memory devices can be used in environments that are particularly noisy, and within applications that could experience problems if memory bytes are corrupted. Consequently, the device features the following data protection mechanisms:

- Write and Write Status Register instructions are checked that they consist of a number of clock pulses that is a multiple of eight, before they are accepted for execution.
- All instructions that modify data must be preceded by a Write Enable (WREN)
  instruction to set the Write Enable Latch (WEL) bit. This bit is returned to its reset state
  by the following events:
  - Power-up
  - Write Disable (WRDI) instruction completion
  - Write Status Register (WRSR) instruction completion
  - Write (WRITE) instruction completion
- The Block Protect (BP1, BP0) bits in the Status Register allow part of the memory to be configured as read-only.
- The Write Protect (W) signal is used to protect the Block Protect (BP1, BP0) bits of the Status Register.

For any instruction to be accepted, and executed, Chip Select  $(\overline{S})$  must be driven high after the rising edge of Serial Clock (C) for the last bit of the instruction, and before the next rising edge of Serial Clock (C).

Two points need to be noted in the previous sentence:

- The 'last bit of the instruction' can be the eighth bit of the instruction code, or the eighth bit of a data byte, depending on the instruction (except for Read Status Register (RDSR) and Read (READ) instructions).
- The 'next rising edge of Serial Clock (C)' might (or might not) be the next bus transaction for some other device on the SPI bus.

Table 2. Write-protected block size

| Status Re | gister bits | Protected block | Protected array addresse   |  |  |
|-----------|-------------|-----------------|----------------------------|--|--|
| BP1       | BP0         | Flotected block | M95256, M95256-W, M95256-R |  |  |
| 0         | 0           | none            | none none                  |  |  |
| 0         | 1           | Upper quarter   | 6000h - 7FFFh              |  |  |
| 1         | 0           | Upper half      | 4000h - 7FFFh              |  |  |
| 1         | 1           | Whole memory    | 0000h - 7FFFh              |  |  |

## 5 Instructions

Each instruction starts with a single-byte code, as summarized in Table 3.

If an invalid instruction is sent (one not contained in *Table 3*), the device automatically deselects itself.

Table 3. Instruction set

| Instruction | Description            | Instruction format |
|-------------|------------------------|--------------------|
| WREN        | Write Enable           | 0000 0110          |
| WRDI        | Write Disable          | 0000 0100          |
| RDSR        | Read Status Register   | 0000 0101          |
| WRSR        | Write Status Register  | 0000 0001          |
| READ        | Read from Memory Array | 0000 0011          |
| WRITE       | Write to Memory Array  | 0000 0010          |

Table 4. M95256-R instruction set

| Instruction                  | Description                                       | Instruction format       |
|------------------------------|---------------------------------------------------|--------------------------|
| WREN                         | Write Enable                                      | 0000 0110                |
| WRDI                         | Write Disable                                     | 0000 0100                |
| RDSR                         | Read Status Register                              | 0000 0101                |
| WRSR                         | Write Status Register                             | 0000 0001                |
| READ                         | Read from Memory Array                            | 0000 0011                |
| WRITE                        | Write to Memory Array                             | 0000 0010                |
| Read Identification<br>Page  | Reads the page dedicated to identification.       | 1000 0011 <sup>(1)</sup> |
| Write Identification<br>Page | Writes the page dedicated to identification.      | 1000 0010 <sup>(1)</sup> |
| Read Lock Status             | Reads the lock status of the Identification Page. | 1000 0011 <sup>(2)</sup> |
| Lock ID                      | Locks the Identification page in read-only mode.  | 1000 0010 <sup>(2)</sup> |

<sup>1.</sup> Address bit A10 must be 0, all other address bits are Don't Care.

14/48

<sup>2.</sup> Address bit A10 must be 1, all other address bits are Don't Care.

#### 5.1 Write Enable (WREN)

The Write Enable Latch (WEL) bit must be set prior to each WRITE and WRSR instruction. The only way to do this is to send a Write Enable instruction to the device.

As shown in *Figure 6*, to send this instruction to the device, Chip Select  $(\overline{S})$  is driven low, and the bits of the instruction byte are shifted in, on Serial Data input (D). The device then enters a wait state. It waits for a the device to be deselected, by Chip Select  $(\overline{S})$  being driven high.

Figure 6. Write Enable (WREN) sequence



#### 5.2 Write Disable (WRDI)

One way of resetting the Write Enable Latch (WEL) bit is to send a Write Disable instruction to the device.

As shown in *Figure 7*, to send this instruction to the device, Chip Select  $(\overline{S})$  is driven low, and the bits of the instruction byte are shifted in, on Serial Data input (D).

The device then enters a wait state. It waits for a the device to be deselected, by Chip Select  $(\overline{S})$  being driven high.

The Write Enable Latch (WEL) bit, in fact, becomes reset by any of the following events:

- Power-up
- WRDI instruction execution
- WRSR instruction completion
- WRITE instruction completion

Figure 7. Write Disable (WRDI) sequence



577

Doc ID 12276 Rev 11

15/48

#### 5.3 Read Status Register (RDSR)

The Read Status Register (RDSR) instruction allows the Status Register to be read. The Status Register may be read at any time, even while a Write or Write Status Register cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write In Progress (WIP) bit before sending a new instruction to the device. It is also possible to read the Status Register continuously, as shown in *Figure 8*.

The status and control bits of the Status Register are as follows:

#### 5.3.1 WIP bit

The Write In Progress (WIP) bit indicates whether the memory is busy with a Write or Write Status Register cycle. When set to 1, such a cycle is in progress, when reset to 0 no such cycle is in progress.

#### 5.3.2 WEL bit

The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable Latch is reset and no Write or Write Status Register instruction is accepted.

#### 5.3.3 **BP1**, **BP0** bits

The Block Protect (BP1, BP0) bits are non-volatile. They define the size of the area to be software protected against Write instructions. These bits are written with the Write Status Register (WRSR) instruction. When one or both of the Block Protect (BP1, BP0) bits is set to 1, the relevant memory area (as defined in *Table 5*) becomes protected against Write (WRITE) instructions. The Block Protect (BP1, BP0) bits can be written provided that the Hardware Protected mode has not been set.

#### 5.3.4 **SRWD** bit

The Status Register Write Disable (SRWD) bit is operated in conjunction with the Write Protect  $(\overline{W})$  signal. The Status Register Write Disable (SRWD) bit and Write Protect  $(\overline{W})$  signal allow the device to be put in the Hardware Protected mode (when the Status Register Write Disable (SRWD) bit is set to 1, and Write Protect  $(\overline{W})$  is driven low). In this mode, the non-volatile bits of the Status Register (SRWD, BP1, BP0) become read-only bits and the Write Status Register (WRSR) instruction is no longer accepted for execution.

Table 5. Status Register format





Figure 8. Read Status Register (RDSR) sequence

577

#### 5.4 Write Status Register (WRSR)

The Write Status Register (WRSR) instruction allows new values to be written to the Status Register. Before it can be accepted, a Write Enable (WREN) instruction must have been previously executed.

The Write Status Register (WRSR) instruction is entered by driving Chip Select (\$\overline{S}\$) Low, followed by the instruction code, the data byte on Serial Data Input (D) and the Chip Select (S) driven High. Chip Select (S) must be driven High after the rising edge of Serial Clock (C) that latches in the eighth bit of the data byte, and before the next rising edge of Serial Clock (C). Otherwise, the Write Status Register (WRSR) instruction is not properly executed.

The instruction sequence is shown in Figure 9.

Driving the Select (S) High at a byte boundary of the input data triggers the self timed Write cycle, and continues for a period t<sub>W</sub> (as specified in Table 17, Table 18, Table 19 and Table 20). While the Write Status Register cycle is in progress, the Status Register may still be read to check the value of the Write In Progress (WIP) bit: the WIP bit is 1 during the selftimed Write cycle t<sub>W</sub>, and is 0 when the Write cycle is completed. The WEL bit (Write Enable Latch) is also reset when the Write cycle t<sub>W</sub> is completed.

The Write Status Register (WRSR) instruction allows the user to change the values of the BP1, BP0 bits and the SRWD bit:

- The Block Protect (BP1, BP0) bits define the size of the area that is to be treated as read only, as defined in Table 2.
- The SRWD bit (Status Register Write Disable bit), in accordance with the signal read on the Write Protect pin  $(\overline{W})$ , allows the user to set or reset the Write protection mode of the Status Register itself, as defined in Table 6 When in Write Protected mode, the Write Status Register (WRSR) instruction is not executed.

The contents of the SRWD and BP1, BP0 bits are updated after the completion of the WRSR instruction, including the t<sub>W</sub> Write cycle.

The Write Status Register (WRSR) instruction has no effect on bits b6, b5, b4, b1, b0 of the Status Register. Bits b6, b5, b4 are always read as 0.

Table 6. **Protection modes** 

| W signal | SRWD | Mode                           | Write protection of the                                                                                         | Memory content                |                                    |
|----------|------|--------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------|------------------------------------|
| w signal | bit  | Wode                           | Status Register                                                                                                 | Protected area <sup>(1)</sup> | Unprotected area <sup>(1)</sup>    |
| 1        | 0    |                                | Status Register is                                                                                              |                               |                                    |
| 0        | 0    | Software                       | Writable (if the WREN instruction has set the                                                                   |                               |                                    |
| 1        | 1    | Protected (SPM)                | WEL bit) The values in the BP1 and BP0 bits can be changed                                                      | Write-protected               | Ready to accept Write instructions |
| 0        | 1    | Hardware<br>Protected<br>(HPM) | Status Register is<br>Hardware write<br>protected<br>The values in the BP1<br>and BP0 bits cannot be<br>changed | Write-protected               | Ready to accept Write instructions |

<sup>1.</sup> As defined by the values in the Block Protect (BP1, BP0) bits of the Status Register, as shown in Table 6.

The protection features of the device are summarized in Table 6.

When the Status Register Write Disable (SRWD) bit of the Status Register is 0 (its initial delivery state), it is possible to write to the Status Register (provided that the WEL bit has previously been set by a WREN instruction), regardless of the logic level applied on the Write Protect  $(\overline{W})$  input pin.

When the Status Register Write Disable (SRWD) bit of the Status Register is set to 1, two cases need to be considered, depending on the state of Write Protect ( $\overline{W}$ ) input pin:

- If Write Protect (W) input pin is driven high, it is possible to write to the Status Register (provided that the WEL bit has previously been set by a WREN instruction.
- If Write Protect (W) input pin is driven low, it is not possible to write to the Status Register even if the WEL bit has previously been set by a WREN instruction. (Attempts to write to the Status Register are rejected, and are not accepted for execution). As a consequence, all the data bytes in the memory area that are software protected (SPM) by the Block Protect (BP1, BP0) bits of the Status Register, are also hardware protected against data modification.

Regardless of the order of the two events, the Hardware Protected Mode (HPM) can be entered:

- either by setting the SRWD bit after driving Write Protect (W) input pin low,
- or by driving Write Protect (W) input pin low after setting the SRWD bit.

Once entered in the Hardware Protected mode (HPM), the only way to exit the HPM mode is to pull high the Write Protect  $(\overline{W})$  input pin.

If Write Protect  $(\overline{W})$  input pin is permanently tied high, the Hardware Protected mode (HPM) can never be activated, and only the Software Protected mode (SPM), using the Block Protect (BP1, BP0) bits of the Status Register, can be used.



Figure 9. Write Status Register (WRSR) sequence

5/

### 5.5 Read from Memory Array (READ)

As shown in *Figure 10*, to send this instruction to the device, Chip Select  $(\overline{S})$  is first driven low. The bits of the instruction byte and address bytes are then shifted in, on Serial Data input (D). The address is loaded into an internal address register, and the byte of data at that address is shifted out, on Serial Data output (Q).

If Chip Select  $(\overline{S})$  continues to be driven low, the internal address register is automatically incremented, and the byte of data at the new address is shifted out.

When the highest address is reached, the address counter rolls over to zero, allowing the Read cycle to be continued indefinitely. The whole memory can, therefore, be read with a single READ instruction.

The Read cycle is terminated by driving Chip Select  $(\overline{S})$  high. The rising edge of the Chip Select  $(\overline{S})$  signal can occur at any time during the cycle.

The first byte addressed can be any byte within any page.

The instruction is not accepted, and is not executed, if a Write cycle is currently in progress.



Figure 10. Read from Memory Array (READ) sequence

1. The most significant address bit (b15) is Don't Care.

#### 5.6 Write to Memory Array (WRITE)

As shown in *Figure 11*, to send this instruction to the device, Chip Select  $(\overline{S})$  is first driven low. The bits of the instruction byte, address bytes, and at least one data byte are then shifted in, on Serial Data input (D). The instruction is terminated by driving Chip Select  $(\overline{S})$  high at a byte boundary of the input data. The self-timed Write cycle, triggered by the rising edge of Chip Select  $(\overline{S})$ , continues for a period  $t_{WC}$  (as specified in *Table 17*, *Table 18*, *Table 19* and *Table 20*.), at the end of which the Write in Progress (WIP) bit is reset to 0.

In the case of *Figure 11*, Chip Select  $(\overline{S})$  is driven high after the eighth bit of the data byte has been latched in, indicating that the instruction is being used to write a single byte. If, though, Chip Select  $(\overline{S})$  continues to be driven low, as shown in *Figure 12*, the next byte of input data is shifted in, so that more than a single byte, starting from the given address towards the end of the same page, can be written in a single internal Write cycle.

Each time a new data byte is shifted in, the least significant bits of the internal address counter are incremented. If the number of data bytes sent to the device exceeds the page boundary, the internal address counter rolls over to the beginning of the page, and the previous data there are overwritten with the incoming data. (The page size of these devices is 64 bytes).

The instruction is not accepted, and is not executed, under the following conditions:

- if the Write Enable Latch (WEL) bit has not been set to 1 (by executing a Write Enable instruction just before)
- if a Write cycle is already in progress
- if the device has not been deselected, by Chip Select  $(\overline{S})$  being driven high, at a byte boundary (after the eighth bit, b0, of the last data byte that has been latched in)
- if the addressed page is in the region protected by the Block Protect (BP1 and BP0) bits.

Note:

The self-timed Write cycle  $t_W$  is internally executed as a sequence of two consecutive events: [Erase addressed byte(s)], followed by [Program addressed byte(s)]. An erased bit is read as "0" and a programmed bit is read as "1".

Figure 11. Byte Write (WRITE) sequence



1. The most significant address bit (b15) is Don't Care.

577

Doc ID 12276 Rev 11

21/48



Figure 12. Page Write (WRITE) sequence

1. The most significant address bit (b15) is Don't Care.

#### 5.6.1 ECC (error correction code) and Write cycling

The M95256 and M95256-D devices offer an ECC (error correction code) logic which compares each 4-byte word with its associated 6 EEPROM bits of ECC. As a result, if a single bit out of 4 bytes of data happens to be erroneous during a Read operation, the ECC detects it and replaces it by the correct value. The read reliability is therefore much improved by the use of this feature.

Note however that even if a single byte has to be written, 4 bytes are internally modified (plus the ECC bits), that is, the addressed byte is cycled together with the three other bytes making up the word. It is therefore recommended to write data in words (4 bytes) in order to optimize the number of Write cycles.

The M95256 and M95256-D devices are qualified at 1 million (1 000 000) Write cycles, using a cycling routine that writes to the device in multiples of 4-byte words.

**577** 

# 5.7 Read Identification Page (available only in M95256-DR devices)

The Identification Page (64 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode.

Reading this page is achieved with the Read Identification Page instruction (see *Table 4*). The Chip Select signal (S) is first driven low, the bits of the instruction byte and address bytes are then shifted in, on Serial Data input (D). Address bit A10 must be 0, address bits [A17:A11] and [A9:A8] are Don't Care, and the data byte pointed to by [A7:A0] is shifted out on Serial Data output (Q). If Chip Select (S) continues to be driven low, the internal address register is automatically incremented, and the byte of data at the new address is shifted out.

The number of bytes to read in the ID page must not exceed the page boundary (e.g.: when reading the ID page from location 24d, the number of bytes should be less than or equal to 40d, as the ID page boundary is 64 bytes).

The read cycle is terminated by driving Chip Select  $(\overline{S})$  high. The rising edge of the Chip Select  $(\overline{S})$  signal can occur at any time during the cycle. The first byte addressed can be any byte within any page.

The instruction is not accepted, and is not executed, if a write cycle is currently in progress.



Figure 13. Read Identification Page sequence

# 5.8 Write Identification Page (available only in M95256-DR devices)

The Identification Page (64 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode.

Writing this page is achieved with the Write Identification Page instruction (see *Table 4*), the Chip Select signal (S) is first driven low. The bits of the instruction byte, address byte, and at least one data byte are then shifted in on Serial Data input (D). Address bit A10 must be 0, address bits [A23:A11] and [A9:A8] are Don't Care, the [A7:A0] address bits define the byte address inside the identification page. The instruction is terminated by driving Chip Select  $(\overline{S})$  high at a byte boundary of the input data. The self-timed write cycle triggered by the rising edge of Chip Select  $(\overline{S})$  continues for a period  $t_W$  (as specified in *Table 20*), at the end of which the Write in Progress (WIP) bit is reset to 0.

In the case of *Figure 14*, Chip Select  $(\overline{S})$  is driven high after the eighth bit of the data byte has been latched in, indicating that the instruction is being used to write a single byte. However, if Chip Select  $(\overline{S})$  continues to be driven low, as shown in *Figure 14*, the next byte of input data is shifted in, so that more than a single byte, starting from the given address towards the end of the same page, can be written in a single internal write cycle. Each time a new data byte is shifted in, the least significant bits of the internal address counter are incremented. If the number of data bytes sent to the device exceeds the page boundary, the internal address counter rolls over to the beginning of the page, and the previous data there are overwritten with the incoming data. (The page size of these devices is 64 bytes).

The instruction is not accepted, and is not executed, under the following conditions:

- if the Write Enable Latch (WEL) bit has not been set to 1 (by previously executing a Write Enable instruction)
- if Status register bits (BP1, BP0) = (1, 1)
- if a write cycle is already in progress
- if the device has not been deselected, by Chip Select ( $\overline{S}$ ) being driven high, at a byte boundary (after the eighth bit, b0, of the last data byte that was latched in)
- if the Identification page is locked by the Lock Status bit



Figure 14. Write Identification Page sequence

#### 5.9 Read Lock Status (available only in M95256-DR devices)

The Read Lock Status instruction (see *Table 4*) allows to check if the Identification Page is locked (or not) in read-only mode. The Read Lock Status sequence is defined with the Chip Select (S) first driven low. The bits of the instruction byte and address bytes are then shifted in on Serial Data input (D). Address bit A10 must be 1, all other address bits are Don't Care. The Lock bit is the LSB (least significant bit) of the byte read on Serial Data output (Q). It is at '1' when the lock is active and at '0' when the lock is not active. If Chip Select  $(\overline{S})$  continues to be driven low, the same data byte is shifted out. The read cycle is terminated by driving Chip Select  $(\overline{S})$  high.

The instruction sequence is shown in Figure 15.



Figure 15. Read Lock Status sequence

## 5.10 Lock ID (available only in M95256-DR devices)

The Lock ID instruction permanently locks the Identification Page in read-only mode. Before this instruction can be accepted, a Write Enable (WREN) instruction must have been executed. The Lock ID instruction is issued by driving Chip Select  $(\overline{S})$  low, sending the instruction code, the address and a data byte on Serial Data input (D), and driving Chip Select  $(\overline{S})$  high. In the address sent, A10 must be equal to 1, all other address bits are Don't Care. The data byte sent must be equal to the binary value xxxx xx1x, where x = Don't Care.

Chip Select  $(\overline{S})$  must be driven high after the rising edge of Serial Clock (C) that latches in the eighth bit of the data byte, and before the next rising edge of Serial Clock (C). Otherwise, the Lock ID instruction is not executed.

Driving Chip Select  $(\overline{S})$  high at a byte boundary of the input data triggers the self-timed write cycle whose duration is  $t_W$  (specified in *Table 20*). The instruction sequence is shown in *Figure 16*.

The instruction is not accepted, and so not executed, under the following conditions:

- if the Write Enable Latch (WEL) bit has not been set to 1 (by previously executing a Write Enable instruction)
- if Status register bits (BP1,BP0) = (1,1)
- if a write cycle is already in progress
- if the device has not been deselected, by Chip Select ( $\overline{S}$ ) being driven high, at a byte boundary (after the eighth bit, b0, of the last data byte that was latched in)
- if the Identification page is locked by the Lock Status bit

Figure 16. Lock ID sequence



## 6 Delivery state

The device is delivered with the memory array set at all 1s (FFh). The Status Register Write Disable (SRWD) and Block Protect (BP1 and BP0) bits are initialized to 0.

## 7 Connecting to the SPI bus

These devices are fully compatible with the SPI protocol.

All instructions, addresses and input data bytes are shifted in to the device, most significant bit first. The Serial Data input (D) is sampled on the first rising edge of the Serial Clock (C) after Chip Select  $(\overline{S})$  goes low.

All output data bytes are shifted out of the device, most significant bit first. The Serial Data output (Q) is latched on the first falling edge of the Serial Clock (C) after the instruction (such as the Read from Memory Array and Read Status Register instructions) have been clocked into the device.

*Figure 17* shows an example of three memory devices connected to an MCU, on an SPI bus. Only one memory device is selected at a time, so only one memory device drives the Serial Data output (Q) line at a time, the other memory devices are high impedance.



Figure 17. Bus master and memory devices on the SPI bus

1. The Write Protect ( $\overline{W}$ ) and Hold ( $\overline{HOLD}$ ) signals should be driven, high or low as appropriate.

The pull-up resistor R (represented in *Figure 17*) ensures that a device is not selected if the bus master leaves the  $\overline{S}$  line in the high-impedance state.

In applications where the bus master might enter a state where all SPI bus inputs/outputs would be in high impedance at the same time (for example, if the bus master is reset during

57

Doc ID 12276 Rev 11

27/48

the transmission of an instruction), the clock line (C) must be connected to an external pull-down resistor so that, if all inputs/outputs become high impedance, the C line is pulled low (while the  $\overline{S}$  line is pulled high): this ensures that  $\overline{S}$  and C do not become high at the same time, and so, that the  $t_{SHCH}$  requirement is met. The typical value of R is 100 k $\Omega$ .

#### 7.1 SPI modes

These devices can be driven by a microcontroller with its SPI peripheral running in either of the two following modes:

- CPOL=0, CPHA=0
- CPOL=1, CPHA=1

For these two modes, input data is latched in on the rising edge of Serial Clock (C), and output data is available from the falling edge of Serial Clock (C).

The difference between the two modes, as shown in *Figure 18*, is the clock polarity when the bus master is in Stand-by mode and not transferring data:

- C remains at 0 for (CPOL=0, CPHA=0)
- C remains at 1 for (CPOL=1, CPHA=1)





## 8 Maximum rating

Stressing the device outside the ratings listed in *Table 7* may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

Table 7. Absolute maximum ratings

| Symbol            | Parameter                                                         | Min.           | Max.                 | Unit |
|-------------------|-------------------------------------------------------------------|----------------|----------------------|------|
|                   | Ambient temperature with power applied                            | -40            | 130                  | °C   |
| T <sub>STG</sub>  | Storage temperature                                               | -65            | 150                  | °C   |
| T <sub>LEAD</sub> | Lead temperature during soldering                                 | see n          | see note (1)         |      |
| V <sub>O</sub>    | Output voltage                                                    | -0.50          | V <sub>CC</sub> +0.6 | V    |
| V <sub>I</sub>    | Input voltage                                                     | -0.50          | 6.5                  | V    |
| I <sub>OL</sub>   | DC output current (Q = 0)                                         | -              | 5                    | mA   |
| I <sub>OH</sub>   | DC output current (Q = 1)                                         | <del>-</del> 5 | -                    | mA   |
| V <sub>CC</sub>   | Supply voltage                                                    | -0.50          | 6.5                  | V    |
| V <sub>ESD</sub>  | Electrostatic discharge voltage (human body model) <sup>(2)</sup> | -4000          | 4000                 | V    |

Compliant with JEDEC Std J-STD-020D (for small body, Sn-Pb or Pb assembly), the ST ECOPACK® 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU.

<sup>2.</sup> AEC-Q100-002 (compliant with JEDEC Std JESD22-A114, C1=100pF, R1=1500  $\Omega,$  R2=500  $\Omega)$ 

## 9 DC and AC parameters

This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristic tables that follow are derived from tests performed under the measurement conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters.

Table 8. Operating conditions (M95256)

| Symbol          | Parameter                                      | Min. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|
| V <sub>CC</sub> | Supply voltage                                 | 4.5  | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature (device grade 3) | -40  | 125  | °C   |

Table 9. Operating conditions (M95256-W)

| Symbol          | Parameter                                      | Min. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|
| V <sub>CC</sub> | Supply voltage                                 | 2.5  | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature (device grade 6) | -40  | 85   | °C   |
|                 | Ambient operating temperature (device grade 3) | -40  | 125  | °C   |

Table 10. Operating conditions (M95256-R and M95256-DR)

| Symbol          | Parameter                     | Min. | Max. | Unit |
|-----------------|-------------------------------|------|------|------|
| V <sub>CC</sub> | Supply voltage                | 1.8  | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature | -40  | 85   | °C   |

Table 11. AC measurement conditions<sup>(1)</sup>

| Symbol         | Parameter                                  | Min.                                     | Max. | Unit |
|----------------|--------------------------------------------|------------------------------------------|------|------|
| C <sub>L</sub> | Load capacitance                           | 30 or                                    | pF   |      |
|                | Input rise and fall times                  |                                          | 25   | ns   |
|                | Input pulse voltages                       | 0.2V <sub>CC</sub> to 0.8V <sub>CC</sub> |      | V    |
|                | Input and output timing reference voltages | 0.3V <sub>CC</sub> to 0.7V <sub>CC</sub> |      | V    |

<sup>1.</sup> Output Hi-Z is defined as the point where data out is no longer driven.

 <sup>100</sup> pF when the clock frequency f<sub>C</sub> is less than 10 MHz, 30 pF when the clock frequency f<sub>C</sub> is equal to or greater than 10 MHz.

Figure 19. AC measurement I/O waveform



Table 12. Capacitance<sup>(1)</sup>

| Symbol           | Parameter                      | Test condition         | Max. | Unit |
|------------------|--------------------------------|------------------------|------|------|
| C <sub>OUT</sub> | Output capacitance (Q)         | V <sub>OUT</sub> = 0 V | 8    | pF   |
| C <sub>IN</sub>  | Input capacitance (D)          | V <sub>IN</sub> = 0 V  | 8    | pF   |
|                  | Input capacitance (other pins) | V <sub>IN</sub> = 0 V  | 6    | pF   |

<sup>1.</sup> Sampled only, not 100% tested.

Table 13. DC characteristics (M95256, device grade 3)

| Symbol                         | Parameter                           | Test condition                                                              | Min.                | Max.                | Unit |
|--------------------------------|-------------------------------------|-----------------------------------------------------------------------------|---------------------|---------------------|------|
| ILI                            | Input leakage current               | $V_{IN} = V_{SS}$ or $V_{CC}$                                               |                     | ± 2                 | μΑ   |
| I <sub>LO</sub>                | Output leakage current              | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$                |                     | ± 2                 | μΑ   |
| I <sub>CC</sub>                | Supply current                      | $C = 0.1V_{CC}/0.9V_{CC}$ at 5 MHz,<br>$V_{CC} = 5$ V, Q = open             |                     | 4                   | mA   |
| I <sub>CC1</sub>               | Supply current (Standby Power mode) | $\overline{S} = V_{CC}, V_{CC} = 5 V,$ $V_{IN} = V_{SS} \text{ or } V_{CC}$ |                     | 5                   | μΑ   |
| V <sub>IL</sub>                | Input low voltage                   |                                                                             | -0.45               | 0.3 V <sub>CC</sub> | V    |
| V <sub>IH</sub>                | Input high voltage                  |                                                                             | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1  | V    |
| V <sub>OL</sub> <sup>(1)</sup> | Output low voltage                  | $I_{OL} = 2 \text{ mA}, V_{CC} = 5 \text{ V}$                               |                     | 0.4                 | V    |
| V <sub>OH</sub> <sup>(1)</sup> | Output high voltage                 | $I_{OH} = -2 \text{ mA}, V_{CC} = 5 \text{ V}$                              | 0.8 V <sub>CC</sub> |                     | V    |

<sup>1.</sup> For all 5 V range devices, the device meets the output requirements for both TTL and CMOS standards.

Table 14. DC characteristics (M95256-W, device grade 6)

| Symbol                          | Parameter              | Test condition                                                                             | Min.                | Max.                | Unit |
|---------------------------------|------------------------|--------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| I <sub>LI</sub>                 | Input leakage current  | $V_{IN} = V_{SS}$ or $V_{CC}$                                                              |                     | ± 2                 | μΑ   |
| I <sub>LO</sub>                 | Output leakage current | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$                               |                     | ± 2                 | μΑ   |
|                                 |                        | $V_{CC}$ = 2.5 V, C = 0.1 $V_{CC}$ /0.9 $V_{CC}$ at 5 MHz, Q = open                        |                     | 3                   | mA   |
| 1                               | Supply current (Read)  | V <sub>CC</sub> = 2.5 V, C = 0.1V <sub>CC</sub> /0.9V <sub>CC</sub><br>at 10 MHz, Q = open |                     | 4 <sup>(1)</sup>    | mA   |
| Icc                             | Supply current (neau)  | V <sub>CC</sub> = 5.5 V, C = 0.1V <sub>CC</sub> /0.9V <sub>CC</sub><br>at 5 MHz, Q = open  |                     | 5                   | mA   |
|                                 |                        | V <sub>CC</sub> = 5.5 V, C = 0.1V <sub>CC</sub> /0.9V <sub>CC</sub><br>at 20 MHz, Q = open |                     | 5 <sup>(2)</sup>    | mA   |
| I <sub>CC0</sub> <sup>(3)</sup> | Supply current (Write) | During $t_W$ , $\overline{S} = V_{CC}$ ,<br>2.5 V < $V_{CC}$ < 5.5 V                       |                     | 5                   | mA   |
|                                 | Supply current         | $\overline{S} = V_{CC}, V_{CC} = 5.5 \text{ V},$ $V_{IN} = V_{SS} \text{ or } V_{CC},$     |                     | 5 <sup>(4)</sup>    | μΑ   |
| I <sub>CC1</sub>                | (Standby Power mode)   | $\overline{S} = V_{CC}, V_{CC} = 2.5 \text{ V},$ $V_{IN} = V_{SS} \text{ or } V_{CC},$     |                     | 5 <sup>(5)</sup>    | μΑ   |
| V <sub>IL</sub>                 | Input low voltage      |                                                                                            | -0.45               | 0.3 V <sub>CC</sub> | ٧    |
| V <sub>IH</sub>                 | Input high voltage     |                                                                                            | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1  | V    |
| V <sub>OL</sub>                 | Output low voltage     | $V_{CC}$ = 2.5 V and $I_{OL}$ = 1.5 mA or $V_{CC}$ = 5 V and $I_{OL}$ = 2 mA               |                     | 0.4                 | V    |
| V <sub>OH</sub>                 | Output high voltage    | $V_{CC}$ = 2.5 V and $I_{OH}$ = -0.4 mA or $V_{CC}$ = 5 V and $I_{OH}$ = -2 mA             | 0.8 V <sub>CC</sub> |                     | V    |

<sup>1.</sup> Preliminary data: 2mA with the new product identified with process letter K.

<sup>2.</sup> For new product identified with process letter K (preliminary data)

<sup>3.</sup> Characterized value, not tested in production.

<sup>4.</sup>  $3\,\mu\text{A}$  with the new product identified with process letter K (Preliminary data)

<sup>5.</sup>  $2 \,\mu\text{A}$  with the new product identified with process letter K (Preliminary data)

Table 15. DC characteristics (M95256-W, device grade 3)

| Symbol                          | Parameter                           | Test condition                                                                           | Min.                | Max.                | Unit |
|---------------------------------|-------------------------------------|------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| ILI                             | Input leakage current               | $V_{IN} = V_{SS}$ or $V_{CC}$                                                            |                     | ± 2                 | μΑ   |
| I <sub>LO</sub>                 | Output leakage current              | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$                             |                     | ± 2                 | μΑ   |
| I <sub>CC</sub>                 | Supply current (Read)               | $C = 0.1V_{CC}/0.9V_{CC}$ at 5 MHz, $V_{CC} = 2.5 \text{ V}$ , $Q = \text{open}$         |                     | 3                   | mA   |
| I <sub>CC0</sub> <sup>(1)</sup> | Supply current (Write)              | During $t_W$ , $\overline{S} = V_{CC}$ ,<br>2.5 V < $V_{CC}$ < 5.5 V                     |                     | 6                   | mA   |
| I <sub>CC1</sub>                | Supply current (Standby Power mode) | $\overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$<br>2.5 V < $V_{CC}$ < 5.5 V, |                     | 5                   | μΑ   |
| V <sub>IL</sub>                 | Input low voltage                   |                                                                                          | -0.45               | 0.3 V <sub>CC</sub> | ٧    |
| V <sub>IH</sub>                 | Input high voltage                  |                                                                                          | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1  | ٧    |
| V <sub>OL</sub>                 | Output low voltage                  | $I_{OL} = 1.5 \text{ mA}, V_{CC} = 2.5 \text{ V}$                                        |                     | 0.4                 | V    |
| V <sub>OH</sub>                 | Output high voltage                 | $I_{OH} = -0.4 \text{ mA}, V_{CC} = 2.5 \text{ V}$                                       | 0.8 V <sub>CC</sub> |                     | V    |

<sup>1.</sup> Characterized value, not tested in production.

Table 16. DC characteristics (M95256-R, M95256-DR, device grade 6)<sup>(1)</sup>

| Symbol                          | Parameter                           | Test condition <sup>(2)</sup>                                                           | Min                  | Max                  | Unit |
|---------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------|----------------------|----------------------|------|
| I <sub>LI</sub>                 | Input leakage current               | $V_{IN} = V_{SS}$ or $V_{CC}$                                                           |                      | ± 2                  | μΑ   |
| I <sub>LO</sub>                 | Output leakage current              | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$                            |                      | ± 2                  | μΑ   |
| 1                               | Supply current (Read)               | $V_{CC} = 1.8 \text{ V}, C = 0.1 V_{CC}/0.9 V_{CC} \text{ at 2 MHz}, Q = \text{open}$   |                      | 1 <sup>(3)</sup>     | mA   |
| Icc                             | Supply culterit (neau)              | $V_{CC} = 1.8 \text{ V, C} = 0.1 V_{CC} / 0.9 V_{CC} \text{ at 5 MHz, Q} = \text{open}$ |                      | 2 <sup>(4)</sup>     | IIIA |
| I <sub>CC0</sub> <sup>(5)</sup> | Supply current (Write)              | $V_{CC} = 1.8 \text{ V, during } t_{W}, \overline{S} = V_{CC}$                          |                      | 3                    | mA   |
| I <sub>CC1</sub>                | Supply current (Standby Power mode) | $V_{CC} = 1.8 \text{ V}, \overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$     |                      | 3                    | μΑ   |
| V <sub>IL</sub>                 | Input low voltage                   | 1.8 V ≤ V <sub>CC</sub> < 2.5 V                                                         | -0.45                | 0.25 V <sub>CC</sub> | ٧    |
| V <sub>IH</sub>                 | Input high voltage                  | 1.8 V ≤ V <sub>CC</sub> < 2.5 V                                                         | 0.75 V <sub>CC</sub> | V <sub>CC</sub> +1   | ٧    |
| V <sub>OL</sub>                 | Output low voltage                  | I <sub>OL</sub> = 0.15 mA, V <sub>CC</sub> = 1.8 V                                      |                      | 0.3                  | ٧    |
| V <sub>OH</sub>                 | Output high voltage                 | $I_{OH} = -0.1 \text{ mA}, V_{CC} = 1.8 \text{ V}$                                      | 0.8 V <sub>CC</sub>  |                      | V    |

<sup>1.</sup> New product identified with process letter K.

If the application uses the M95256-R, M95256-DR device with 2.5 V < VCC < 5.5 V and -40 °C < TA < +85 °C, please refer to Table 14: DC characteristics (M95256-W, device grade 6) instead of the above table.</li>

<sup>3. 2</sup> mA for the new product identified with the process letter K (Preliminary data).

<sup>4.</sup> Only the new product identified with the process letter K can run at 5 MHz (Preliminary data)

<sup>5.</sup> Characterized value, not tested in production.

Table 17. AC characteristics (M95256, device grade 3)

Test conditions specified in *Table 11: AC measurement conditions* and *Table 8: Operating conditions (M95256)* 

| Symbol                | Alt.              | Parameter                                   | Min. | Max. | Unit |
|-----------------------|-------------------|---------------------------------------------|------|------|------|
| f <sub>C</sub>        | f <sub>SCK</sub>  | Clock frequency                             | D.C. | 5    | MHz  |
| t <sub>SLCH</sub>     | t <sub>CSS1</sub> | S active setup time                         | 90   |      | ns   |
| t <sub>SHCH</sub>     | t <sub>CSS2</sub> | S not active setup time                     | 90   |      | ns   |
| t <sub>SHSL</sub>     | t <sub>CS</sub>   | S deselect time                             | 100  |      | ns   |
| t <sub>CHSH</sub>     | t <sub>CSH</sub>  | S active hold time                          | 90   |      | ns   |
| t <sub>CHSL</sub>     |                   | S not active hold time                      | 90   |      | ns   |
| t <sub>CH</sub> (1)   | t <sub>CLH</sub>  | Clock high time                             | 90   |      | ns   |
| t <sub>CL</sub> (1)   | t <sub>CLL</sub>  | Clock low time                              | 90   |      | ns   |
| t <sub>CLCH</sub> (2) | t <sub>RC</sub>   | Clock rise time                             |      | 1    | μs   |
| t <sub>CHCL</sub> (2) | t <sub>FC</sub>   | Clock fall time                             |      | 1    | μs   |
| t <sub>DVCH</sub>     | t <sub>DSU</sub>  | Data in setup time                          | 20   |      | ns   |
| t <sub>CHDX</sub>     | t <sub>DH</sub>   | Data in hold time                           | 30   |      | ns   |
| t <sub>HHCH</sub>     |                   | Clock low hold time after HOLD not active   | 70   |      | ns   |
| t <sub>HLCH</sub>     |                   | Clock low hold time after HOLD active       | 40   |      | ns   |
| t <sub>CLHL</sub>     |                   | Clock low setup time before HOLD active     | 0    |      | ns   |
| t <sub>CLHH</sub>     |                   | Clock low setup time before HOLD not active | 0    |      | ns   |
| t <sub>SHQZ</sub> (2) | t <sub>DIS</sub>  | Output disable time                         |      | 100  | ns   |
| t <sub>CLQV</sub>     | t <sub>V</sub>    | Clock low to output valid                   |      | 60   | ns   |
| t <sub>CLQX</sub>     | t <sub>HO</sub>   | Output hold time                            | 0    |      | ns   |
| t <sub>QLQH</sub> (2) | t <sub>RO</sub>   | Output rise time                            |      | 50   | ns   |
| t <sub>QHQL</sub> (2) | t <sub>FO</sub>   | Output fall time                            |      | 50   | ns   |
| t <sub>HHQV</sub>     | $t_{LZ}$          | HOLD high to output valid                   |      | 50   | ns   |
| t <sub>HLQZ</sub> (2) | t <sub>HZ</sub>   | HOLD low to output High-Z                   |      | 100  | ns   |
| t <sub>W</sub>        | t <sub>WC</sub>   | Write time                                  |      | 5    | ms   |

<sup>1.</sup>  $t_{CH}$  +  $t_{CL}$  must never be less than the shortest possible clock period, 1 /  $f_{C}$ (max)

<sup>2.</sup> Value guaranteed by characterization, not tested in production.

Table 18. AC characteristics, new M95256-W, device grade 6

|                                | Test co           | onditions: V <sub>CC</sub> = 2.5 to 5.5 V,<br>T <sub>A</sub> = -40 to 85 °C | C <sub>L</sub> = 1 | 100 pF | New products (process K, preliminary information) $C_L = 30 \text{ pF}$ |    |      | Unit |     |
|--------------------------------|-------------------|-----------------------------------------------------------------------------|--------------------|--------|-------------------------------------------------------------------------|----|------|------|-----|
| Symbol                         | Alt.              | Parameter                                                                   | Min.               | Max.   |                                                                         |    | Max. | ·.   |     |
| f <sub>C</sub>                 | f <sub>SCK</sub>  | Clock frequency                                                             | D.C.               | 5      | D.C.                                                                    | 10 | D.C. | 20   | MHz |
| t <sub>SLCH</sub>              | t <sub>CSS1</sub> | S active setup time                                                         | 90                 |        | 30                                                                      |    | 15   |      | ns  |
| t <sub>SHCH</sub>              | t <sub>CSS2</sub> | S not active setup time                                                     | 90                 |        | 30                                                                      |    | 15   |      | ns  |
| t <sub>SHSL</sub>              | t <sub>CS</sub>   | S deselect time                                                             | 100                |        | 40                                                                      |    | 20   |      | ns  |
| t <sub>CHSH</sub>              | t <sub>CSH</sub>  | S active hold time                                                          | 90                 |        | 30                                                                      |    | 15   |      | ns  |
| t <sub>CHSL</sub>              |                   | S not active hold time                                                      | 90                 |        | 30                                                                      |    | 15   |      | ns  |
| t <sub>CH</sub> <sup>(1)</sup> | t <sub>CLH</sub>  | Clock high time                                                             | 90                 |        | 45                                                                      |    | 20   |      | ns  |
| t <sub>CL</sub> <sup>(1)</sup> | t <sub>CLL</sub>  | Clock low time                                                              | 90                 |        | 45                                                                      |    | 20   |      | ns  |
| t <sub>CLCH</sub> (2)          | t <sub>RC</sub>   | Clock rise time                                                             |                    | 1      |                                                                         | 2  |      | 2    | μs  |
| t <sub>CHCL</sub> (2)          | t <sub>FC</sub>   | Clock fall time                                                             |                    | 1      |                                                                         | 2  |      | 2    | μs  |
| t <sub>DVCH</sub>              | t <sub>DSU</sub>  | Data in setup time                                                          | 20                 |        | 10                                                                      |    | 5    |      | ns  |
| t <sub>CHDX</sub>              | t <sub>DH</sub>   | Data in hold time                                                           | 30                 |        | 10                                                                      |    | 10   |      | ns  |
| t <sub>HHCH</sub>              |                   | Clock low hold time after HOLD not active                                   | 70                 |        | 30                                                                      |    | 15   |      | ns  |
| t <sub>HLCH</sub>              |                   | Clock low hold time after HOLD active                                       | 40                 |        | 30                                                                      |    | 15   |      | ns  |
| t <sub>CLHL</sub>              |                   | Clock low setup time before HOLD active                                     | 0                  |        | 0                                                                       |    | 0    |      | ns  |
| t <sub>CLHH</sub>              |                   | Clock low setup time before HOLD not active                                 | 0                  |        | 0                                                                       |    | 0    |      | ns  |
| t <sub>SHQZ</sub> (2)          | t <sub>DIS</sub>  | Output disable time                                                         |                    | 100    |                                                                         | 40 |      | 20   | ns  |
| t <sub>CLQV</sub>              | t <sub>V</sub>    | Clock low to output valid                                                   |                    | 60     |                                                                         | 40 |      | 20   | ns  |
| t <sub>CLQX</sub>              | t <sub>HO</sub>   | Output hold time                                                            | 0                  |        | 0                                                                       |    | 0    |      | ns  |
| t <sub>QLQH</sub> (2)          | t <sub>RO</sub>   | Output rise time                                                            |                    | 50     |                                                                         | 40 |      | 20   | ns  |
| t <sub>QHQL</sub> (2)          | t <sub>FO</sub>   | Output fall time                                                            |                    | 50     |                                                                         | 40 |      | 20   | ns  |
| t <sub>HHQV</sub>              | t <sub>LZ</sub>   | HOLD high to output valid                                                   |                    | 50     |                                                                         | 40 |      | 20   | ns  |
| t <sub>HLQZ</sub> (2)          | t <sub>HZ</sub>   | HOLD low to output High-Z                                                   |                    | 100    |                                                                         | 40 |      | 20   | ns  |
| t <sub>W</sub>                 | t <sub>WC</sub>   | Write time                                                                  |                    | 5      |                                                                         | 5  |      | 5    | ms  |

t<sub>CH</sub> + t<sub>CL</sub> must never be less than the shortest possible clock period, 1 / f<sub>C</sub>(max)
 Value guaranteed by characterization, not tested in production.

477

Table 19. AC characteristics (M95256-W, device grade 3)

Test conditions specified in *Table 11: AC measurement conditions* and *Table 9: Operating conditions (M95256-W)* 

| Symbol                         | Alt.              | Parameter                                   | Min. | Max. | Unit |
|--------------------------------|-------------------|---------------------------------------------|------|------|------|
| f <sub>C</sub>                 | f <sub>SCK</sub>  | Clock frequency                             | D.C. | 5    | MHz  |
| t <sub>SLCH</sub>              | t <sub>CSS1</sub> | S active setup time                         | 90   |      | ns   |
| t <sub>SHCH</sub>              | t <sub>CSS2</sub> | S not active setup time                     | 90   |      | ns   |
| t <sub>SHSL</sub>              | t <sub>CS</sub>   | S deselect time                             | 100  |      | ns   |
| t <sub>CHSH</sub>              | t <sub>CSH</sub>  | S active hold time                          | 90   |      | ns   |
| t <sub>CHSL</sub>              |                   | S not active hold time                      | 90   |      | ns   |
| t <sub>CH</sub> <sup>(1)</sup> | t <sub>CLH</sub>  | Clock high time                             | 90   |      | ns   |
| t <sub>CL</sub> <sup>(1)</sup> | t <sub>CLL</sub>  | Clock low time                              | 90   |      | ns   |
| t <sub>CLCH</sub> (2)          | t <sub>RC</sub>   | Clock rise time                             |      | 1    | μs   |
| t <sub>CHCL</sub> (2)          | t <sub>FC</sub>   | Clock fall time                             |      | 1    | μs   |
| t <sub>DVCH</sub>              | t <sub>DSU</sub>  | Data in setup time                          | 20   |      | ns   |
| t <sub>CHDX</sub>              | t <sub>DH</sub>   | Data in hold time                           | 30   |      | ns   |
| t <sub>HHCH</sub>              |                   | Clock low hold time after HOLD not active   | 70   |      | ns   |
| t <sub>HLCH</sub>              |                   | Clock low hold time after HOLD active       | 40   |      | ns   |
| t <sub>CLHL</sub>              |                   | Clock low setup time before HOLD active     | 0    |      | ns   |
| t <sub>CLHH</sub>              |                   | Clock low setup time before HOLD not active | 0    |      | ns   |
| t <sub>SHQZ</sub> (2)          | t <sub>DIS</sub>  | Output disable time                         |      | 100  | ns   |
| t <sub>CLQV</sub>              | t <sub>V</sub>    | Clock low to output valid                   |      | 60   | ns   |
| t <sub>CLQX</sub>              | t <sub>HO</sub>   | Output hold time                            | 0    |      | ns   |
| t <sub>QLQH</sub> (2)          | t <sub>RO</sub>   | Output rise time                            |      | 50   | ns   |
| t <sub>QHQL</sub> (2)          | t <sub>FO</sub>   | Output fall time                            |      | 50   | ns   |
| t <sub>HHQV</sub>              | $t_{LZ}$          | HOLD high to output valid                   |      | 50   | ns   |
| t <sub>HLQZ</sub> (2)          | t <sub>HZ</sub>   | HOLD low to output High-Z                   |      | 100  | ns   |
| t <sub>W</sub>                 | t <sub>WC</sub>   | Write time                                  |      | 5    | ms   |

<sup>1.</sup>  $t_{CH}$  +  $t_{CL}$  must never be less than the shortest possible clock period, 1 /  $f_{C}$ (max)

<sup>2.</sup> Value guaranteed by characterization, not tested in production.

Table 20. AC characteristics (M95256-DR, M95256-R device grade 6)

| Test conditions: $V_{CC}$ = 1.8 to 5.5 V, $T_A$ = -40 to 85 °C |                    |                                             |                                    |      |                                                       |      |      |  |
|----------------------------------------------------------------|--------------------|---------------------------------------------|------------------------------------|------|-------------------------------------------------------|------|------|--|
|                                                                |                    |                                             | Min.                               | Max. | Min.                                                  | Max. |      |  |
| Symbol                                                         | bol Alt. Parameter |                                             | Current <sup>(1)</sup><br>products |      | New products <sup>(2)</sup> (Preliminary information) |      | Unit |  |
| f <sub>C</sub>                                                 | f <sub>SCK</sub>   | Clock frequency                             | D.C.                               | 2    | D.C.                                                  | 5    | MHz  |  |
| t <sub>SLCH</sub>                                              | t <sub>CSS1</sub>  | S active setup time                         | 200                                |      | 60                                                    |      | ns   |  |
| t <sub>SHCH</sub>                                              | t <sub>CSS2</sub>  | S not active setup time                     | 200                                |      | 60                                                    |      | ns   |  |
| t <sub>SHSL</sub>                                              | t <sub>CS</sub>    | S deselect time                             | 200                                |      | 90                                                    |      | ns   |  |
| t <sub>CHSH</sub>                                              | t <sub>CSH</sub>   | S active hold time                          | 200                                |      | 60                                                    |      | ns   |  |
| t <sub>CHSL</sub>                                              |                    | S not active hold time                      | 200                                |      | 60                                                    |      | ns   |  |
| t <sub>CH</sub> (3)                                            | t <sub>CLH</sub>   | Clock high time                             | 200                                |      | 80                                                    |      | ns   |  |
| t <sub>CL</sub> (3)                                            | t <sub>CLL</sub>   | Clock low time                              | 200                                |      | 80                                                    |      | ns   |  |
| t <sub>CLCH</sub> (4)                                          | t <sub>RC</sub>    | Clock rise time                             |                                    | 1    |                                                       | 2    | μs   |  |
| t <sub>CHCL</sub> (4)                                          | t <sub>FC</sub>    | Clock fall time                             |                                    | 1    |                                                       | 2    | μs   |  |
| t <sub>DVCH</sub>                                              | t <sub>DSU</sub>   | Data in setup time                          | 40                                 |      | 20                                                    |      | ns   |  |
| t <sub>CHDX</sub>                                              | t <sub>DH</sub>    | Data in hold time                           | 50                                 |      | 20                                                    |      | ns   |  |
| t <sub>HHCH</sub>                                              |                    | Clock low hold time after HOLD not active   | 140                                |      | 60                                                    |      | ns   |  |
| t <sub>HLCH</sub>                                              |                    | Clock low hold time after HOLD active       | 90                                 |      | 60                                                    |      | ns   |  |
| t <sub>CLHL</sub>                                              |                    | Clock low setup time before HOLD active     | 0                                  |      | 0                                                     |      | ns   |  |
| t <sub>CLHH</sub>                                              |                    | Clock low setup time before HOLD not active | 0                                  |      | 0                                                     |      | ns   |  |
| t <sub>SHQZ</sub> (4)                                          | t <sub>DIS</sub>   | Output disable time                         |                                    | 250  |                                                       | 80   | ns   |  |
| t <sub>CLQV</sub>                                              | t <sub>V</sub>     | Clock low to output valid                   |                                    | 150  |                                                       | 80   | ns   |  |
| t <sub>CLQX</sub>                                              | t <sub>HO</sub>    | Output hold time                            | 0                                  |      | 0                                                     |      | ns   |  |
| t <sub>QLQH</sub> (4)                                          | t <sub>RO</sub>    | Output rise time                            |                                    | 100  |                                                       | 20   | ns   |  |
| t <sub>QHQL</sub> (4)                                          | t <sub>FO</sub>    | Output fall time                            |                                    | 100  |                                                       | 20   | ns   |  |
| t <sub>HHQV</sub>                                              | $t_{LZ}$           | HOLD high to output valid                   |                                    | 100  |                                                       | 80   | ns   |  |
| t <sub>HLQZ</sub> (4)                                          | t <sub>HZ</sub>    | HOLD low to output High-Z                   |                                    | 250  |                                                       | 80   | ns   |  |
| t <sub>W</sub>                                                 | t <sub>WC</sub>    | Write time                                  |                                    | 5    |                                                       | 5    | ms   |  |

<sup>1.</sup> Current products are identified by process letters "AB".

47/

Doc ID 12276 Rev 11

New products are identified by process letter K. For these new products, the test flow guarantees the AC parameter values defined in this table (when V<sub>CC</sub> = 1.8 V) and the AC parameter values defined in *Table 18* (when V<sub>CC</sub> = 2.5 V or V<sub>CC</sub> = 5.0 V). The M95256-DR is available as only "new product" type.

<sup>3.</sup>  $t_{CH}$  +  $t_{CL}$  must never be less than the shortest possible clock period, 1 /  $f_{C}$ (max)

<sup>4.</sup> Value guaranteed by characterization, not 100% tested in production.

Figure 20. Serial input timing



Figure 21. Hold timing



Figure 22. Output timing



## 10 Package mechanical data

In order to meet environmental requirements, ST offers the M95256 in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at www.st.com.

A2

D

O.25 mm

GAUGE PLANE

A1

L1

SO-A

Figure 23. SO8N - 8 lead plastic small outline, 150 mils body width, package outline

Table 21. SO8N - 8 lead plastic small outline, 150 mils body width, package data

| Symbol   | millimeters |      |      | inches <sup>(1)</sup> |        |        |  |
|----------|-------------|------|------|-----------------------|--------|--------|--|
| Syllibol | Тур         | Min  | Max  | Тур                   | Min    | Max    |  |
| А        |             |      | 1.75 |                       |        | 0.0689 |  |
| A1       |             | 0.1  | 0.25 |                       | 0.0039 | 0.0098 |  |
| A2       |             | 1.25 |      |                       | 0.0492 |        |  |
| b        |             | 0.28 | 0.48 |                       | 0.011  | 0.0189 |  |
| С        |             | 0.17 | 0.23 |                       | 0.0067 | 0.0091 |  |
| ccc      |             |      | 0.1  |                       |        | 0.0039 |  |
| D        | 4.9         | 4.8  | 5    | 0.1929                | 0.189  | 0.1969 |  |
| E        | 6           | 5.8  | 6.2  | 0.2362                | 0.2283 | 0.2441 |  |
| E1       | 3.9         | 3.8  | 4    | 0.1535                | 0.1496 | 0.1575 |  |
| е        | 1.27        | -    | -    | 0.05                  | -      | -      |  |
| h        |             | 0.25 | 0.5  |                       | 0.0098 | 0.0197 |  |
| k        |             | 0°   | 8°   |                       | 0°     | 8°     |  |
| L        |             | 0.4  | 1.27 |                       | 0.0157 | 0.05   |  |
| L1       | 1.04        |      |      | 0.0409                |        |        |  |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

57

Doc ID 12276 Rev 11

39/48

<sup>1.</sup> Drawing is not to scale.

A2 A CP CP A1 K L

Figure 24. SO8 wide – 8 lead plastic small outline, 200 mils body width, package outline

1. Drawing is not to scale.

Table 22. SO8 wide – 8 lead plastic small outline, 200 mils body width, package mechanical data

| Symbol | millimeters |      |      | inches <sup>(1)</sup> |        |        |
|--------|-------------|------|------|-----------------------|--------|--------|
|        | Тур         | Min  | Max  | Тур                   | Min    | Max    |
| Α      |             |      | 2.5  |                       |        | 0.0984 |
| A1     |             | 0    | 0.25 |                       | 0      | 0.0098 |
| A2     |             | 1.51 | 2    |                       | 0.0594 | 0.0787 |
| b      | 0.4         | 0.35 | 0.51 | 0.0157                | 0.0138 | 0.0201 |
| С      | 0.2         | 0.1  | 0.35 | 0.0079                | 0.0039 | 0.0138 |
| CP     |             |      | 0.1  |                       |        | 0.0039 |
| D      |             |      | 6.05 |                       |        | 0.2382 |
| Е      |             | 5.02 | 6.22 |                       | 0.1976 | 0.2449 |
| E1     |             | 7.62 | 8.89 |                       | 0.3    | 0.35   |
| е      | 1.27        | -    | -    | 0.05                  | -      | -      |
| k      |             | 0°   | 10°  |                       | 0°     | 10°    |
| L      |             | 0.5  | 0.8  |                       | 0.0197 | 0.0315 |
| N      |             | 8    |      |                       | 8      | •      |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.



Figure 25. TSSOP8 - 8 lead thin shrink small outline, package outline

1. Drawing is not to scale.

Table 23. TSSOP8 - 8 lead thin shrink small outline, package mechanical data

| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |  |
|--------|-------------|-------|-------|-----------------------|--------|--------|--|
| Symbol | Тур         | Min   | Max   | Тур                   | Min    | Max    |  |
| Α      |             |       | 1.200 |                       |        | 0.0472 |  |
| A1     |             | 0.050 | 0.150 |                       | 0.0020 | 0.0059 |  |
| A2     | 1.000       | 0.800 | 1.050 | 0.0394                | 0.0315 | 0.0413 |  |
| b      |             | 0.190 | 0.300 |                       | 0.0075 | 0.0118 |  |
| С      |             | 0.090 | 0.200 |                       | 0.0035 | 0.0079 |  |
| СР     |             |       | 0.100 |                       |        | 0.0039 |  |
| D      | 3.000       | 2.900 | 3.100 | 0.1181                | 0.1142 | 0.1220 |  |
| е      | 0.650       | -     | _     | 0.0256                | -      | -      |  |
| E      | 6.400       | 6.200 | 6.600 | 0.2520                | 0.2441 | 0.2598 |  |
| E1     | 4.400       | 4.300 | 4.500 | 0.1732                | 0.1693 | 0.1772 |  |
| L      | 0.600       | 0.450 | 0.750 | 0.0236                | 0.0177 | 0.0295 |  |
| L1     | 1.000       |       |       | 0.0394                |        |        |  |
| α      |             | 0°    | 8°    |                       | 0°     | 8°     |  |
| N      | 8           |       |       |                       | 8      | •      |  |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.



Figure 26. M95256-DR WLCSP, 0.5 mm pitch, package outline

1. Drawing is not to scale.

Table 24. M95256-DR WLCSP, 0.5 mm pitch, package mechanical data

| Complete         | Millimeters |       |       | Inches <sup>(1)</sup> |          |        |
|------------------|-------------|-------|-------|-----------------------|----------|--------|
| Symbol           | Тур         | Min   | Max   | Тур                   | Min      | Max    |
| Α                | 0.60        | 0.55  | 0.65  | 0.0236                | 0.0217   | 0.0256 |
| A1               | 0.245       | 0.22  | 0.27  | 0.0096                | 0.0087   | 0.0106 |
| A2               | 0.355       | 0.330 | 0.380 | 0.0140                | 0.0130   | 0.0150 |
| В                | Ø 0.311     |       |       |                       | Ø 0.0122 |        |
| D                | 1.97        | 1.95  | 1.99  | 0.0776                | 0.0768   | 0.0783 |
| E                | 1.785       | 1.765 | 1.805 | 0.0703                | 0.0695   | 0.0711 |
| е                | 0.5         |       |       | 0.0197                |          |        |
| e1               | 0.866       |       |       | 0.0341                |          |        |
| e2               | 0.25        |       |       | 0.0098                |          |        |
| e3               | 0.433       |       |       | 0.0170                |          |        |
| F                | 0.552       | 0.502 | 0.602 | 0.0217                | 0.0198   | 0.0237 |
| G                | 0.392       | 0.342 | 0.442 | 0.0154                | 0.0135   | 0.0174 |
| N <sup>(2)</sup> | 8           |       |       |                       | 8        |        |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

**577** 

<sup>2.</sup> N is the total number of terminals.

## 11 Part numbering

Table 25. Ordering information scheme



A or  $AB = F8L^{(2)}$ 

K= F8H

- ST strongly recommends the use of the Automotive Grade devices for use in an automotive environment.
  The High Reliability Certified Flow (HRCF) is described in the quality note QNEE9801. Please ask your
  nearest ST sales office for a copy.
- 2. Used only for device grade 3 and WLCSP packages.

For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST Sales Office.

57

The category of second-level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label.

Table 26. Available M95256x products (package, voltage range, temperature grade)

| Package M95256<br>(4.5 V to 5.5 V) |         | M95256-W<br>(2.5 V to 5.5 V) | M95256-R<br>(1.8 V to 5.5 V) |
|------------------------------------|---------|------------------------------|------------------------------|
| SO8N (MN)                          | Range 3 | Range 6, Range 3             | Range 6                      |
| SO8W (MW)                          | -       | Range 6                      | -                            |
| TSSOP (DW)                         | -       | Range 6, Range 3             | Range 6                      |
| WLCSP                              | -       | -                            | Range 6                      |

Table 27. Available M95256-DR products (package, voltage range, temperature grade)

| Package    | M95256-DR<br>1.8 V to 5.5 V |
|------------|-----------------------------|
| SO8 (MN)   | Range 6                     |
| TSSOP (DW) | Range 6                     |

## 12 Revision history

Table 28. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                      |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17-Nov-1999 | 2.1      | New -V voltage range added (including the tables for DC characteristics, AC characteristics, and ordering information).                                                                                      |
| 07-Feb-2000 | 2.2      | New -V voltage range extended to M95256 (including AC characteristics, and ordering information).                                                                                                            |
| 22-Feb-2000 | 2.3      | tCLCH and tCHCL, for the M95xxx-V, changed from 1μs to 100ns                                                                                                                                                 |
| 15-Mar-2000 | 2.4      | -V voltage range changed to 2.7-3.6V                                                                                                                                                                         |
| 29-Jan-2001 | 2.5      | Lead Soldering Temperature in the Absolute Maximum Ratings table amended Illustrations and Package Mechanical data updated                                                                                   |
| 12-Jun-2001 | 2.6      | Correction to header of Table 12B TSSOP14 Illustrations and Package Mechanical data updated Document promoted from Preliminary Data to Full Data Sheet                                                       |
| 08-Feb-2002 | 2.7      | Announcement made of planned upgrade to 10 MHz clock for the 5V, -40 to 85°C, range.                                                                                                                         |
| 09-Aug-2002 | 2.8      | M95128 split off to its own datasheet. Data added for new and forthcoming products, including availability of the SO8 narrow package.                                                                        |
| 24-Feb-2003 | 2.9      | Omission of SO8 narrow package mechanical data remedied                                                                                                                                                      |
| 26-Jun-2003 | 2.10     | -V voltage range removed                                                                                                                                                                                     |
| 21-Nov-2003 | 3.0      | Table of contents, and Pb-free options addedS voltage range extended to -R. $V_{\rm IL}({\rm min})$ improved to $-0.45{\rm V}$                                                                               |
| 17-Mar-2004 | 4.0      | Absolute Maximum Ratings for $V_{\text{IO}}(\text{min})$ and $V_{\text{CC}}(\text{min})$ changed. Soldering temperature information clarified for RoHS compliant devices. Device grade information clarified |
| 21-Oct-2004 | 5.0      | M95128 datasheet merged back in. Product List summary table added. AEC-Q100-002 compliance. Device Grade information clarified. tHHQX corrected to tHHQV. 10MHz product becomes standard                     |

Table 28. Document revision history (continued)

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13-Apr-2006 | 6        | M95128 part numbers removed from document. PDIP8 package removed. Delivery state paragraph added.  Section 3.8: Operating supply voltage (V <sub>CC</sub> ) added and information removed below Section 4: Operating features.  Power up state removed below Section 6: Delivery state.  Figure 18: SPI modes supported modified and Note 2 added.  Note 1 added to Table 8.  I <sub>CC1</sub> specified over the whole V <sub>CC</sub> range and I <sub>CC0</sub> added in Table 14,  Table 15 and Table 16. I <sub>CC</sub> specified over the whole V <sub>CC</sub> range in Table 14.  Table 17: AC Characteristics (M95256, Device Grade 6) added.  t <sub>CHHL</sub> and t <sub>CHHH</sub> replaced by t <sub>CLHL</sub> and t <sub>CLHH</sub> , respectively.  Figure 21: Hold timing modified. Process added to Table 25: Ordering information scheme. Note 1 added to Table 25.  Note 1 removed from Table 20: AC characteristics (M95256-DR, M95256-R device grade 6).  T <sub>A</sub> added to Table 7: Absolute maximum ratings.  Order of sections modified.                                                                                                                                            |
| 15-Oct-2007 | 7        | M95256 with device grade 6 temperature range removed.  Section 3.7: V <sub>SS</sub> ground added, Section 3.8: Operating supply voltage (V <sub>CC</sub> ) modified. Small text changes.  Section 5.4: Write Status Register (WRSR), Section 5.5: Read from Memory Array (READ) and Section 6: Delivery state updated.  Note 2 below Figure 17: Bus master and memory devices on the SPI bus removed, replaced by explanatory paragraph.  T <sub>LEAD</sub> added to Table 7: Absolute maximum ratings.  Test conditions modified for I <sub>CC0</sub> and I <sub>CC1</sub> , and V <sub>IH</sub> min modified in Table 17: AC characteristics (M95256, device grade 3).  t <sub>W</sub> modified and "preliminary data" note removed in Table 20: AC characteristics (M95256-DR, M95256-R device grade 6).  Blank option removed below Plating technology, process A modified and process V removed in Table 25: Ordering information scheme.  Table 26: Available M95256x products (package, voltage range, temperature grade) added.  SO8N and SO8W package specifications updated (see Section 10: Package mechanical data). Package mechanical data: inches calculated from mm and rounded to 3 decimal digits. |
| 27-Mar-2008 | 8        | Section 3.8: Operating supply voltage (V <sub>CC</sub> ) modified. Small text changes. Frequency corrected on page 1.  V <sub>IL</sub> and V <sub>IH</sub> modified in Table 16: DC characteristics (M95256-R, M95256-DR, device grade 6).  AB Process added to Table 25: Ordering information scheme.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 15-Jul-2008 | 9        | WLCSP package added (see Figure 3: WLCSP connections (top view, marking side, with balls on the underside) and Section 10: Package mechanical data).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



Table 28. Document revision history (continued)

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 24-Jun-2010 | 10       | M95256-DR part number added. Updated Section 3.8: Operating supply voltage (V <sub>CC</sub> ) Updated Section 4.3: Data protection and protocol control Updated Section 5.4: Write Status Register (WRSR) Added note in Section 5.6: Write to Memory Array (WRITE) Updated Table 7: Absolute maximum ratings Added Table 20: AC characteristics (M95256-DR, M95256-R device grade 6) Updated Table 20: AC characteristics (M95256-DR, M95256-R device grade 6) |  |  |  |
| 07-Sep-2010 | 11       | Updated Section 1: Description.  Updated Section 5.7: Read Identification Page (available only in M95256-DR devices).  Updated Section 5.8: Write Identification Page (available only in M95256-DR devices).  Updated Section 5.9: Read Lock Status (available only in M95256-DR devices).                                                                                                                                                                     |  |  |  |

## Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION). OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

