# Micro-USB Interface IC Supporting Universal Charging Solution and Wired Accessories

The 34825 is designed to support the Universal Charging Solution (UCS) recommended by the OMTP (Open Mobile Terminal Platform), as well as to use the same 5-pin micro or mini-USB connector for other wired accessories. The 34825 supports various types of external power supplies, such as a dedicated ac/dc adapter or a USB port, to charge the battery. It has functions built in to identify the type of the power supply, and sets low or high charging current, based on the current capability of the power supply. The 34825 monitors the power supply, and offers an up to 28 V of over-voltage protection (OVP) to the cell phone against failed power supplies. The 34825 also contains analog switches to multiplex the 5 pins, to support UART and high speed USB data communication, mono or stereo audio headset with or without a microphone and a cord remote controller, manufacturing or research-and-development (R/D) test cables, and other accessories.

The 34825 monitors both the VBUS status and the resistance between the ID pin and the ground to identify the accessory being plugged into the mini or micro-USB connector. A high-accuracy 5-bit ADC is offered to distinguish 32 levels of ID resistance that are assigned to buttons in a cord remote controller or to identification (ID) resistors of accessories. After identifying the attached accessory, the 34825 sends an interrupt signal to a host IC and the host IC can configure the analog switches via an I<sup>2</sup>C serial bus for further actions. When the accessory is detached from the cell phone, an interrupt signal is also sent to inform the host.

#### Features

- Identifies various types of power supplies to set low or high battery-charging-current levels
- Internal power switch to offer OVP against up to 28 V failed power supply input
- Supports stereo/mono headset with or without microphone
   and remote controller with pure passive components
- Supports USB or UART R/D test cables
- High speed (480 Mbps) USB 2.0 compliant

Document Number: MC34825 Rev 2.0, 3/2010

**√**RoHS



| Device       | Temperature<br>Range (T <sub>A</sub> ) | Package            |  |
|--------------|----------------------------------------|--------------------|--|
| MC34825EP/R2 | -40°C to 85°C                          | 3mm X 3mm<br>UTQFN |  |

- Supports 32 ID resistance values with a high accuracy 5bit ADC
- Accessory attachment and detachment detection with an interrupt signal to the host IC
- I<sup>2</sup>C interface
- 10 µA quiescent current in Standby mode
- Pb-free packaging designated by suffix code EP



Figure 1. 34825 Simplified Application Diagram

 \* This document contains certain information on a new product. Specifications and information herein are subject to change without notice.
 © Freescale Semiconductor, Inc., 2010. All rights reserved.





# INTERNAL BLOCK DIAGRAM



# **PIN CONNECTIONS**



Figure 3. 34825 Pin Connections

#### Table 1. 34825 Pin Definitions

A functional description of each pin can be found in the Functional Pin Description section on page 13.

| Pin Number | Pin Name             | Pin Function  | Formal Name                  | Definition                                                                                                                                               |
|------------|----------------------|---------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | SPK_R                | Input         | Speaker right channel        | Right channel input for speaker signals                                                                                                                  |
| 2          | SPK_L                | Input         | Speaker left channel         | Left channel input for speaker signals                                                                                                                   |
| 3          | MIC                  | Output        | Microphone output            | Microphone output to the baseband of the cell phone system                                                                                               |
| 4          | D+                   | Ю             | D+ of the USB<br>transceiver | D+ line of the USB transceiver                                                                                                                           |
| 5          | D-                   | Ю             | D- of the USB<br>transceiver | D- line of the USB transceiver                                                                                                                           |
| 6          | RXD                  | Output        | UART receiver                | Receive line of the UART                                                                                                                                 |
| 7          | TXD                  | Input         | UART transmitter             | Transmit line of the UART                                                                                                                                |
| 8          | NC                   | No Connection | No Connection                | No Connection                                                                                                                                            |
| 9          | VDDIO                | Input         | IO power supply              | IO supply voltage. The VDDIO voltage is used as the reference voltage for the $I^2C$ bus signals. This pin also functions as a hardware reset to the IC. |
| 10         | NC                   | No Connection | No Connection                | No Connection                                                                                                                                            |
| 11         | VDD                  | Input         | Power supply                 | IC power supply input                                                                                                                                    |
| 12         | INT                  | Output        | Interrupt output             | Open-drain interrupt output                                                                                                                              |
| 13         | I <sup>2</sup> C_SDA | IO            | I <sup>2</sup> C data        | Data line of the I <sup>2</sup> C interface                                                                                                              |
| 14         | I <sup>2</sup> C_SCL | Input         | I <sup>2</sup> C clock       | Clock line of the I <sup>2</sup> C interface                                                                                                             |
| 15         | OUT                  | Output        | Power output                 | The output of the power MOSFET pass switch                                                                                                               |
| 16         | ISET                 | Output        | Charge current setting       | Open-drain output to set the charger current                                                                                                             |
| 17         | VBUS                 | Input         | VBUS power supply            | VBUS line of the Mini or micro-USB connector                                                                                                             |

## Table 1. 34825 Pin Definitions (continued)

A functional description of each pin can be found in the Functional Pin Description section on page 13.

| Pin Number | Pin Name | Pin Function | Formal Name             | Definition                                 |
|------------|----------|--------------|-------------------------|--------------------------------------------|
| 18         | DM       | IO           | D- of the USB connector | D- line of the mini or micro-USB connector |
| 19         | DP       | IO           | D+ of the USB connector | D+ line of the mini or micro-USB connector |
| 20         | ID       | Input        | ID of the USB connector | ID pin of the mini or micro-USB connector  |
| 21         | GND      | Ground       | Ground                  | Ground                                     |

# **ELECTRICAL CHARACTERISTICS**

#### **MAXIMUM RATINGS**

#### Table 2. Maximum Ratings

Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Ratings                                                                       | Symbol                | Value                        | Unit |
|-------------------------------------------------------------------------------|-----------------------|------------------------------|------|
| ELECTRICAL RATINGS                                                            |                       |                              | •    |
| Input Voltage Range                                                           |                       |                              | V    |
| VBUS Pin                                                                      | V <sub>BUS</sub>      | -0.3 to 28                   |      |
| OUT Pin                                                                       | V <sub>OUT</sub>      | -0.3 to 8.0                  |      |
| SPK_L, SPK_R, DP, and DM Pins                                                 |                       | -2.0 to V <sub>DD</sub> +0.3 |      |
| All Other Pins                                                                |                       | -0.3 to 5.5                  |      |
| ESD Voltage <sup>(1)</sup>                                                    | V <sub>ESD</sub>      |                              | V    |
| Human Body Model (HBM) for VBUS, DP, DM, ID Pins                              | 200                   | ±8000                        |      |
| Human Body Model (HBM) for all other pins                                     |                       | ±2000                        |      |
| Machine Model (MM)                                                            |                       | ±200                         |      |
| THERMAL RATINGS                                                               |                       |                              | •    |
| Operating Temperature                                                         |                       |                              | °C   |
| Ambient                                                                       | T <sub>A</sub>        | -40 to +85                   |      |
| Junction                                                                      | Т <sub>Ј</sub>        | 150                          |      |
| Storage Temperature                                                           | T <sub>STG</sub>      | -65 to +150                  | °C   |
| Thermal Resistance <sup>(2)</sup>                                             |                       |                              | °C/W |
| Junction-to-Case                                                              | $R_{	extsf{	heta}JC}$ | 6.0                          |      |
| Junction-to-Ambient                                                           | $R_{\theta JA}$       | 45                           |      |
| Peak Package Reflow Temperature During Reflow <sup>(3)</sup> , <sup>(4)</sup> | T <sub>PPRT</sub>     | Note 4                       | °C   |

Notes

ESD testing is performed in accordance with the Human Body Model (HBM) (C<sub>ZAP</sub> = 100 pF, R<sub>ZAP</sub> = 1500 Ω), and the Machine Model (MM) (C<sub>ZAP</sub> = 200 pF, R<sub>ZAP</sub> = 0 Ω).

2. Device mounted on the Freescale EVB test board per JEDEC DESD51-2.

3. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.

4. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts (i.e. MC33xxxD enter 33xxx)], and review parametrics.

# STATIC ELECTRICAL CHARACTERISTICS

#### Table 3. Static Electrical Characteristics

Characteristics noted under conditions  $V_{DD}$  = 3.6 V,  $V_{BUS}$  = 5.0 V,  $V_{DDIO}$  = 3.0 V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C (see Figure 1), unless otherwise noted. Typical values noted reflect the approximate parameter means at  $V_{DD}$  = 3.6 V and T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted.

| Characteristic                                                       | Symbol                | Min  | Тур  | Max  | Unit |
|----------------------------------------------------------------------|-----------------------|------|------|------|------|
| POWER INPUT                                                          |                       |      |      |      |      |
| VDD Supply Voltage                                                   | V <sub>DD</sub>       | 2.7  | -    | 5.5  | V    |
| VDD Power-On-Reset Threshold                                         | V <sub>VDDPOR</sub>   |      |      |      |      |
| Rising edge                                                          |                       | -    | 2.5  | 2.65 | V    |
| Hysteresis                                                           |                       | -    | 100  | -    | mV   |
| VDD Quiescent Current                                                | I <sub>VDD</sub>      |      |      |      | μA   |
| In Standby mode                                                      |                       | -    | 9.0  | 12   |      |
| In Power Save mode                                                   |                       | -    | 16   | 22   |      |
| In Active mode (V <sub>DD</sub> < V <sub>BUS</sub> )                 |                       | -    | 550  | 650  |      |
| In Active mode ( $V_{DD} > V_{BUS}$ )                                |                       | -    | 850  | 1000 |      |
| VBUS Supply Voltage                                                  | V <sub>BUS</sub>      | 2.8  | 5.0  | 28   | V    |
| VBUS Detection Threshold Voltage                                     | V <sub>BUS_DET</sub>  |      |      |      |      |
| Rising edge                                                          |                       | -    | 2.65 | 2.80 | V    |
| Hysteresis                                                           |                       | -    | 150  | -    | mV   |
| VBUS Supply Quiescent Current                                        | I <sub>VBUS</sub>     |      |      |      |      |
| In VBUS Power mode                                                   |                       | -    | -    | 1.2  | mA   |
| In Active mode - Dedicated Charger                                   |                       | -    | -    | 1.2  | mA   |
| In Active mode - power MOSFET is off ( $V_{BUS} < V_{DD}$ )          |                       | -    | -    | 0.5  | μΑ   |
| VBUS Over-voltage Protection Threshold                               | V <sub>BUS_OVP</sub>  |      |      |      |      |
| Rising edge                                                          |                       | 6.8  | 7.0  | 7.2  | V    |
| Hysteresis                                                           |                       | -    | 150  | -    | mV   |
| VBUS Over-current Protection Threshold                               | I <sub>BUS_OCP</sub>  |      |      |      |      |
| Triggering threshold (at onset of OTP shutoff)                       |                       | 1.2  | 1.8  | 2.2  | А    |
| Over-temperature Protection Threshold                                | T <sub>OTP</sub>      |      |      |      | °C   |
| Rising threshold                                                     |                       | 115  | 130  | 145  |      |
| Falling threshold                                                    |                       | -    | 95   | -    |      |
| VDDIO Supply Voltage                                                 | V <sub>DDIO</sub>     | 1.65 | -    | 3.6  | V    |
| SWITCH                                                               |                       | •    |      |      |      |
| ISET Open-Drain Output MOSFET                                        |                       |      |      |      |      |
| On resistance (loaded by 3.0 mA current)                             | R <sub>ISETB</sub>    | -    | -    | 100  | Ω    |
| Leakage current (when the MOSFET is off at 5.0 V bias voltage)       | I <sub>ISET_OFF</sub> | -    | -    | 0.5  | μΑ   |
| OUT Pin Discharge MOSFET <sup>(1)</sup>                              |                       |      |      |      |      |
| On resistance (loaded by 3.0 mA current)                             | R <sub>OUT_DISC</sub> | -    | -    | 100  | Ω    |
| Leakage current (when the MOSFET is off at 5.0 V bias voltage)       | I <sub>OUT_OFF</sub>  | -    | 0.5  | -    | μΑ   |
| Power MOSFET                                                         | R <sub>PSW</sub>      |      |      |      | mΩ   |
| On resistance (when V <sub>BUS</sub> = 5.0 V, T <sub>A</sub> < 50°C) |                       | -    | 200  | 250  |      |

#### Table 3. Static Electrical Characteristics (continued)

Characteristics noted under conditions  $V_{DD}$  = 3.6 V,  $V_{BUS}$  = 5.0 V,  $V_{DDIO}$  = 3.0 V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C (see Figure 1), unless otherwise noted. Typical values noted reflect the approximate parameter means at  $V_{DD}$  = 3.6 V and T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted.

| Characteristic                                           | Symbol                  | Min  | Тур  | Max  | Unit |
|----------------------------------------------------------|-------------------------|------|------|------|------|
| SPK_L and SPK_R Switches                                 |                         |      |      |      | Ω    |
| On resistance (20 Hz to 470 kHz)                         | R <sub>SPK_ON</sub>     | -    | 1.6  | 3.0  |      |
| Matching between channels                                | R <sub>SPK_ONMCT</sub>  | -    | 0.05 | 0.15 |      |
| On resistance flatness (from -1.2 to 1.2 V)              | R <sub>SPK_ONFLT</sub>  | -    | 0.01 | 0.05 |      |
| D+ and D- Switches                                       |                         |      |      |      | Ω    |
| On resistance (0.1 Hz to 240 MHz)                        | R <sub>USB_ON</sub>     | -    | -    | 5.0  |      |
| Matching between channels                                | R <sub>USB_ONMCT</sub>  | -    | 0.1  | 0.5  |      |
| On resistance flatness (from 0.0 to 3.3 V)               | R <sub>USB_ONFLT</sub>  | -    | 0.02 | 0.1  |      |
| RXD and TXD Switches                                     |                         |      |      |      | Ω    |
| On resistance                                            | R <sub>UART_ON</sub>    | -    | -    | 60   |      |
| On resistance flatness (from 0.0 to 3.3V)                | R <sub>UART_ONFLT</sub> | -    | -    | 5.0  |      |
| MIC Switch                                               |                         |      |      |      | Ω    |
| On resistance (at below 2.5 V MIC bias voltage)          | R <sub>MIC_ON</sub>     | -    | -    | 100  |      |
| On resistance flatness (from 1.8 to 2.3 V)               | R <sub>MIC_ONFLT</sub>  | -    | -    | 5.0  |      |
| Pull-down Resistors between SPK_L or SPK_R Pins to GND   | R <sub>PD_AUDIO</sub>   | -    | 100  | -    | kΩ   |
| Signal Voltage Range                                     |                         |      |      |      | V    |
| SPK_L, SPK_R,                                            |                         | -1.5 | -    | 1.5  |      |
| D+, D-, RXD, TXD, MIC                                    |                         | -0.3 | -    | 3.6  |      |
| PSRR - From VDD (100 mVrms) to DP/DM Pins <sup>(4)</sup> | V <sub>A_PSRR</sub>     |      |      |      | dB   |
| 20 Hz to 20 kHz with 32/16 $\Omega$ load.                | *A_PSKK                 | -    | _    | -60  | ab   |
| Total Harmonic Distortion <sup>(4)</sup>                 | THD                     |      |      |      | %    |
| 20 Hz to 20 kHz with 32/16 $\Omega$ load.                | THD .                   | _    | _    | 0.05 | 70   |
| Crosstalk between Two Channels                           |                         |      |      | 0.00 | JD   |
| less than 1.0MHz                                         | V <sub>A_CT</sub>       |      | 00   |      | dB   |
|                                                          |                         | -    | -60  | -    |      |
| Off-Channel Isolation                                    | V <sub>A_ISO</sub>      |      |      |      | dB   |
| Less than 1.0 MHz                                        |                         | -    | -80  | -    |      |
| POWER SUPPLY TYPE IDENTIFICATION                         |                         |      |      |      |      |
| Data Source Voltage                                      | V <sub>DAT_SRC</sub>    |      |      |      | V    |
| Loaded by 0~200 μA                                       |                         | 0.5  | 0.6  | 0.7  |      |
| Data Source Current                                      | I <sub>DAT_SRC</sub>    | 0    | -    | 200  | μΑ   |
| Data Detect Voltage                                      | V <sub>DAT_REF</sub>    |      |      |      | V    |
| Low threshold                                            |                         | 0.3  | 0.35 | 0.4  |      |
| High threshold                                           |                         | 0.8  | 0.9  | 1.0  |      |
| Data Sink Current                                        | I <sub>DAT_SINK</sub>   |      | 1    |      | μA   |
| DM pin is biased between 0.15 to 3.6 V                   |                         | 65   | 100  | 135  |      |
| DP, DM Pin Capacitance                                   | C <sub>DP/DM</sub>      | -    | 8    | -    | pF   |
| DP, DM Pin Impedance                                     | R <sub>DP/DM</sub>      |      |      |      | MΩ   |
| All switches are off                                     |                         | -    | 50   | -    |      |

#### Table 3. Static Electrical Characteristics (continued)

Characteristics noted under conditions  $V_{DD}$  = 3.6 V,  $V_{BUS}$  = 5.0 V,  $V_{DDIO}$  = 3.0 V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C (see Figure 1), unless otherwise noted. Typical values noted reflect the approximate parameter means at  $V_{DD}$  = 3.6 V and T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted.

| Characteristic                                                           | Symbol                | Min                  | Тур | Max                  | Unit |
|--------------------------------------------------------------------------|-----------------------|----------------------|-----|----------------------|------|
| ID DETECTION                                                             |                       | -                    |     | 1                    |      |
| ID_Float Threshold                                                       | V <sub>FLOAT</sub>    |                      |     |                      | V    |
| Detection threshold                                                      |                       | -                    | 2.3 | -                    |      |
| Pull-up Current Source                                                   | I <sub>ID</sub>       |                      |     |                      | μΑ   |
| When ADC result is 1xxxx                                                 |                       | 1.9                  | 2.0 | 2.1                  |      |
| When ADC result is 0xxxx                                                 |                       | 30.4                 | 32  | 33.6                 |      |
| ID Shorted to Ground Detection                                           |                       |                      |     |                      |      |
| Detection current                                                        | I <sub>VCBL</sub>     | 1.0                  | 1.2 | 1.4                  | mA   |
| Detection voltage threshold                                              | V <sub>VCBL_L</sub>   | -                    | 50  | -                    | mV   |
| LOGIC INPUT AND OUTPUT                                                   | ·                     |                      |     |                      |      |
| VDDIO Logic Input Level                                                  |                       |                      |     |                      |      |
| Input LOW level                                                          | V <sub>DDIO_IL</sub>  | -                    | -   | 0.5                  | V    |
| Input HIGH level                                                         | V <sub>DDIO_IH</sub>  | 1.5                  | -   | -                    | V    |
| Push-pull Logic Output                                                   |                       |                      |     |                      | V    |
| Output HIGH level (loaded by 1.0 mA current)                             | V <sub>OH</sub>       | 0.7V <sub>DDIO</sub> | -   | -                    |      |
| Output LOW level (loaded by 4.0 mA current)                              | V <sub>OL</sub>       | -                    | -   | 0.4                  |      |
| Open-Drain Logic Output (INT)                                            | V <sub>ODOL</sub>     |                      |     |                      | V    |
| Output LOW level (loaded by 4.0 mA current)                              |                       | -                    | -   | 0.4                  |      |
| I <sup>2</sup> C INTERFACE <sup>(4)</sup>                                |                       | -                    |     | 1                    |      |
| Low Voltage on I <sup>2</sup> C_SDA, I <sup>2</sup> C_SCL Inputs         | V <sub>I2C_IL</sub>   | -0.2                 | -   | 0.3V <sub>DDIO</sub> | V    |
| High Voltage on I <sup>2</sup> C_SDA, I <sup>2</sup> C_SCL Inputs        | V <sub>I2C_IH</sub>   | 0.7V <sub>DDIO</sub> | -   | V <sub>DDIO</sub>    | V    |
| Low Voltage on I <sup>2</sup> C_SDA Output                               | V <sub>I2C_OL</sub>   | -                    | -   | 0.4                  | V    |
| Current Load when I <sup>2</sup> C_SDA Outputs Low Voltage               | I <sub>I2C_OL</sub>   | 0                    | -   | 4.0                  | mA   |
| Leakage Current on I <sup>2</sup> C_SDA, I <sup>2</sup> C_SCL Outputs    | I <sub>I2C_LEAK</sub> | -1.0                 | -   | 1.0                  | μΑ   |
| Input Capacitance of the I <sup>2</sup> C_SDA, I <sup>2</sup> C_SCL Pins | C <sub>I2CIN</sub>    | -                    | -   | 8.0                  | pF   |

Notes

1. The OUT pin discharge MOSFET is shown in Figure 15. This MOSFET will be turned on when the power MOSFET is off.

## DYNAMIC ELECTRICAL CHARACTERISTICS

#### Table 4. Dynamic Electrical Characteristics

Characteristics noted under conditions  $V_{DD}$  = 3.6 V,  $V_{BUS}$  = 5.0 V,  $V_{DDIO}$  = 3.0 V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C (see Figure 1), unless otherwise noted. Typical values noted reflect the approximate parameter means at  $V_{DD}$  = 3.6 V and T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted.

| Characteristic                                                                  | Symbol                  | Min | Тур  | Max  | Unit |
|---------------------------------------------------------------------------------|-------------------------|-----|------|------|------|
| POWER ON AND OFF DELAY                                                          |                         |     | •    |      | •    |
| VDD Power-On-Reset Timing                                                       |                         |     |      |      | ms   |
| VDD rising deglitch time                                                        | t <sub>D2</sub>         | 7.0 | 8.5  | 10.2 |      |
| VDD falling deglitch time                                                       | t <sub>VDDDGT_F</sub>   | 1.7 | 2.5  | 3.5  |      |
| VBUS Detection Deglitch Time (for Both Rising and Falling Edges) <sup>(4)</sup> | t <sub>VBUS_DET</sub>   | 3.5 | 4.5  | 5.7  | ms   |
| VBUS Over-voltage Protection                                                    |                         |     |      |      | μs   |
| Protection delay <sup>(2)(4)</sup>                                              | t <sub>OVPD</sub>       | -   | -    | 2.0  |      |
| Falling-edge deglitch time <sup>(3)</sup>                                       | t <sub>OVPDGT_F</sub>   | -   | 25   | -    |      |
| VBUS Over-temperature Protection                                                |                         |     |      |      |      |
| MOSFET turning off speed when OTP occurs <sup>(4)</sup>                         | t <sub>OTP_TO</sub>     | -   | -    | 0.5  | A/μs |
| Deglitch time                                                                   | t <sub>OTP_DGT</sub>    | -   | 15   | -    | μs   |
| OSCILLATOR                                                                      |                         |     | 1    |      | 1    |
| Oscillation Frequency                                                           | f <sub>OSC</sub>        | 85  | 100  | 112  | kHz  |
| SWITCHING DELAY                                                                 |                         |     | •    |      |      |
| ID Detection Delay Time after VBUS Applied (Default Value is TD = 0100)         | t <sub>D</sub>          |     |      |      | ms   |
| TD = 0000                                                                       |                         | -   | 100  | -    |      |
| TD = 0001                                                                       |                         | -   | 200  | -    |      |
| TD = 0010                                                                       |                         | -   | 300  | -    |      |
| TD = 0011                                                                       |                         | -   | 400  | -    |      |
| TD = 0100                                                                       |                         | -   | 500  | -    |      |
|                                                                                 |                         |     |      |      |      |
| TD = 1111                                                                       |                         | -   | 1600 | -    |      |
| D DETECTION                                                                     |                         |     |      |      |      |
| ID Float Detection Deglitch Time                                                | t <sub>ID_FLOAT</sub>   | -   | 20   | -    | ms   |
| ID Shorted to Ground Detection Time (The Detection Current Source On Time)      | t <sub>VCBL</sub>       | -   | 20   | -    | ms   |
| ADC                                                                             |                         |     | 1    |      |      |
| ADC Conversion Time                                                             | t <sub>CONV</sub>       | -   | 1.0  | -    | ms   |
| REMOTE CONTROL                                                                  |                         |     |      |      |      |
| Key Press Comparator Debounce Time                                              | t <sub>RMTCON_DG</sub>  | -   | 20   | -    | ms   |
| RESET TIMING                                                                    |                         |     |      |      |      |
| Device Reset Time                                                               | t <sub>RSTDVC</sub>     | -   | 10   | -    | μs   |
| VDDIO Logic Input Timing                                                        |                         |     |      |      | μs   |
| Rising edge deglitch time                                                       | t <sub>VDDIODGT_R</sub> | 660 | 875  | 1130 | .    |
| Falling edge deglitch time                                                      | t <sub>VDDIODGT_F</sub> | 105 | 125  | 150  |      |
| VDDIO Reset Timing                                                              |                         |     |      |      | μs   |
| VDDIO reset pulse width                                                         | t <sub>RSTVDDIO</sub>   | 150 | -    | -    |      |
|                                                                                 |                         |     | 1    |      | 1    |

ELECTRICAL CHARACTERISTICS DYNAMIC ELECTRICAL CHARACTERISTICS

## Table 4. Dynamic Electrical Characteristics

Characteristics noted under conditions  $V_{DD}$  = 3.6 V,  $V_{BUS}$  = 5.0 V,  $V_{DDIO}$  = 3.0 V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C (see Figure 1), unless otherwise noted. Typical values noted reflect the approximate parameter means at  $V_{DD}$  = 3.6 V and T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted.

| Characteristic                                                                        | Symbol               | Min                  | Тур | Max | Unit |
|---------------------------------------------------------------------------------------|----------------------|----------------------|-----|-----|------|
| I <sup>2</sup> C Reset Timing                                                         |                      |                      |     |     | ms   |
| I <sup>2</sup> C reset pulse width                                                    | t <sub>RSTI2C</sub>  | 13.5                 | -   | -   |      |
| I <sup>2</sup> C_SDA/I <sup>2</sup> C_SCL concurrent low time without causing a reset | t <sub>NRSTI2C</sub> | -                    | -   | 8.8 |      |
| <sup>2</sup> C INTERFACE <sup>(4)</sup>                                               |                      | 11                   |     |     |      |
| SCL Clock Frequency                                                                   | f <sub>SCL</sub>     | -                    | -   | 400 | kHz  |
| Bus Free Time between a STOP and START Condition                                      | t <sub>BUF</sub>     | 1.3                  | -   | -   | μs   |
| Hold Time Repeated START Condition                                                    | t <sub>HD:STA</sub>  | 0.6                  | -   | -   | μs   |
| Low Period of SCL Clock                                                               | t <sub>LOW</sub>     | 1.3                  | -   | -   | μs   |
| High Period of SCL Clock                                                              | t <sub>HIGH</sub>    | 0.6                  | -   | -   | μs   |
| Setup Time for a Repeated START condition                                             | t <sub>SU:STA</sub>  | 0.6                  | -   | -   | μs   |
| Data Hold Time                                                                        | t <sub>HD:DAT</sub>  | 0                    | -   | -   | μs   |
| Data Setup Time                                                                       | t <sub>SU:DAT</sub>  | 100                  | -   | -   | ns   |
| Rising Time of Both SDA and SCL Signals                                               | t <sub>R</sub>       | 20+0.1C <sub>B</sub> | -   | -   | ns   |
| Falling Time of Both SDA and SCL Signals                                              | t <sub>F</sub>       | 20+0.1C <sub>B</sub> | -   | -   | ns   |
| Setup Time for STOP Condition                                                         | t <sub>SU:STO</sub>  | 0.6                  | -   | -   | μs   |
| Input Deglitch Time (for Both Rising and Falling Edges)                               | t <sub>DGT</sub>     | 55                   | -   | 300 | ns   |

Notes

 The protection delay is defined as the interval between VBUS voltage rising above the OVP rising threshold, and the OUT pin voltage dropping below the OVP rising threshold voltage for a VBUS ramp rate of >1.0 V/μs.

3. The OVP deglitch timer is only for the falling edge threshold.

4. These parameters are not tested. They are guaranteed by design.

## ELECTRICAL PERFORMANCE CURVES



Figure 4. SPK Switch On Resistance vs Input Voltage



Figure 5. USB Switch On Resistance vs Input Voltage



Figure 6. UART Switch On Resistance vs Input Voltage



Figure 7. MIC Switch On Resistance vs Input Voltage



Figure 8. VDD Supply Current vs Supply Voltage in Standby Mode



Standby Mode





# FUNCTIONAL DESCRIPTION

#### **INTRODUCTION**

The 34825 is designed to support cell phones that adopt the micro or mini-USB connector as the sole wired interface between the cell phone and external accessories. Using the micro-USB connector for charging and USB data communication is required by the OMTP standard for the UCS. The 34825 further extends the micro-USB connector to support other accessories to eliminate all other mechanical connectors in a cell phone. The supported accessories include various audio headsets, UART connection, R/D test cables for firmware downloading, and other user defined accessories, in addition to the chargers defined in the *Battery Charging Specification, Revision 1.0,* from the USB Implementer's Forum and the *CEA-936-A USB Carkit Specification,* from the Consumer Electronics Association (CEA). The supported chargers are listed in <u>Table 7</u>.

The 34825 offers two mechanisms to assist the identification of the accessory. The ID detection mechanism allows the cell phone to measure the ID resistor value between the ID pin and the ground with a 5-bit ADC. The VBUS detection mechanism allows the cell phone to find out the connection status between the D+ and D- pins. Together, the exact accessory can be determined. A detection flow is initiated by a change in the VBUS pin voltage or by a change

in the ID pin floating status. Detaching the accessory from the micro or mini-USB connector causes the VBUS voltage or/ and the ID resistance to change. The identification flow will be initiated to confirm if an accessory is still connected. The host can also initiate the identification flow by resetting an ACTIVE bit in the register from 1 to 0.

Upon the completion of the identification flow, an interrupt signal is sent to the host IC, so the host IC can take further actions. The 34825 contains switches that the host IC can control via an I<sup>2</sup>C interface. Based on the accessory, the host IC can configure the switch connections in the 34825, so that the signal paths for the USB communication, or the UART communication, or audio accessories can be established between the micro or mini-USB connector pins and the system ICs. If the accessory is a power supply, the supplied voltage is switched to the Li-ion battery charging function in the cell phone via an internal power MOSFET.

The host IC controls the 34825 via the  $I^2C$  serial bus. The register map in the 34825 contains status information of the device and the control bits that the host IC can access to control the 34825.

## FUNCTIONAL PIN DESCRIPTION

#### SPEAKER RIGHT CHANNEL (SPK\_R)

Right channel of the baseband speaker output.

#### SPEAKER LEFT CHANNEL (SPK\_L)

Left channel of the baseband speaker output.

#### **MICROPHONE OUTPUT (MIC)**

Microphone output to the baseband.

#### D+ OF THE USB TRANSCEIVER (D+)

D+ line of the USB transceiver.

#### D- OF THE USB TRANSCEIVER (D-)

D- line of the USB transceiver.

#### **UART RECEIVER (RXD)**

Receiver line of the UART.

#### **UART TRANSMITTER (TXD)**

Transmitter line of the UART.

#### NO CONNECT (NC)

These pins are not used in application. Freescale recommends that these pins be floated

#### **IO POWER SUPPLY (VDDIO)**

Power supply input for the logic IO interface. Generally the IO power supply voltage should be the same as the IO voltage used in the cell phone system. VDDIO is also one of the hardware reset input sources. A falling edge at this pin will reset the 34825. See Reset for more information.

#### **POWER SUPPLY (VDD)**

Power supply input. Bypass to ground with a 1.0  $\mu F$  capacitor.

## **INTERRUPT OUTPUT (INT)**

Active low open-drain output. The INT pin sends an interrupt signal to the host IC when an interrupt event happens. The INT output returns to high voltage once all interrupt bits are read.

# DATA LINE OF THE I<sup>2</sup>C INTERFACE (I<sup>2</sup>C\_SDA)

Data line of the I<sup>2</sup>C interface.

# I<sup>2</sup>C CLOCK (I<sup>2</sup>C\_SCL)

Clock line of the  $I^2C$  interface. The  $I^2C\_SCL$  input together with the  $I^2C\_SDA$  input forms one of the hardware reset input sources.

Analog Integrated Circuit Device Data Freescale Semiconductor

## **POWER OUTPUT (OUT)**

Output of the power MOSFET in the 34825. This pin is connected to a charger input. Bypass to ground with a 1.0  $\mu F$  capacitor.

# CHARGE CURRENT SETTING (ISET)

Open-drain output to set the charge current according to the power supply current capability.

#### **VBUS POWER SUPPLY (VBUS)**

USB VBUS input. Bypass this pin to ground with a less than 10 nF capacitor. When the accessory is an audio kit, this pin is the microphone input to the 34825.

## **D- OF THE USB CONNECTOR (DM)**

D- line of the mini or micro-USB connector.

#### **D+ OF THE USB CONNECTOR (DP)**

D+ line of the mini or micro-USB connector.

#### ID OF THE USB CONNECTOR (ID)

ID pin of the mini or micro-USB connector.

## **GROUND (GND)**

Ground.

## FUNCTIONAL INTERNAL BLOCK DESCRIPTION



Figure 12. 34825 Functional Internal Block Diagram

#### INTERNAL POWER SUPPLIES

This block contains the bias power supplies to the internal circuits. The inputs to this block include VBUS, VDD and VDDIO.

#### LOGIC AND STATE MACHINE

This block includes the state machine for accessory detection and identification, the register map, and other logic circuits.

# I<sup>2</sup>C INTERFACE

The  $I^2C$  interface block has the circuit for the  $I^2C$  communication that a master device can use to access the registers in the 34825. The 34825 is a slave device.

#### LOGIC OUTPUT

The logic output includes two open-drain logic output signals, INT and ISET.

#### **SWITCH ARRAY**

The switch array consists of analog switches for UART, USB, audio signal switching and one high-voltage power MOSFET for power switching.

#### **VBUS DETECTION**

This block detects whether the power supply at VBUS pin is present or removed.

#### **ID DETECTION**

This block contains a circuit to detect whether an ID resistor is connected to the ID pin or not.

#### **ID ADC**

An internal 5-bit ADC measures the resistance at the ID pin. The result is stored in the ADC Result register and sent to the Logic and State Machine block to determine what accessory is attached.

# FUNCTIONAL DEVICE OPERATION

#### **OPERATIONAL MODES**

The 34825 has five operational modes: Power Down mode, VBUS Power mode, Standby mode, Active mode, and

Power Save mode. The mode transition diagram is given in Figure 13.



Figure 13. Mode Transition Diagram

#### POWER DOWN MODE

The Power Down mode is when neither the VDD pin nor the VBUS pin is powered. In this mode, the IC does not respond to any accessory attachment except for a power supply. When an external power supply is plugged into the mini or micro-USB connector, the 34825 enters the VBUS Power mode.

#### **VBUS POWER MODE**

The 34825 enters the VBUS Power mode when the VBUS pin is powered but the VDD pin is not. In the VBUS Power mode, the internal power MOSFET is turned on to power the charging function in the cell phone. The ISET pin outputs high-impedance in this mode.

#### STANDBY MODE

The Standby mode is when the VDD voltage is higher than the POR (Power-On-Reset) threshold and no accessory is attached. In this mode, only the ID detection circuit, the I<sup>2</sup>C interface, and the internal registers are powered in order to minimize the quiescent current from the VDD pin. The ID detection circuit samples the status of the ID line every 50 ms.

If detecting an attachment of an accessory, the 34825 moves to the Active mode for further accessory identification.

#### **ACTIVE MODE**

The Active mode starts when an accessory is plugged into the mini or micro-USB connector while the VDD pin is powered. The 34825 identifies the accessory and interrupts the host IC for further actions. Different functions will be enabled according to the identification result, so the quiescent current in Active mode is dependent on the type of accessories.

The operational mode can be changed from Active to Standby either by an accessory detachment or by resetting the ACTIVE bit to 0 through an I<sup>2</sup>C programming operation.

## POWER SAVE MODE

The Power Save mode can be enabled only for accessories with a remote controller (refer to <u>Table 21</u>). The 34825 enters into the Power Save mode to minimize the operating current while such an accessory is attached, but not in operation. For example, if the cell phone is not in an audio playback mode when a headset is attached, the host IC can force the 34825 to the Power Save mode via the I<sup>2</sup>C programming. The 34825 can also automatically enter into the Power Save mode when no activity is detected on the SPK\_R or SPK\_L pins in 10 seconds. The VDD current in the Power Save mode is slightly higher than the current in the Standby mode.

The 34825 can exit the Power Save mode by an I<sup>2</sup>C programming or will exit the mode automatically when

detecting audio signal activities or an accessory detachment. If the transition is caused by an accessory detachment, the 34825 moves from the Power Save mode to the Standby mode directly. Otherwise, it moves to the Active mode, and the configuration of the IC resumes to the same configuration before entering the Power Save mode.

#### **DEVICE MODE REGISTER**

The PSAVE bit, ACTIVE bit and RST bit in the Device Mode register (refer to <u>Table 9</u>) hold the information of the device operational mode. The RST bit, which is of R/C (read and clear) type, indicates whether a reset has occurred. The RST bit is set when a reset occurs (refer to Reset for more information). The RST bit is cleared when read by an I<sup>2</sup>C access. The ACTIVE bit and the PSAVE bit together indicate the device mode by the relationship shown in <u>Table 5</u>. When the device is in the VBUS Power mode, the registers are not powered up.

The ACTIVE bit is a R/W (read and write) bit, it can be written by an  $I^2C$  operation. When the host IC writes '0' to the ACTIVE bit, the device will be forced to the Standby mode. If an accessory is attached when the ACITVE is set to 0, the

The 34825 has four possible power-up scenarios depending on which of the VDD pin and the VBUS pin is powered up first. The four scenarios correspond to the following four mode transitions.

- From Power Down to VBUS Power: the VBUS pin is powered up when V<sub>DD</sub> < V<sub>VDDPOR</sub> (VDD POR threshold)
- From VBUS Power to Standby: VBUS is already powered when the VDD voltage rises above its POR threshold
- From Power Down to Standby: the VDD pin is powered up when V<sub>BUS</sub> < V<sub>VBUSPOR</sub> (VBUS POR threshold)
- 4. From Standby to Active: the VDD pin is already powered when the VBUS voltage rises above its POR threshold

#### SCENARIO 1: VDD = 0 V AND VBUS IS POWERED UP (POWER DOWN MODE TO VBUS POWER MODE TRANSITION)

If the VDD pin is not powered but the VBUS is powered up within a voltage range between the POR threshold and the OVP (over-voltage protection) threshold, the internal power MOSFET is softly turned on. The IC is in the VBUS Power mode.

In this VBUS Power mode, the ISET outputs highimpedance and all registers are in the reset state. The power MOSFET remains on unless it is disabled by the over-voltage protection or the over-temperature protection block. accessory identification flow shown in Figure 14 will be restarted.

The PSAVE bit is also a R/W bit. When the 34825 is configured to the Auto Power-save mode (AutoPSAVE bit is set to 1), the PSAVE bit indicates whether the 34825 is in the Power Save mode or not. When the 34825 is configured to the Manual Power-save mode (AutoPSAVE bit set to 0), the host IC can writes '1' to the PSAVE bit to force the 34825 into the Power Save mode when an Audio R/C accessory is attached. For all other accessories attachment, the 34825 does not enter the Power Save mode even the PSAVE bit is set to 1.

| Table 5. The Device Modes | vs. the Register Bits |
|---------------------------|-----------------------|
|---------------------------|-----------------------|

| PSAVE | ACTIVE | MODE       |
|-------|--------|------------|
| 0     | 0      | Standby    |
| 0     | 1      | Active     |
| 1     | 1      | Power Save |
| 1     | 0      | Undefined  |

## **POWER-UP**

#### SCENARIO 2: VBUS = HIGH AND VDD IS POWERED UP (VBUS POWER MODE TO STANDBY MODE TRANSITION)

If the VBUS pin is already powered when the VDD pin is powered up, the device moves from the VBUS Power mode to the Standby mode and then quickly moves to the identification flow of the Active mode to identify the accessory, as shown in Figure 14.

After the VDD pin is powered up, the 34825 starts up the internal supplies. The POR resets all register bits. The power MOSFET remains on during the reset process.

#### SCENARIO 3: VBUS = 0 V AND VDD IS POWERED UP (POWER DOWN MODE TO STANDBY MODE TRANSITION)

If no accessory is plugged into the micro or mini-USB connector when VDD is powered up, the 34825 moves from the Power Down mode to the Standby mode. The internal supplies are started up first, and then the whole chip is reset and is ready to accept accessories. Then when an accessory is attached, the 34825 enters the Active mode. The power MOSFET is off in this case since VBUS = 0 V.

#### SCENARIO 4: VDD = HIGH AND VBUS IS POWERED UP (STANDBY TO ACTIVE MODE TRANSITION)

This is a normal VBUS detection case as shown in <u>Figure 14</u>. More description can be found in <u>Power Supply</u> Type Identification.

#### ACCESSORY IDENTIFICATION

Accessories are categorized into two groups. Powered accessories are accessories that supply power to the VBUS pin while non-powered accessories do not. When the accessory is a powered one, the VBUS-detection mechanism will check the connection between the D+ and the D- pins as part of the power supply type identification (PSTI). A powered accessory may or may not have an ID resistor. A nonpowered accessory must have an ID resistor for the identification purpose.

Accessories that have an ID resistor are grouped into three types, as listed in <u>Table 21</u>.

- Test Accessories. Such accessories include two USB test cables that are powered accessories, and two UART test cables that are non-powered accessories. A test accessory has an ID resistor and four ID resistor values are reserved for them (see <u>Table 21</u> for the ID resistor assignment). The USB or the UART switches in the IC will be turned on automatically when a test accessory is attached.
- 2. Accessories with a remote controller. Two accessories are offered to support remote control (RC) keys. The ID

resistor values are 619 k $\Omega$  and 1.0 M $\Omega$  respectively, as given in <u>Table 21</u>. Such accessories are non-powered accessories. The 34825 monitors the ID pin continuously for key pressing when such an accessory is connected. 13 ID resistors are assigned to the remote control keys, as listed in <u>Table 21</u>.

 Other accessories. The remaining ID resistor values are reserved for users to assign to their own accessories.

The identification flow chart is shown in Figure 14. In the Standby mode, the 34825 monitors both the ID pin and the VBUS pin simultaneously. If an accessory is detected, the identification state machine will find out in parallel the ID resistor value and the type of the power supply (if a powered accessory is attached). When the 34825 is in the Active mode with the ACTIVE bit = 1, the host IC can force the ACTIVE bit to 0 via the  $I^2$ C bus to initiate the identification state machine.

The details on the identification flow for the VBUSdetection mechanism and the ID detection mechanism are described as following.



Figure 14. Detailed Accessory Identification Flow Diagram

#### **ID DETECTION**

The ID detection relies on the resistance between the ID pin and the ground ( $R_{ID}$ ) inside the accessory for the accessory detection and recognition. The nominal ID resistance that the 34825 supports is listed in <u>Table 6</u> as well as in <u>Table 21</u>. The 34825 offers a 5-bit ADC for the resistance recognition and the corresponding ADC results vs. the  $R_{ID}$  are also listed in <u>Table 6</u>. The resistors are required to have 1% or better accuracy for the ADC to recognize successfully.

A comparator monitors the ID pin for attachment and detachment detection. When no accessory is attached, the ID pin is floating. An ID\_FLOAT bit in the Status register stays in the value of 1. When a resistor less than or equal to 1.0 M $\Omega$  is connected between the ID line and the ground, the ID\_FLOAT bit changes to 0. When the resistor is removed, ID\_FLOAT bit returns to 1. A falling-edge of the ID\_FLOAT bit represents the attachment of the accessory and the ADC is enabled to measure the ID resistance. The ADC Result register has the identification result of the R<sub>ID</sub>, as given in

<u>Table 6</u>. A rising edge of the ID\_FLOAT bit represents the detachment of the accessory.

The ADC results are broken into two groups. The values between '00001' to '01101' are assigned to 13 remote-control keys for the two accessories that support remote controllers, as listed in <u>Table 21</u>. The rest of the ADC results are assigned to various accessories. If the ADC result is one of the remote control key values in the identification flow, it is possible that the remote control key is stuck when the accessory is attached.

A special Stuck Key Identification flow is designed to resolve such an issue. As shown in the Figure 14, if the stuck key is recognized but is released within 1.5s, the identification flow will return to re-detect the ID line; Otherwise, the ATTACH bit will be set and the ADC Result register has the key result. After the key is released, the 34825 will detect the ID resistance value again. If the accessory is still connected, the ATTACH bit is set again and the ADC result has the ID resistor value of the accessory.

When the ADC result is 00000, the resistance between the ID pin and the ground is less than 1.90 k $\Omega$ . The ID\_GND bit in the Status register indicates whether the ID pin is shorted

to ground or not. If the ID pin is shorted to ground with less than 30  $\Omega$  of resistance, the ID\_GND pin is set to "1".

| ADC Result | R <sub>ID</sub> (kΩ) | ADC Result         | R <sub>ID</sub> (kΩ) | ADC Result           | R <sub>ID</sub> (kΩ) | ADC Result | R <sub>ID</sub> (kΩ) |
|------------|----------------------|--------------------|----------------------|----------------------|----------------------|------------|----------------------|
| 00000      | (1)                  | 01000              | 10.03                | 10000                | 40.2                 | 11000      | 255                  |
| 00001      | 2.00                 | 01001              | 12.03                | 10001                | 49.9                 | 11001      | 301                  |
| 00010      | 2.604                | 01010              | 14.46                | 10010                | 64.9                 | 11010      | 365                  |
| 00011      | 3.208                | 01011              | 17.26                | 10011                | 80.6                 | 11011      | 442                  |
| 00100      | 4.014                | 01100              | 20.5                 | 10100                | 102                  | 11100      | 523                  |
| 00101      | 4.820                | 01101              | 24.07                | 10101                | 121                  | 11101      | 619                  |
| 00110      | 6.03                 | 01110              | 28.7                 | 10110                | 150                  | 11110      | 1000                 |
| 00111      | 8.03                 | 01111              | 34.0                 | 10111                | 200                  | 11111      | (2)                  |
| Notes      | oiotonoo io holoy    | v 1.90 kO (nominal | value) the ADC       | rogult is not to 000 | 00                   |            |                      |

Table 6. ADC Output vs. Resistor Values (Unit:  $k\Omega$ )

1. If the ID resistance is below 1.90 k $\Omega$  (nominal value), the ADC result is set to 00000.

2. If the ID line is floating, the ADC result is set to 11111

#### POWER SUPPLY TYPE IDENTIFICATION

The 34825 supports various standard power supplies for charging the battery. The power supplies supported include those that are user defined, and the ones defined in the *Battery Charging Specification, Revision 1.0,* from the USB Implementer's Forum and the *CEA-936-A USB Carkit Specification,* from the Consumer Electronics Association. The five types of power supplies specified in the afore mentioned two specification documents are listed in Table 7.

The Power Supply Type Identification (PSTI) function is offered to assist the identification of the power supply type. The PSTI state machine checks the connection status

| Table 7. | <b>Power Supply</b> | Type vs. | <b>Detection Result</b> |
|----------|---------------------|----------|-------------------------|
|----------|---------------------|----------|-------------------------|

between the DP and the DM pins. The state machine starts when the VBUS pin voltage rises above the VBUS detection threshold, which is indicated with an VBUS\_DET bit in the status register. The state machine will find out if the DP and DM pins are shorted, indicated with the DP/DM\_SHORT bit, or the connection has the characteristics of a USB charger, indicated with the USB\_CHG bit. Together with the ID detection result, the power supply type can be determined. The conditions for reaching the conclusion of the five supported power supplies are listed in <u>Table 7</u>.

| Item # | VBUS_DET | DP/DM_SHORT | USB_CHG | ID_FLOAT | ADC Result | Accessory Type        |  |
|--------|----------|-------------|---------|----------|------------|-----------------------|--|
| 1      | 1        | 0           | 0       | 1        | 11111      | Standard USB Port     |  |
| 2      | 1        | 0           | 1       | 1        | 11111      | USB Charger           |  |
| 3      | 1        | 1           | 0       | 1        | 11111      | Dedicated Charger     |  |
| 4      | 1        | 1           | 0       | 0        | 10111      | Carkit Charger Type 1 |  |
| 5      | 1        | 1           | 0       | 0        | 11011      | Carkit Charger Type 2 |  |

#### **OPERATION AFTER IDENTIFICATION**

The operation after the identification is dependent on the VDDIO voltage. The VDD voltage has to be higher than its POR threshold for the 34825 to perform the identification state machine. Once completed, the identification results are stored in the Status and the ADC Result registers and the ATTACH bit is set. If the VDDIO is not powered, the interrupt signal from the INT pin cannot be sent because the INT pin is normally pulled up to the VDDIO. The host cannot access the 34825 either via the I<sup>2</sup>C bus. Hence, no communication will occur between the 34825 and the host IC when the VDDIO is not powered. The INT signal will send an interrupt signal if the VDDIO is powered and the ATTACH bit is not masked by the ATTACH\_m bit (refer to Interrupt on page 25 for more

details). If the ATTACH bit is masked while the VDDIO is powered, the interrupt signal will not be sent but the host IC can still access the register map via the  $I^2C$  bus. Once the host IC accesses the 34825 register map and determines the accessory type, it can manage the analog switches and other signals in the 34825 by programming the S/W Control 1 and S/W Control 2 registers.

The switches are open by default except if the attached accessory is one of the four test cables listed in <u>Table 21</u>. More descriptions on the analog switches and the operation of the 34825 are given in the following sections.

#### **ANALOG SWITCHES**

#### SIGNAL SWITCH ARRAY

The 34825 offers an array of analog switches for signal switching, as shown in Figure 15. Two pairs of switches (USB and UART) are for switching the UART and USB signals to the micro or mini-USB connector. Stereo audio signals can be switched from the SPK\_L and the SPK\_R inputs to the DP and the DM pins that are wired to the USB connector. Both the SPK\_L and the SPK\_R inputs are capable of passing

signals of +/-1.5 V, referencing to the GND pin voltage. The SPK\_L and the SPK\_R pins are pulled down to ground via a 100 k $\Omega$  resistor respectively, as shown in Figure 15. A microphone switch connects the MIC pin to the VBUS pin.

All switches are controlled by bits in the S/W Control 1 and 2 registers except when the accessory attached is a test cable.



Figure 15. Analog and Digital Switches

#### POWER MOSFET

The SW8 in Figure 15 is a power MOSFET that controls

the power flow from the VBUS input to the OUT pin. The power MOSFET serves two purposes. For the Audio accessory with microphone, the power MOSFET isolates the

VBUS pin from both the input decoupling capacitor and the input quiescent current of the charger IC connected to the OUT pin, so that the microphone signal can be connected to the VBUS pin without any interference from the OUT pin. The power MOSFET is also used as the input Over-voltage Protection (OVP) or Over-current Protection (OCP) switch for other components in the cell phone, such as the charger IC,

## **OVER-VOLTAGE PROTECTION (OVP)**

The VBUS line is capable of withstanding a 28 V voltage. The 34825 protects the cell phone by turning off the internal power MOSFET when the VBUS voltage is higher than the OVP threshold. In this case, the 34825 turns off the power MOSFET within 1.0  $\mu$ s after the input voltage exceeds the OVP threshold, and the OVP\_EN bit in the Interrupt register is set to interrupt the host IC. When the OVP event is cleared, the OVP\_OTP\_DIS bit in the Interrupt register is set to inform the host IC.

## OVER-CURRENT PROTECTION (OCP) AND OVER-TEMPERATURE PROTECTION (OTP)

If the current flowing through the power MOSFET exceeds the specified OCP limit, the 34825 will operate in CC

to allow a low voltage rated charger IC to be used for cost reduction.

The power MOSFET is guaranteed to be turned on in VBUS power mode even when the VDD voltage is below  $V_{\text{VDDPOR}}$  threshold, to ensure that the cell phone battery can be charged when the battery is fully discharged.

# PROTECTION

(Constant Current) mode, regulating the output current at the OCP limit. If the OCP condition persists, the IC temperature will rise, eventually reaching the Over-Temperature-Protection (OTP) limit. The 34825 then turns off the power MOSFET and sets the OTP\_EN interrupt bit in the Interrupt register to inform the host IC. The power MOSFET is turned on again when the IC temperature falls below the OTP falling temperature threshold, and the OVP\_OTP\_DIS bit is set. If the above case happens repeatedly 7 times, the power MOSFET will be permanently turned off until the accessory is detached or the IC is reset.

The power MOSFET is turned off with a limited speed under the OTP case to prevent a high overshoot voltage at the VBUS pin.

# **OPERATION WITH ACCESSORIES**

#### AUDIO ACCESSORY SUPPORTING REMOTE CONTROLLER (R/C ACCESSORY)

Two ID resistors are designated for accessories with a remote controller, as listed in <u>Table 21</u>. A typical accessory with a remote controller is an audio headset that has a stereo speaker, a micro phone, and a remote controller, as shown in <u>Figure 16</u>. The five pins in the mini or micro-USB connector are assigned in <u>Figure 16</u>. If some components are not included in the accessory, the corresponding pins should be left floating. For example, if the microphone is not included in the stereo headset, VBUS pin should be left floating in the headset.

The timing of the key pressing is shown in Figure 17. If a key is pressed for a time less than 20 ms, the 34825 ignores this key press. If the key is still pressed after 20 ms, 34825 starts a timer to count the time during which the key is pressed. There are three kinds of key press conditions according to the pressing time: error key press, short key press, and long key press.

- 1. Error key press: if the key pressing time is less than  $T_{\rm KP},$  The 34825 ignores this key press.
- 2. Short key press: if the key pressing time is between  $T_{KP}$  and  $T_{LKP}$ , the KP bit is set to inform the host IC. The ADC result holds the key value. The INT outputs

low impedance when the key is released and returns to a high impedance, due to the clearance of the KP bit when the interrupt register is read.

3. Long key press: if the key pressing time is longer than  $T_{LKP}$ , the long key press bit LKP in the Interrupt register is set to inform the host IC. The host IC needs to respond to the key press immediately. The ADC result holds the key value. When the key is released, the long key release bit LKR in the Interrupt register is set to interrupt the host IC again. The ADC Result register still has the key value.

When such a accessory is attached, the 34825 can either be forced into the Power Save mode or automatically enter into the Power Save mode. This is controlled by the AutoPSAVE bit in the Control register.

When AutoPSAVE = 1, if no activity is detected at the SPK\_L and SPK\_R pins in 10 seconds, the 34825 enters the Power Save mode automatically to minimize the quiescent current. Upon detecting the activity in audio signal switches, the 34825 returns to the Active mode. When AutoPSAVE = 0, the host IC can control the mode of 34825 manually by setting the PSAVE bit in the Device Mode register via  $I^2C$ .

In the Power Save mode, the key pressing is monitored as well.



Figure 16. Audio Accessory with Remote Control and Microphone



Figure 17. The Remote Control Key Pressing Timing

#### TEST ACCESSORY

The Test Accessories listed in <u>Table 21</u> are special USB cables and UART cables for test and R/D purpose. It has an ID resistance to differentiate it from a regular USB cable or

UART cable. The test accessory has four ID resistance values to distinguish the test cable type. The detection result turns on or off the USB switches, UART switches, and the power MOSFET automatically, as shown in the <u>Table 8</u>.

| Table 8. S | Switch S | Status vs. | Test | Cables |
|------------|----------|------------|------|--------|
|------------|----------|------------|------|--------|

| Accessory Type              | ADC Result | Auto-ON Switches    | Power MOSFET        |  |
|-----------------------------|------------|---------------------|---------------------|--|
| UART test cable type 1      | 01110      | UART Switches       | OFF                 |  |
| UART test cable type 2      | 01111      | UART Switches       | OFF                 |  |
| USB test cable type 1 10000 |            | USB Switches        | ON                  |  |
| USB test cable type 2       | 10001      | USB Switches        | ON                  |  |
| Other accessories           | others     | No auto-on Switches | No auto-on Switches |  |

Analog Integrated Circuit Device Data

#### **USB HOST (PC OR HUB)**

When the attached accessory is a USB host or hub, the ID pin is floating. The power MOSFET is turned on to allow the charger to charge the battery. The ISET outputs default high impedance to limit the charging current to a lower level. The host IC can turn on the D+ and D- switches and then pull the D+ signal to high to start the USB attaching sequence.

#### **USB CHARGER OR DEDICATED CHARGER**

When the attached accessory is a USB Charger or a Dedicated Charger, the 34825 turns on the power MOSFET to allow the charger to start. The host IC can set the ISET outputs low impedance to allow a higher charge current.

#### 5-WIRE CARKIT CHARGER (TYPE 1 OR TYPE 2)

A 5-wire carkit charger is a charger specified in the CEA-936-A USB Carkit Specification. The 5-wire carkit charger outputs 5V to the VBUS pin, has the D+ and D- pins shorted internally, and has an ID resistor. The ID resistor has a value

When either the VBUS voltage drops below the VBUS power detection threshold or the ID resistor is removed, a detaching detection flow starts. Figure 18 shows the detailed detection flow. When the DETACH bit is set, the INT outputs low voltage to inform the host IC. At the end of the detaching

of either  $200k\Omega$  or  $440k\Omega$  to distinguish the current capability of the charger. Refer to the *CEA-936-A USB Carkit Specification* for more information.

When the attached accessory is a 5-wire carkit charger, the 34825 turns on the power MOSFET to allow the Li-ion battery charging function to start. The host can set the ISET outputting high impedance or low impedance to choose the charge current.

#### RESERVED ACCESSORY

The users can assign the reserved ID resistor values listed in <u>Table 21</u> to their user specific accessories. When a user specific accessory is attached, the identification flow will identify the ID resistance and as well as the power supply type in case of a powered accessory. The ADC Result register and the Status register contain the information of the R<sub>ID</sub> value and the power supply type. The baseband can read these registers to distinguish the type of the accessory for further actions.

#### **DETACHING DETECTION**

detection flow, the ACTIVE bit is cleared and the 34825 enters the Standby mode. A new identification flow will start if either the VBUS voltage is above its POR threshold or the ID resistor is connected.



Figure 18. The Detachment Detection Flow

#### LOGIC CONTROL FEATURES

#### RESET

#### HARDWARE RESET

The 34825 has three sources for hardware resetting the IC. As the <u>Figure 19</u> shows, the sources include the Power-

On-Reset caused by the rising VDD, a hardware reset caused by the VDDIO input and a hardware reset using the  $I^2C$  bus lines. The Power-On-Reset is described earlier. The

reset caused by the VDDIO input or by the I<sup>2</sup>C bus lines belongs to system resets.

The hardware reset condition using the I<sup>2</sup>C signals is shown in <u>Figure 20</u>. When both the I<sup>2</sup>C\_SCL and the I<sup>2</sup>C\_SDA have a negative pulse with time of  $t_{RSTI2C}$ , a hardware reset is generated. The result of the reset is same as a Power-On-Reset.

The operating waveforms of the hardware reset using the VDDIO pin are shown in Figure 21. The VDDIO detection has a deglitch-time  $t_{VDDIODGT_F}$ . A glitch on the VDDIO with duration less than the deglitch time will be ignored. If the pulse on the VDDIO lasts longer than the deglitch time, a reset from the VDDIO is detected to generate a reset signal.

To effectively reset the 34825, the reset pulse from the VDDIO needs be longer than the 150  $\mu$ s minimum reset pulse width given in the Dynamic Electrical Characteristics table.

#### SOFTWARE RESET

In addition to the two hardware reset types, the system reset has another reset source, the software reset by writing '1' to the RESET bit in the Control register. The Reset bit will be cleared to '0' at once since it is of W/C type. The consequence of the software reset is the same as the hardware reset. All registers will be reset.



Figure 19. Sources of Reset in 34825



Figure 20. Hardware Reset Using the I<sup>2</sup>C Bus



Figure 21. Hardware Reset Using the VDDIO Input

#### INTERRUPT

There are eight interrupt sources in the 34825 causing an interrupt at the INT pin to the host IC. They are accessory attachment, accessory detachment, short-key press, long

key press, long-pressed key release, VBUS voltage OVP, the IC temperature OTP, and either the OVP or the OTP condition is removed. The 34825 detects each event and sets

the corresponding bit in the Interrupt register. As long as the Interrupt register is set, the INT pin outputs low voltage. The Interrupt register is not writable. When the Interrupt register is read, the Interrupt register is cleared automatically. Once the Interrupt register is cleared, the INT pin returns to high voltage.

An interrupt mask register is provided to mask unwanted interrupt source. When the bit of the Interrupt Mask register is set to 1, the corresponding interrupt source is blocked. The INT does not output low voltage even though this interrupt bit is set in the Interrupt register.

## LOGIC OUTPUT

There are two open-drain logic output pins, INT and ISET. The INT pin is related to the interrupt sources as described in the Interrupt section. The ISET pin is controlled by the register bit with the same name in the Control register. The ISET generally is used to control the charge current level. A typical charger IC uses one external resistor to set the charge current. By using ISET output, the charger IC can use two external resistors in parallel to set two charge current levels, as shown in Figure 27.

# **P**C SERIAL BUS INTERFACE

The  $l^2C$  bus is enabled in the Standby, the Power Save, and the Active modes. The serial clock (SCL) and the serial data (SDA) lines must be connected to a positive supply using pull-up resistors. Internally the  $l^2C$  bus voltage is referenced to the VDDIO input. The 34825 is a slave device. Maximum data rate is 400 kbps.

## ADDRESSING AND PROTOCOL

The 7-bit address for the 34825 is 0100101, as shown in Figure 22.



Figure 22. I<sup>2</sup>C Slave Address

The following three figures show three I<sup>2</sup>C-bus transaction protocols. The Word Address is an 8-bit register address in the 34825.



Figure 23. Master Transmits to Slave (Write Mode)



Figure 24. Master Reads After Setting Word Address (Write Word Address and then Read Data)



Figure 25. Master Reads Slave Immediately after First Byte (Read Mode)

# **REGISTER MAP**

| Addr | Register       | Туре | Reset<br>Value | Bit 7                      | Bit 6                      | Bit 5     | Bit 4       | Bit 3          | Bit 2     | Bit 1          | Bit 0      |
|------|----------------|------|----------------|----------------------------|----------------------------|-----------|-------------|----------------|-----------|----------------|------------|
| 83H  | Interrupt      | R/C  | 00000000       | OVP_OTP_DIS                | OTP_EN                     | OVP_EN    | LKR         | LKP            | KP        | DETACH         | ATTACH     |
| 85H  | Interrupt Mask | R/W  | 00000000       | OVP_OTP_DIS_m              | OTP_EN_m                   | OVP_EN_m  | LKR_m       | LKP_m          | KP_m      | DETACH_m       | ATTACH_m   |
| 87H  | ADC Result     | R    | 00011111       | Reserved                   | Reserved Reserved Reserved |           |             |                | ADC Value |                |            |
| 88H  | Timing Set     | R/W  | 00000000       |                            | Key Press                  |           |             |                | Long K    | ey Press       |            |
| 93H  | S/W Control 1  | R/W  | 00000001       |                            | Reserved                   |           | D           | P/DM Switching |           | VBUS Switching |            |
| 94H  | S/W Control 2  | R/W  | 00000100       | Reserved                   | Reserved                   | Reserved  | ISETB       | Reserved       | Reserved  | Rese           | rved       |
| A0H  | Status         | R    | 0x000xxx       | Reserved                   | FET_STATUS                 | USB_CHG   | DP/DM_SHORT | ID_GND         | ID_FLOAT  | VBUS_DET       | ADC_STATUS |
| A1H  | Control        | R/W  | 011000x0       | Reserved                   | Reserved                   | AutoPSAVE | Reserved    | Reserved       | RESET     | Reserved       | Reserved   |
| A2H  | Time Delay     | R/W  | 10010100       | Reserved Reserved Reserved |                            |           | Reserved    |                | Т         | D              |            |
| A3H  | Device Mode    | R/W  | 00000001       | Reserved                   | Reserved                   | Reserved  | Reserved    | Reserved       | PSAVE     | ACTIVE         | RST        |

## Table 9. Register Map

#### Table 10. Interrupt Register

| ſ | Bit | Mode | Symbol | Reset | Description           | Notes |
|---|-----|------|--------|-------|-----------------------|-------|
| Ī | 0   | R/C  | ATTACH | 0     | 1: accessory attached |       |

# FUNCTIONAL DEVICE OPERATION REGISTER MAP

#### Table 10. Interrupt Register

| Bit | Mode | Symbol      | Reset | Description                                            |  |
|-----|------|-------------|-------|--------------------------------------------------------|--|
| 1   | R/C  | DETACH      | 0     | 1: accessory detached                                  |  |
| 2   | R/C  | KP          | 0     | 0 1: remote controller short key is pressed            |  |
| 3   | R/C  | LKP         | 0     | 0 1: remote controller long key is pressed             |  |
| 4   | R/C  | LKR         | 0     | 0 1: remote controller long key is released            |  |
| 5   | R/C  | OVP_EN      | 0     | 1: VBUS voltage higher than the OVP threshold          |  |
| 6   | R/C  | OTP_EN      | 0     | 1: The temperature of 34825 is above the OTP threshold |  |
| 7   | R/C  | OVP_OTP_DIS | 0     | 1: OVP or OTP event is removed                         |  |

#### Table 11. Interrupt Mask Register

| Bit | Mode | Symbol        | Reset | Description           | Notes |
|-----|------|---------------|-------|-----------------------|-------|
| 0   | R/W  | ATTACH_m      | 0     | 1: interrupt disabled |       |
| 1   | R/W  | DETACH_m      | 0     | 1: interrupt disabled |       |
| 2   | R/W  | KP_m          | 0     | 1: interrupt disabled |       |
| 3   | R/W  | LKP_m         | 0     | 1: interrupt disabled |       |
| 4   | R/W  | LKR_m         | 0     | 1: interrupt disabled |       |
| 5   | R/W  | OVP_EN_m      | 0     | 1: interrupt disabled |       |
| 6   | R/W  | OTP_EN_m      | 0     | 1: interrupt disabled |       |
| 7   | R/W  | OVP_OTP_DIS_m | 0     | 1: interrupt disabled |       |

#### Table 12. ADC Result Register

| Bit | Mode | Symbol     | Reset | Description                   | Notes |
|-----|------|------------|-------|-------------------------------|-------|
| 4-0 | R    | ADC Result | 11111 | ADC Result of the ID resistor |       |
| 7-5 | R    | Reserved   | 000   |                               |       |

#### Table 13. Timing Set Register

| Bit | Mode | Symbol         | Reset | Description               | Notes |
|-----|------|----------------|-------|---------------------------|-------|
| 3-0 | R/W  | Long Key Press | 0000  | Long key press duration   |       |
|     |      |                |       | 0000: 300 ms              |       |
|     |      |                |       | 0001: 400 ms              |       |
|     |      |                |       | 0010: 500 ms              |       |
|     |      |                |       |                           |       |
| 7-4 | R/W  | Key Press      | 0000  | Normal key press duration |       |
|     |      | -              |       | 0000: 100 ms              |       |
|     |      |                |       | 0001: 200 ms              |       |
|     |      |                |       | 0010: 300 ms              |       |
|     |      |                |       |                           |       |

#### Table 14. Timing Table

| Setting Value | Key Press | Long Key Press |
|---------------|-----------|----------------|
| 0000          | 100 ms    | 300 ms         |
| 0001          | 200 ms    | 400 ms         |
| 0010          | 300 ms    | 500 ms         |

| Setting Value | Key Press | Long Key Press |
|---------------|-----------|----------------|
| 0011          | 400 ms    | 600 ms         |
| 0100          | 500 ms    | 700 ms         |
| 0101          | 600 ms    | 800 ms         |
| 0110          | 700 ms    | 900 ms         |
| 0111          | 800 ms    | 1000 ms        |
| 1000          | 900 ms    | 1100 ms        |
| 1001          | 1000 ms   | 1200 ms        |
| 1010          | -         | 1300 ms        |
| 1011          | -         | 1400 ms        |
| 1100          | -         | 1500 ms        |
| 1101          | -         | -              |
| 1110          | -         | -              |
| 1111          | -         | -              |

#### Table 14. Timing Table

### Table 15. S/W Control Register 1

| Bit | Mode | Symbol          | Reset | Description                                                  | Notes |
|-----|------|-----------------|-------|--------------------------------------------------------------|-------|
| 1-0 | R/W  | VBUS Switching  | 01    | VBUS line switching configuration                            |       |
|     |      |                 |       | 00: open all switches connected to the VBUS line.            |       |
|     |      |                 |       | 01: internal power MOSFET on                                 |       |
|     |      |                 |       | 10: VBUS connected to MIC                                    |       |
|     |      |                 |       | 11: open all switches connected to the VBUS line.            |       |
| 4-2 | R/W  | DP/DM Switching | 000   | DP/DM line switching configuration                           |       |
|     |      |                 |       | 000: open all switches                                       |       |
|     |      |                 |       | 001: DP connected to D+, DM connected to D-                  |       |
|     |      |                 |       | 010: DP connected to SPK_R, DM connected to SPK_L            |       |
|     |      |                 |       | 011: DP connected to RxD, DM connected to TXD                |       |
|     |      |                 |       | Others: open all switches connected to the DP pin and DM pin |       |
| 7-5 | R    | Reserved        | 000   |                                                              |       |

# Table 16. S/W Control Register 2

| Bit | Mode | Symbol   | Reset | Description                                          | Notes |
|-----|------|----------|-------|------------------------------------------------------|-------|
| 3-0 | R/W  | Reserved | 0100  |                                                      |       |
| 4   | R/W  | ISETB    | 0     | ISET output<br>0: high-impedance<br>1: low-impedance |       |
| 7-5 | R/W  | Reserved | 000   |                                                      |       |

#### Table 17. Status Register

| Bit | Mode | Symbol      | Reset | Description                           | Notes |
|-----|------|-------------|-------|---------------------------------------|-------|
| 0   | R    | ADC_Status  | х     | ADC conversion status                 |       |
|     |      |             |       | 1: ADC conversion completed           |       |
|     |      |             |       | 0: ADC in progress                    |       |
| 1   | R    | VBUS_DET    | х     | VBUS voltage is higher than the POR   |       |
|     |      |             |       | 0: no                                 |       |
|     |      |             |       | 1: yes                                |       |
| 2   | R    | ID_FLOAT    | х     | ID line is floating                   |       |
|     |      |             |       | 0: no                                 |       |
|     |      |             |       | 1: yes                                |       |
| 3   | R    | ID_GND      | 0     | ID pin is shorted to ground           |       |
|     |      |             |       | 0: no                                 |       |
|     |      |             |       | 1: yes                                |       |
| 4   | R    | DP/DM_SHORT | 0     | DP/DM shorted                         |       |
|     |      |             |       | 0: no                                 |       |
|     |      |             |       | 1: yes                                |       |
| 5   | R    | USB_CHG     | 0     | A USB charger is connected            |       |
|     |      |             |       | 0: no                                 |       |
|     |      |             |       | 1: yes                                |       |
| 6   | R    | FET_STATUS  | х     | The on/off status of the power MOSFET |       |
|     |      |             |       | 0: off                                |       |
|     |      |             |       | 1: on                                 |       |
| 7   | R    | Reserved    | 0     |                                       |       |

#### Table 18. Control Register

| Bit | Mode | Symbol    | Reset | Description                                                                                                                                                                                                   | Notes |
|-----|------|-----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 1-0 | R/W  | Reserved  | x0    |                                                                                                                                                                                                               |       |
| 2   | W/C  | RESET     | 0     | Soft reset. When written to 1, the IC is reset. Once the reset is complete, the RST bit is set and the RESET bit is cleared automatically.<br>1: to soft reset the IC                                         |       |
| 4-3 | R/W  | Reserved  | 00    |                                                                                                                                                                                                               |       |
| 5   | R/W  | AutoPSAVE | 1     | Automatic Power Save mode detection control<br>0: disable automatic Power Save mode detection. Device can enter<br>Power Save mode via the I <sup>2</sup> C<br>1: enable automatic Power Save mode detection. |       |
| 7-6 | R/W  | Reserved  | 01    |                                                                                                                                                                                                               |       |

#### Table 19. Time Delay Register

| Bit | Mode | Symbol   | Reset | Description                                                                                    | Notes |
|-----|------|----------|-------|------------------------------------------------------------------------------------------------|-------|
| 3-0 | R/W  | TD       | 0100  | Time delay to start the powered accessory identification flow after detecting the VBUS voltage |       |
|     |      |          |       | 0000: 100 ms                                                                                   |       |
|     |      |          |       | 0001: 200 ms                                                                                   |       |
|     |      |          |       | 0010: 300 ms                                                                                   |       |
|     |      |          |       | 0011: 400 ms                                                                                   |       |
|     |      |          |       | 0100: 500 ms                                                                                   |       |
|     |      |          |       |                                                                                                |       |
|     |      |          |       | 1111:1600 ms                                                                                   |       |
| 7-4 | R/W  | Reserved | 1001  |                                                                                                |       |

#### Table 20. Device Mode Register

| Bit | Mode | Symbol   | Reset | Description                                                                                                        | Notes |
|-----|------|----------|-------|--------------------------------------------------------------------------------------------------------------------|-------|
| 0   | R/C  | RST      | 1     | This bit indicates if a chip reset has occurred. This bit will be cleared once<br>being read.<br>0: no.<br>1: Yes. |       |
| 1   | R/W  | ACTIVE   | 0     | Indicate either the device is in Active mode<br>0: Standby<br>1: Active                                            |       |
| 2   | R/W  | PSAVE    | 0     | To indicate either the device is in Power Save mode<br>0: no<br>1: yes                                             |       |
| 7-3 |      | Reserved | 00000 |                                                                                                                    |       |

# **TYPICAL APPLICATIONS**

## **APPLICATION INFORMATION**

#### **ID RESISTANCE VALUE ASSIGNMENT**

The ID resistors used with the 34825 are standard 1% resistors. <u>Table 21</u> lists the complete 32 ID resistor assignment. The ones with the Assigned Functions filled are the ones that are already used with special functions. The ones reserved can be assigned to other functions.

| Table 21. | <b>ID Resistance</b> | Assignment | (Unit: kO) |
|-----------|----------------------|------------|------------|
|           | ID RESIStance        | Assignment | Omt. (22)  |

| ltem# | ADC Result | ID Resistance | Assignment               |
|-------|------------|---------------|--------------------------|
| 0     | 00000      | <1.9          | Reserved                 |
| 1     | 00001      | 2.0           | S0                       |
| 2     | 00010      | 2.604         | S1                       |
| 3     | 00011      | 3.208         | S2                       |
| 4     | 00100      | 4.014         | \$3                      |
| 5     | 00101      | 4.820         | S4                       |
| 6     | 00110      | 6.03          | S5                       |
| 7     | 00111      | 8.03          | S6                       |
| 8     | 01000      | 10.03         | S7                       |
| 9     | 01001      | 12.03         | S8                       |
| 10    | 01010      | 14.46         | S9                       |
| 11    | 01011      | 17.26         | S10                      |
| 12    | 01100      | 20.5          | S11                      |
| 13    | 01101      | 24.07         | S12                      |
| 14    | 01110      | 28.7          | UART Test Cable 1        |
| 15    | 01111      | 34.0          | UART Test Cable 2        |
| 16    | 10000      | 40.2          | USB Test Cable 1         |
| 17    | 10001      | 49.9          | USB Test Cable 2         |
| 18    | 10010      | 64.9          | Reserved                 |
| 19    | 10011      | 80.6          | Reserved                 |
| 20    | 10100      | 102           | Reserved                 |
| 21    | 10101      | 121           | Reserved                 |
| 22    | 10110      | 150           | Reserved                 |
| 23    | 10111      | 200           | Carkit Charger<br>Type 1 |
| 24    | 11000      | 255           | Reserved                 |
| 25    | 11001      | 301           | Reserved                 |
| 26    | 11010      | 365           | Reserved                 |
| 27    | 11011      | 442           | Carkit Charger<br>Type 2 |
| 28    | 11100      | 523           | Reserved                 |
|       |            |               |                          |

## Table 21. ID Resistance Assignment (Unit: $k\Omega$ )

| ltem# | ADC Result | ADC Result ID Resistance |                 |
|-------|------------|--------------------------|-----------------|
| 29    | 11101      | 619                      | R/C Accessory 1 |
| 30    | 11110      | 1000                     | R/C Accessory 2 |
| 31    | 11111      | -                        | ID float        |

The remote control architecture is illustrated in <u>Figure 26</u>. The recommended resistors for the remote control resistor network are given in <u>Table 22</u>.

#### Table 22. Remote Control Resistor Values (Unit: kΩ)

| Resistor | Standard Value | ID Resistance |
|----------|----------------|---------------|
| R1       | 2.0            | 2.0           |
| R2       | 0.604          | 2.604         |
| R3       | 0.604          | 3.208         |
| R4       | 0.806          | 4.014         |
| R5       | 0.806          | 4.82          |
| R6       | 1.21           | 6.03          |
| R7       | 2.0            | 8.03          |
| R8       | 2.0            | 10.03         |
| R9       | 2.0            | 12.03         |
| R10      | 2.43           | 14.46         |
| R11      | 2.8            | 17.26         |
| R12      | 3.24           | 20.5          |
| R13      | 3.57           | 24.07         |
| R14      | 590/976        | 614/1000      |



# DECOUPLING CAPACITOR

Decoupling capacitors are required at all power supply input and output pins. For the VDD pin, a X5R capacitor of 1.0  $\mu$ F is recommended. For VBUS pin, because it also acts as the microphone input, the decoupling capacitance at VBUS pin must be carefully considered. Assuming the voice band is 3.4 kHz and the pull-up resistance for the microphone is 2k $\Omega$ , the decoupling capacitance at the VBUS pin should



be less than 22 nF. A 4.7 nF X5R capacitor is recommended for the typical application. The OUT pin requires a 1.0  $\mu F$ 

decoupling capacitor; a 0.01  $\mu\text{F}$  capacitance is enough for the VDDIO pin.

#### **TYPICAL APPLICATIONS**

#### INTERFACE CIRCUIT IN A CELL PHONE

When the 34825 is used in a cell phone. The typical circuit is shown in the Figure 27. The I<sup>2</sup>C bus need two pull-up resistors. Typically they are 4.7 k $\Omega$ . When the audio outputs

of the cell phone baseband or application processor are direct drive signals, the audio signals can be connected to the corresponding pins of 34825 directly. Otherwise these signals need DC-blocking capacitors to remove the DC level.



Figure 27. Interface Circuit in a Cell Phone System

## PACKAGE DIMENSIONS

For the most current package revision, visit <u>www.freescale.com</u> and perform a keyword search using the "98A" listed below.



| VIEW N | 1 – M |
|--------|-------|
|--------|-------|

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. |              | LOUTLINE    | PRINT VERSION NO | T TO SCALE |
|---------------------------------------------------------|--------------|-------------|------------------|------------|
| TITLE: THERMALLY ENHANCED                               |              | DOCUMENT NO | ): 98ASA00037D   | REV: O     |
| QUAD FLAT NO LEAD PACKA                                 | CASE NUMBER  | 2064-01     | 16 DEC 2008      |            |
| 20 TERMINAL, 0.4 PITCH (3 )                             | STANDARD: NO | DN JEDEC    |                  |            |

EP SUFFIX 20 LD. QFN 98ASA00037D REVISION O



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | ANICAL OUTLINE | PRINT VERSION NOT TO SCALE |  |  |
|---------------------------------------------------------|----------------|----------------------------|--|--|
| TITLE: THERMALLY ENHANCED                               | DOCUMENT NO    | DOCUMENT NO: 98ASA00037D   |  |  |
| QUAD FLAT NO LEAD PACKAGE (QF                           |                | CASE NUMBER: 2064-01       |  |  |
| 20 TERMINAL, 0.4 PITCH (3 X 3 X                         | STANDARD: N    | STANDARD: NON JEDEC        |  |  |

EP SUFFIX 20 LD. QFN 98ASA00037D REVISION O

#### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994.
- 3. THIS IS NON JEDEC REGISTERED PACKAGE.
- 4. COPLANARITY APPLIES TO LEADS AND ALL OTHER BOTTOM SURFACE METALLIZATION.
- 5. MIN. METAL GAP SHOULD BE 0.2MM.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.                                              |  | LOUTLINE             | PRINT VERSION NOT TO SCALE |             |
|------------------------------------------------------------------------------------------------------|--|----------------------|----------------------------|-------------|
| TITLE: THERMALLY ENHANCED<br>QUAD FLAT NO LEAD PACKAGE (QFN)<br>20 TERMINAL, 0.4 PITCH (3 X 3 X 0.6) |  | DOCUMENT NO          | ): 98ASA00037D             | REV: O      |
|                                                                                                      |  | CASE NUMBER: 2064-01 |                            | 16 DEC 2008 |
|                                                                                                      |  | STANDARD: NON JEDEC  |                            |             |

EP SUFFIX 20 LD. QFN 98ASA00037D REVISION O

# **REVISION HISTORY**

| REVISION | DATE   | DESCRIPTION OF CHANGES |
|----------|--------|------------------------|
| 2.0      | 3/2010 | Initial Release        |

#### How to Reach Us:

#### Home Page:

www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale <sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2010. All rights reserved.

MC34825 Rev 2.0 3/2010