

April 1988 Revised September 2000

# 74F273 Octal D-Type Flip-Flop

#### **General Description**

The 74F273 has eight edge-triggered D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) and Master Reset  $(\overline{\text{MR}})$  inputs load and reset (clear) all flip-flops simultaneously.

The register is fully edge-triggered. The state of each D input, one setup time before the LOW-to-HIGH clock transition, is transferred to the corresponding flip-flop's Q output.

All outputs will be forced LOW independently of Clock or Data inputs by a LOW voltage level on the  $\overline{MR}$  input. The device is useful for applications where the true output only is required and the Clock and Master Reset are common to all storage elements.

#### **Features**

- Ideal buffer for MOS microprocessor or memory
- Eight edge-triggered D-type flip-flops
- Buffered common clock
- Buffered, asynchronous Master Reset
- See 74F377 for clock enable version
- See 74F373 for transparent latch version
- See 74F374 for 3-STATE version

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                       |
|--------------|----------------|---------------------------------------------------------------------------|
| 74F273SC     | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |
| 74F273SJ     | M20D           | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide             |
| 74F273PC     | N20A           | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide     |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

D<sub>3</sub> D<sub>4</sub> D<sub>5</sub> D<sub>6</sub> D<sub>7</sub>

#### **Logic Symbols**



#### **Connection Diagram**



© 2000 Fairchild Semiconductor Corporation

DS009511

www.fairchildsemi.com

# Unit Loading/Fan Out

| Pin Names                      | Description                            | U.L.     | Input I <sub>IH</sub> /I <sub>IL</sub>  |  |
|--------------------------------|----------------------------------------|----------|-----------------------------------------|--|
|                                | Description                            | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> |  |
| D <sub>0</sub> -D <sub>7</sub> | Data Inputs                            | 1.0/1.0  | 20 μA/-0.6 mA                           |  |
| MR                             | Master Reset (Active LOW)              | 1.0/1.0  | 20 μA/-0.6 mA                           |  |
| СР                             | Clock Pulse Input (Active Rising Edge) | 1.0/1.0  | 20 μA/-0.6 mA                           |  |
| Q <sub>0</sub> -Q <sub>7</sub> | Data Outputs                           | 50/33.3  | -1 mA/20 mA                             |  |

#### **Mode Select-Function Table**

|                |    | Inputs |                |                |  |  |  |  |
|----------------|----|--------|----------------|----------------|--|--|--|--|
| Operating Mode | MR | СР     | D <sub>n</sub> | Q <sub>n</sub> |  |  |  |  |
| Reset (Clear)  | L  | Х      | Х              | L              |  |  |  |  |
| Load "1"       | Н  | ~      | h              | Н              |  |  |  |  |
| Load "0"       | Н  | ~      | I              | L              |  |  |  |  |

- H = HIGH Voltage Level steady state
  h = HIGH Voltage Level one setup time prior to the LOW-to-HIGH clock transition
  L = LOW Voltage Level steady state
- I = LOW Voltage Level one setup time prior to the LOW-to-HIGH clock transition
- X = Immaterial

  = LOW-to-HIGH clock transition

#### **Logic Diagram**



#### **Absolute Maximum Ratings**(Note 1)

-65°C to +150°C

Storage Temperature Ambient Temperature under Bias -55°C to +125°C

Junction Temperature under Bias  $-55^{\circ}C$  to  $+150^{\circ}C$ V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0V

Input Voltage (Note 2) -0.5V to +7.0VInput Current (Note 2) -30 mA to +5.0 mA

Voltage Applied to Output in HIGH State (with  $V_{CC} = 0V$ )

Standard Output -0.5V to  $V_{CC}$ 3-STATE Output -0.5V to +5.5V

Current Applied to Output

in LOW State (Max) twice the rated I<sub>OL</sub> (mA) ESD Last Passing Voltage (min) 4000V

#### **Recommended Operating Conditions**

0°C to +70°C Free Air Ambient Temperature Supply Voltage +4.5V to +5.5V

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                    |                     | Min  | Тур | Max  | Units | v <sub>cc</sub> | Conditions                         |  |
|------------------|------------------------------|---------------------|------|-----|------|-------|-----------------|------------------------------------|--|
| V <sub>IH</sub>  | Input HIGH Voltage           |                     | 2.0  |     |      | V     |                 | Recognized as a HIGH Signal        |  |
| V <sub>IL</sub>  | Input LOW Voltage            |                     |      |     | 0.8  | V     |                 | Recognized as a LOW Signal         |  |
| V <sub>CD</sub>  | Input Clamp Diode Voltage    |                     |      |     | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA           |  |
| V <sub>OH</sub>  | Output HIGH                  | 10% V <sub>CC</sub> | 2.5  |     |      | V     | Min             | I <sub>OH</sub> = -1 mA            |  |
|                  | Voltage                      | $5\% V_{CC}$        | 2.7  |     |      | V     | IVIIII          | IOH — — I IIIA                     |  |
| V <sub>OL</sub>  | Output LOW                   | 10% V <sub>CC</sub> |      |     | 0.5  | V     | Min             | 1 - 20 mA                          |  |
|                  | Voltage                      | $5\% V_{CC}$        |      |     | 0.5  | V     | IVIIII          | I <sub>OL</sub> = 20 mA            |  |
| I <sub>IH</sub>  | Input HIGH                   |                     |      |     | 5.0  |       | Max             | V <sub>IN</sub> = 2.7V             |  |
|                  | Current                      |                     |      |     | 3.0  | μΑ    | IVIAX           |                                    |  |
| I <sub>BVI</sub> | Input HIGH Current           |                     |      |     | 7.0  | μΑ    | Max             | V <sub>IN</sub> = 7.0V             |  |
|                  | Breakdown Test               |                     |      |     | 7.0  | μΛ    |                 | VIN = 7.0V                         |  |
| I <sub>CEX</sub> | Output HIGH                  |                     |      |     | 50   | μА    | Max             | V <sub>OUT</sub> = V <sub>CC</sub> |  |
|                  | Leakage Current              |                     |      |     |      |       |                 |                                    |  |
| V <sub>ID</sub>  | Input Leakage                |                     | 4.75 |     |      | ٧     | 0.0             | $I_{ID} = 1.9 \mu A$               |  |
|                  | Test                         |                     | 4.73 |     |      |       |                 | All other pins grounded            |  |
| I <sub>OD</sub>  | Output Leakage               |                     |      |     | 3.75 | μА    | 0.0             | V <sub>IOD</sub> = 150 mV          |  |
|                  | Circuit Current              |                     |      |     |      |       |                 | All other pins grounded            |  |
| I <sub>IL</sub>  | Input LOW Current            |                     |      |     | -0.6 | mA    | Max             | V <sub>IN</sub> = 0.5V             |  |
| Ios              | Output Short-Circuit Current |                     | -60  |     | -150 | mA    | Max             | V <sub>OUT</sub> = 0V              |  |
| I <sub>CCH</sub> | Power Supply Current         |                     |      |     | 44   | mA    | Max             | CP = _                             |  |
| I <sub>CCL</sub> |                              |                     |      |     | 56   | IIIA  | IVIAX           | $D_n = \overline{MR} = HIGH$       |  |

## **AC Electrical Characteristics**

| Symbol           | Parameter                      | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ |     |      | $T_{A} = -55^{\circ}C \text{ to } +125^{\circ}C$ $V_{CC} = 5.0V$ $C_{L} = 50 \text{ pF}$ |      | $T_A = 0$ °C to +70°C<br>$V_{CC} = 5.0V$<br>$C_L = 50$ pF |      | Units |
|------------------|--------------------------------|-------------------------------------------------------------|-----|------|------------------------------------------------------------------------------------------|------|-----------------------------------------------------------|------|-------|
|                  |                                | Min                                                         | Тур | Max  | Min                                                                                      | Max  | Min                                                       | Max  |       |
| f <sub>MAX</sub> | Maximum Clock Frequency        | 160                                                         |     |      | 95                                                                                       |      | 130                                                       |      | MHz   |
| t <sub>PLH</sub> | Propagation Delay              | 3.0                                                         |     | 7.0  | 2.5                                                                                      | 9.5  | 2.5                                                       | 7.5  | 20    |
| t <sub>PHL</sub> | Clock to Output                | 4.0                                                         |     | 9.00 | 3.0                                                                                      | 11.0 | 3.5                                                       | 9.0  | ns    |
| t <sub>PLH</sub> | Propagation Delay MR to Output | 4.5                                                         |     | 9.5  | 3.0                                                                                      | 11.0 | 4.0                                                       | 10.0 | ns    |

## **AC Operating Requirements**

|                    |                         | $T_A = +25^{\circ}C$ |     | T <sub>A</sub> = -55°C to +125°C |     | $T_A = 0$ °C to +70°C |     |       |  |
|--------------------|-------------------------|----------------------|-----|----------------------------------|-----|-----------------------|-----|-------|--|
| Symbol Parameter   |                         | $V_{CC} = +5.0V$     |     | $V_{CC} = 5.0V$                  |     | $\rm V_{CC}=5.0V$     |     | Units |  |
|                    |                         | Min                  | Max | Min                              | Max | Min                   | Max |       |  |
| t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 3.0                  |     | 3.5                              |     | 3.0                   |     |       |  |
| t <sub>S</sub> (L) | Data to CP              | 3.5                  |     | 4.0                              |     | 3.5                   |     | ns    |  |
| t <sub>H</sub> (H) | Hold Time, HIGH or LOW  | 0.5                  |     | 1.0                              |     | 0.5                   |     | 115   |  |
| t <sub>H</sub> (L) | Data to CP              | 1.0                  |     | 1.0                              |     | 1.0                   |     |       |  |
| t <sub>W</sub> (L) | MR Pulse Width, LOW     | 6.0                  |     | 4.0                              |     | 6.0                   |     | ns    |  |
| t <sub>W</sub> (H) | CP Pulse Width          | 6.0                  |     | 5.0                              |     | 6.0                   |     | 20    |  |
| t <sub>W</sub> (L) | HIGH or LOW             | 6.0                  |     | 5.0                              |     | 6.0                   |     | ns    |  |
| t <sub>REC</sub>   | Recovery Time, MR to CP | 3.0                  |     | 4.5                              |     | 3.5                   | •   | ns    |  |



5





20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N20A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

www.fairchildsemi.com