|                                | REVISIONS      |        |     |                   |                  |                |           |     |    |                                                             |              |              |                |               |                |                |                |                |      |     |
|--------------------------------|----------------|--------|-----|-------------------|------------------|----------------|-----------|-----|----|-------------------------------------------------------------|--------------|--------------|----------------|---------------|----------------|----------------|----------------|----------------|------|-----|
| LTR                            | DESCRIPTION    |        |     |                   |                  |                |           |     | D  | ATE (Y                                                      | 'R-MO-I      | DA)          |                | APPR          | OVED           | )              |                |                |      |     |
| LIR                            |                |        |     |                   |                  | PESCH          |           | N   |    |                                                             |              |              |                | ATE (Y        | <u>'R-MO-I</u> | DA)            |                | АРРК           | OVEL |     |
| REV                            |                |        |     |                   |                  |                |           |     |    |                                                             |              |              |                |               |                |                |                |                |      |     |
| SHEET                          |                |        |     |                   |                  |                |           |     |    |                                                             |              |              |                |               |                |                |                |                |      |     |
| REV                            |                |        |     |                   |                  |                |           |     |    |                                                             |              |              |                |               |                |                |                |                |      |     |
| SHEET                          | 15             | 16     | 17  | 18                | 19               | 20             | 21        | 22  | 23 | 24                                                          |              |              |                |               |                |                |                |                |      |     |
| REV STATUS                     | 6              |        |     | RE\               | /                |                |           |     |    |                                                             |              |              |                |               |                |                |                |                |      |     |
| OF SHEETS                      |                |        |     | SHE               | ET               |                | 1         | 2   | 3  | 4                                                           | 5            | 6            | 7              | 8             | 9              | 10             | 11             | 12             | 13   | 14  |
| PMIC N/A                       |                |        |     | PARED<br>ry L. Gi |                  |                | -         |     |    | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |              |              |                |               |                |                |                |                |      |     |
| STAN<br>MICRO                  | CIR            | CUI    | т   |                   | CKED<br>f Bowlii |                |           |     |    |                                                             |              |              |                |               |                |                |                |                |      |     |
| DRA<br>THIS DRAWIN<br>FOR US   | IG IS A        | VAILAI | BLE |                   | ROVEE<br>ymond   | ) BY<br>Monnii | า         |     |    | MIC<br>SYN                                                  | roci<br>IChr | RCUI<br>ONOI | T, ME<br>JS FI | EMOF<br>FO, N | RY, CI<br>10NC | MOS,<br>DLITHI | 32K x<br>C SIL | ( 9 PA<br>ICON | RALL | .EL |
| DEPAF<br>AND AGEN<br>DEPARTMEN | ICIES (        | OF THE |     | DRA               | WING             |                | )<br>9-11 | ATE |    |                                                             |              |              |                |               | 1              |                |                |                |      |     |
| AMSC                           |                |        |     | REVI              | ISION I          | LEVEL          |           |     |    | SIZE                                                        | 4            |              | E COD<br>67268 |               |                | 59             | 62-            | 976            | 31   |     |
| AIVIOU                         | IN/ <i>I</i> ™ |        |     |                   |                  |                |           |     |    | SHE                                                         | ET           | 1            |                | OF            | 2              | 4              |                |                |      |     |

# DSCC FORM 2233

APR 97

DISTRIBUTION STATEMENT A. Approved for public release; distribution is unlimited.

5962-E254-98

#### 1. SCOPE 1.1 Scope. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. 1.2 PIN. The PIN shall be as shown in the following example: 97631 5962 01 Ω Х Federal RHA Device Device Case Lead outline stock class designator type class finish designator (see 1.2.1) (see 1.2.2) designator (see 1.2.4) (see 1.2.5) (see 1.2.3) Drawing number 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. 1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: Device type Generic number 1/ Circuit function Access time 01 32K x 9 CMOS parallel synchronous FIFO 15 ns 1.2.3 Device class designator. The device class designator shall be a single letter identifying the product assurance level as follows: Device class Device requirements documentation M Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 Case outline(s). The case outline(s) shall be as designated in MIL-STD-1835 and as follows: Outline letter Descriptive designator Terminals Package style Х CQCC1-N32 32 Rectangular leadless chip carrier 1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. 1/ Generic numbers are listed on the Standard Microcircuit Drawing Source Approval Bulletin at the end of this document and will also be listed in MIL-HDBK-103 and QML-38535 (see 6.6.2 herein). SIZE 5962-97631 **STANDARD** Α **MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS REVISION LEVEL** SHEET

2

DSCC FORM 2234 APR 97

COLUMBUS, OHIO 43216-5000

| 1.3 Absolute maximum ratings. 2/                                                                                                                                                                                                                                                    |                                                         |                            |                       |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------|-----------------------|--|--|--|
| Terminal voltage with respect to ground<br>DC output current<br>Storage temperature range<br>Maximum power dissipation ( $P_D$ )<br>Lead temperature (soldering, 10 seconds)<br>Thermal resistance, junction-to-case ( $\theta_{JC}$ ):<br>Case X<br>Junction temperature ( $T_J$ ) | 20 mA<br>65°C to +15<br>1.25 W<br>+260°C<br>See MIL-STI | 50° C                      |                       |  |  |  |
| 1.4 <u>Recommended operating conditions</u> .                                                                                                                                                                                                                                       |                                                         |                            |                       |  |  |  |
| $\begin{array}{l} Supply \mbox{ voltage } (V_{CC}) & & \\ Supply \mbox{ voltage } (GND) & & \\ Input \mbox{ high voltage } (V_{IH}) & & \\ Input \mbox{ low voltage } (V_{IL}) & & \\ Case \mbox{ operating temperature range } (T_C) & & \\ \end{array}$                           | 0 V<br>2.2 V dc mini<br>0.8 V dc max                    | mum<br>imum                |                       |  |  |  |
| 1.5 Digital logic testing for device classes Q and V.                                                                                                                                                                                                                               |                                                         |                            |                       |  |  |  |
| Fault coverage measurement of manufacturing logic tests (MIL-STD-883, test method 5012)                                                                                                                                                                                             | 100 percent                                             |                            |                       |  |  |  |
| 2. APPLICABLE DOCUMENTS                                                                                                                                                                                                                                                             |                                                         |                            |                       |  |  |  |
| 2.1 <u>Government specification, standards, and handbooks</u> . T part of this drawing to the extent specified herein. Unless other the issue of the Department of Defense Index of Specifications solicitation.                                                                    | wise specified, the                                     | e issues of these document | s are those listed in |  |  |  |
| SPECIFICATION                                                                                                                                                                                                                                                                       |                                                         |                            |                       |  |  |  |
| DEPARTMENT OF DEFENSE                                                                                                                                                                                                                                                               |                                                         |                            |                       |  |  |  |
| MIL-PRF-38535 - Integrated Circuits, Manufacturing, G                                                                                                                                                                                                                               | eneral Specification                                    | on for.                    |                       |  |  |  |
| STANDARDS                                                                                                                                                                                                                                                                           |                                                         |                            |                       |  |  |  |
| DEPARTMENT OF DEFENSE                                                                                                                                                                                                                                                               |                                                         |                            |                       |  |  |  |
| MIL-STD-883 - Test Method Standard Microcircuits.<br>MIL-STD-973 - Configuration Management.<br>MIL-STD-1835 - Interface Standard for Microcircuit Case Outlines.                                                                                                                   |                                                         |                            |                       |  |  |  |
| HANDBOOKS                                                                                                                                                                                                                                                                           |                                                         |                            |                       |  |  |  |
| DEPARTMENT OF DEFENSE                                                                                                                                                                                                                                                               |                                                         |                            |                       |  |  |  |
| MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's).<br>MIL-HDBK-780 - Standard Microcircuit Drawings.                                                                                                                                                                    |                                                         |                            |                       |  |  |  |
| (Unless otherwise indicated, copies of the specification, stand<br>Document Order Desk, 700 Robbins Avenue, Building 4D, Phila                                                                                                                                                      |                                                         |                            | Standardization       |  |  |  |
| 2/ Stresses above the absolute maximum rating may cause provide maximum levels may degrade performance and affect relia                                                                                                                                                             |                                                         | to the device. Extended c  | peration at the       |  |  |  |
|                                                                                                                                                                                                                                                                                     | SIZE                                                    |                            | 5062 07624            |  |  |  |
| STANDARD<br>MICROCIRCUIT DRAWING                                                                                                                                                                                                                                                    | A                                                       |                            | 5962-97631            |  |  |  |
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000                                                                                                                                                                                                                         |                                                         | REVISION LEVEL             | SHEET<br>3            |  |  |  |

2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DoD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation.

## AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM)

ASTM Standard F1192-88 - Standard Guide for the Measurement of Single Event Phenomena from Heavy Ion Irradiation of Semiconductor Devices.

(Applications for copies of ASTM publications should be addressed to the American Society for Testing and Materials, 1916 Race Street, Philadelphia, PA 19103.)

ELECTRONICS INDUSTRIES ASSOCIATION (EIA)

JEDEC Standard No. 17 - A Standardized Test Procedure for the Characterization of Latch-up in CMOS Integrated Circuits.

(Applications for copies should be addressed to the Electronics Industries Association, 2500 Wilson Blvd., Arlington, VA 22201).

(Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.)

2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

## 3. REQUIREMENTS

3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.

3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.

3.2.1 <u>Case outline(s)</u>. The case outline(s) shall be in accordance with 1.2.4 herein.

3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.

3.2.3 <u>Truth table(s)</u>. The truth table(s) shall be as specified on figure 2.

3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range.

3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I.

3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.

3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                | 5962-97631 |
|-------------------------------------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL | SHEET<br>4 |

3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.

3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.

3.8 <u>Notification of change for device class M</u>. For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973.

3.9 <u>Verification and review for device class M</u>. For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 105 (see MIL-PRF-38535, appendix A).

### 4. QUALITY ASSURANCE PROVISIONS

4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.

4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.

#### 4.2.1 Additional criteria for device class M.

- a. Delete the sequence specified as initial (preburn-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein.
- b. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device class M, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
  - (1) Dynamic burn-in (method 1015 of MIL-STD-883, test condition D; for circuit, see 4.2.1b herein).
- c. Interim and final electrical parameters shall be as specified in table IIA herein.
- 4.2.2 Additional criteria for device classes Q and V.
  - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
  - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
  - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-PRF-38535.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                | 5962-97631 |
|-------------------------------------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL | SHEET<br>5 |

| $\begin{array}{ c c c c c c } \hline & 4.5 \ V \le V_{CC} \le 5.5 \ V \\ unless otherwise specified \\ \hline \\ \hline \\ Input leakage current \\ \hline \\ I_{LO} \\ \hline \\ \hline \\ OUtput leakage current \\ \hline \\ I_{LO} \\ \hline \\ \hline \\ OE \ge V_{IH}, 0.4 \le V_{OUT} \le V_{CC} \\ \hline \\ \hline \\ Output high voltage \\ \hline \\ V_{OH} \\ \hline \\ I_{OH} = -2 \ mA, \ V_{CC} = min. \\ \hline \\ \hline \\ Output low voltage \\ \hline \\ V_{OL} \\ \hline \\ I_{OH} = -2 \ mA, \ V_{CC} = min. \\ \hline \\ Output low voltage \\ \hline \\ V_{OL} \\ \hline \\ I_{OH} = -2 \ mA, \ V_{CC} = min. \\ \hline \\ Output low voltage \\ \hline \\ V_{OL} \\ \hline \\ I_{OL} = 8 \ mA, \ V_{CC} = min. \\ \hline \\ Output low voltage \\ \hline \\ V_{OL} \\ \hline \\ I_{CC1} \\ \hline \\ f = 20 \ MHz, \ outputs \ open \\ \hline \\ \hline \\ Standby power supply current \\ \hline \\ I_{CC2} \\ \hline \\ I_{/} \\ \hline \\ Input \ capacitance \\ \hline \\ Output \ capacitance \\ \hline \\ Output \ capacitance \\ \hline \\ C_{IN} \\ \hline \\ \hline \\ V_{IN} = 0 \ V, \ f = 1.0 \ MHz, \\ \hline \\ \\ T_A = +25^{\circ} \ C, \ see \ 4.4.1e \\ \hline \\ \hline \\ Output \ capacitance \\ \hline \\ \hline \\ Output \ capacitance \\ \hline \\ \hline \\ Functional tests \\ \hline \\ \hline \\ Data \ access time \\ \hline \\ \\ T_A \\ \hline \\ \\ Clock \ cycle \ frequency \\ \hline \\ fs \\ \hline \\ \\ C_{LK} \\ \hline \\ \\ input /output \ timing \ reference \\ \hline \\ \\ evel s = 1.5 \ V, \\ \hline \\ \end{array}$ | Group A<br>subgroups<br>1,2,3<br>1,2,3<br>1,2,3<br>1,2,3<br>1,2,3<br>1,2,3<br>1,2,3<br>4<br>4<br>7,8A,8B<br>9,10,11<br>9,10,11 | type<br>All<br>All<br>All<br>All<br>All<br>All<br>All<br>All<br>All<br>Al | Min<br>-10<br>-10<br>2.4 | Max<br>+10<br>+10<br>0.4<br>40<br>15<br>5<br>7<br>7<br>66.7 | μΑ<br>μΑ<br>V<br>V<br>mA<br>mA<br>pF<br>pF |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------|-------------------------------------------------------------|--------------------------------------------|
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1,2,3<br>1,2,3<br>1,2,3<br>1,2,3<br>1,2,3<br>4<br>4<br>7,8A,8B<br>9,10,11<br>9,10,11                                           | AII<br>AII<br>AII<br>AII<br>AII<br>AII<br>AII<br>AII<br>AII               | -10                      | +10<br>0.4<br>40<br>15<br>5<br>7                            | μA<br>V<br>V<br>mA<br>mA<br>pF<br>pF       |
| Output high voltage $V_{OH}$ $I_{OH} = -2 \text{ mA}, V_{CC} = \text{min.}$ Output low voltage $V_{OL}$ $I_{OL} = 8 \text{ mA}, V_{CC} = \text{min.}$ Active power supply current $I_{CC1}$ $f = 20 \text{ MHz}$ , outputs openStandby power supply current $I_{CC2}$ $1/$ Input capacitance $C_{IN}$ $V_{IN} = 0 \text{ V}, f = 1.0 \text{ MHz}, T_A = +25^{\circ}\text{ C}, see 4.4.1e$ Output capacitance $C_{OUT}$ $V_{OUT} = 0 \text{ V}, f = 1.0 \text{ MHz}, with output deselected} (OE = high), T_A = +25^{\circ}\text{ C}, see 4.4.1e$ Functional tests $See 4.4.1e$ $See 4.4.1e$ Clock cycle frequencyfs $C_L = 30 \text{ pF}, \text{ input pulse levels} = GND to 3.0 \text{ V}, input rise/fall times = 3 ns, input/output timing reference levels = 1.5 \text{ V}, $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1,2,3<br>1,2,3<br>1,2,3<br>1,2,3<br>4<br>4<br>7,8A,8B<br>9,10,11<br>9,10,11                                                    | AII<br>AII<br>AII<br>AII<br>AII<br>AII<br>AII<br>AII                      | -                        | 0.4<br>40<br>15<br>5<br>7                                   | V<br>V<br>mA<br>mA<br>pF<br>pF             |
| Output low voltageVOLIOL = 8 mA, VCC = min.Active power supply currentICC1 $f = 20$ MHz, outputs openStandby power supply currentICC2 $1/$ Input capacitanceCIN $VIN = 0 V, f = 1.0$ MHz,<br>$T_A = +25^{\circ}C$ , see 4.4.1eOutput capacitanceCOUT $VOUT = 0 V, f = 1.0$ MHz,<br>with output deselected<br>( $\overline{OE} = high$ ), $T_A = +25^{\circ}C$ ,<br>see 4.4.1eFunctional testsSee 4.4.1cClock cycle frequencyfsData access timetAClock cycle timetCLKTable to the total teststo 3.0 V,<br>input rise/fall times = 3 ns,<br>input/output timing reference<br>levels = 1.5 V,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1,2,3<br>1,2,3<br>1,2,3<br>4<br>4<br>7,8A,8B<br>9,10,11<br>9,10,11                                                             | AII<br>AII<br>AII<br>AII<br>AII<br>AII<br>AII                             | 2.4                      | 40<br>15<br>5<br>7                                          | V<br>mA<br>pF<br>pF                        |
| Active power supply current $I_{CC1}$ $f = 20 \text{ MHz}$ , outputs openStandby power supply current $I_{CC2}$ $1/$ Input capacitance $C_{IN}$ $V_{IN} = 0 \text{ V}, f = 1.0 \text{ MHz}, T_A = +25^{\circ}\text{C}, see 4.4.1eOutput capacitanceC_{OUT}V_{OUT} = 0 \text{ V}, f = 1.0 \text{ MHz}, with output deselected (\overline{OE} = \text{high}), T_A = +25^{\circ}\text{C}, see 4.4.1eFunctional testsSee 4.4.1eFunctional testsSee 4.4.1cClock cycle frequencyfsClock cycle frequencyfsClock cycle timetAinput rise/fall times = 3 ns, input/output timing referencelevels = 1.5 V,$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1,2,3<br>1,2,3<br>4<br>4<br>7,8A,8B<br>9,10,11<br>9,10,11                                                                      | AII<br>AII<br>AII<br>AII<br>AII<br>AII                                    |                          | 40<br>15<br>5<br>7                                          | mA<br>mA<br>pF<br>pF                       |
| Standby power supply currentICC2 $\underline{1}/$ Input capacitanceCIN $V_{IN} = 0 \text{ V}, f = 1.0 \text{ MHz}, T_A = +25^{\circ}\text{ C}, \text{ see } 4.4.1e$ Output capacitanceCOUT $V_{OUT} = 0 \text{ V}, f = 1.0 \text{ MHz}, with output deselected (OE = high), T_A = +25^{\circ}\text{ C}, see 4.4.1e$ Functional testsSee 4.4.1eClock cycle frequencyfsData access timetAClock cycle timetCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1,2,3<br>4<br>4<br>7,8A,8B<br>9,10,11<br>9,10,11                                                                               | AII<br>AII<br>AII<br>AII<br>AII                                           |                          | 15<br>5<br>7                                                | mA<br>pF<br>pF                             |
| Input capacitance $C_{IN}$ $V_{IN} = 0 \text{ V}, f = 1.0 \text{ MHz}, T_A = +25^{\circ}\text{ C}, \text{ see } 4.4.1e$ Output capacitance $C_{OUT}$ $V_{OUT} = 0 \text{ V}, f = 1.0 \text{ MHz}, with output deselected } (\overline{OE} = high), T_A = +25^{\circ}\text{ C}, \text{ see } 4.4.1e$ Functional testsSee 4.4.1eFunctional testsSee 4.4.1cClock cycle frequencyfsClock cycle frequencyfsClock cycle timetAinput rise/fall times = 3 ns, input/output timing referencelevels = 1.5 V,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4<br>4<br>7,8A,8B<br>9,10,11<br>9,10,11                                                                                        | All<br>All<br>All<br>All                                                  |                          | 5                                                           | pF<br>pF                                   |
| TATA $T_A = +25^{\circ} \text{ C}$ , see 4.4.1eOutput capacitance $C_{OUT}$ $V_{OUT} = 0 \text{ V}$ , f = 1.0 MHz,<br>with output deselected<br>( $\overline{OE} = \text{high}$ ), $T_A = +25^{\circ} \text{ C}$ ,<br>see 4.4.1eFunctional testsSee 4.4.1cClock cycle frequencyfsClock cycle frequencyfsClock cycle timetAClock cycle timetAinput rise/fall times = 3 ns,<br>input/output timing reference<br>levels = 1.5 V,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4<br>7,8A,8B<br>9,10,11<br>9,10,11                                                                                             | All<br>All<br>All                                                         |                          | 7                                                           | pF                                         |
| with output deselected<br>( $\overline{OE} = high$ ), $T_A = +25^{\circ}C$ ,<br>see 4.4.1eFunctional testsSee 4.4.1cClock cycle frequencyfsData access time $t_A$ Clock cycle time $t_{CLK}$ Clock cycle time $t_{CLK}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 7,8A,8B<br>9,10,11<br>9,10,11                                                                                                  | All                                                                       |                          |                                                             |                                            |
| Clock cycle frequencyfs $C_L = 30 \text{ pF}$ , input pulse levelsData access time $t_A$ = GND to 3.0 V,<br>input rise/fall times = 3 ns,<br>input/output timing reference<br>levels = 1.5 V,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 9,10,11<br>9,10,11                                                                                                             | All                                                                       |                          | 66.7                                                        | N 41 1-                                    |
| Data access timetAClock cycle timetCLKtrue t statetCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 9,10,11                                                                                                                        |                                                                           |                          | 66.7                                                        | N 41 I                                     |
| Data access time     tA     input rise/fall times = 3 ns, input/output timing reference       Clock cycle time     t <sub>CLK</sub> linput/output timing reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                | All                                                                       |                          |                                                             | MHz                                        |
| Clock cycle time     t     input/output timing reference       levels = 1.5 V,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.40.44                                                                                                                        |                                                                           | 2                        | 10                                                          | ns                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 9,10,11                                                                                                                        | All                                                                       | 15                       |                                                             | ns                                         |
| Clock high time tCLKH see figures 3 and 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 9,10,11                                                                                                                        | All                                                                       | 6                        |                                                             | ns                                         |
| Clock low time t <sub>CLKL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 9,10,11                                                                                                                        | All                                                                       | 6                        |                                                             | ns                                         |
| Data setup time t <sub>DS</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 9,10,11                                                                                                                        | All                                                                       | 4                        |                                                             | ns                                         |
| First read latency time t <sub>FRL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 9,10,11                                                                                                                        | All                                                                       |                          | <u>2</u> /                                                  |                                            |
| Data hold time t <sub>DH</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 9,10,11                                                                                                                        | All                                                                       | 1                        |                                                             | ns                                         |
| Enable setup time tens                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 9,10,11                                                                                                                        | All                                                                       | 4                        |                                                             | ns                                         |
| Enable hold time t <sub>ENH</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 9,10,11                                                                                                                        | All                                                                       | 1                        |                                                             | ns                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 9,10,11                                                                                                                        | All                                                                       | 15                       | 1                                                           | ns                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 9,10,11                                                                                                                        | All                                                                       | 10                       | <u> </u>                                                    | ns                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 9,10,11                                                                                                                        | All                                                                       | 10                       | 1                                                           | ns                                         |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br>A |                | 5962-97631 |
|-------------------------------------------------------------|-----------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |           | REVISION LEVEL | SHEET<br>6 |

| TABLE I.       Electrical performance characteristics       Continued.                      |                    |                                                                                   |           |        |       |     |      |  |
|---------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------|-----------|--------|-------|-----|------|--|
| Test                                                                                        | Symbol             | Conditions<br>-55°C ≤ T <sub>C</sub> ≤ +125°C                                     | Group A   | Device | Limit |     | Unit |  |
|                                                                                             |                    | 4.5 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V unless otherwise specified              | subgroups | type   | Min   | Max |      |  |
| Reset to flag and output time                                                               | <sup>t</sup> RSF   | $C_L = 30 \text{ pF}$ , input pulse levels                                        | 9,10,11   | All    |       | 15  | ns   |  |
| Output enable to output in low Z <u>4</u> /                                                 | <sup>t</sup> OLZ   | = GND to 3.0 V,<br>input rise/fall times = 3 ns,<br>input/output timing reference | 9,10,11   | All    | 0     |     | ns   |  |
| Output enable to output valid                                                               | <sup>t</sup> OE    | levels = 1.5 V,<br>see figures 3 and 4                                            | 9,10,11   | All    | 3     | 8   | ns   |  |
| Output enable to output in high Z $\frac{4}{2}$                                             | <sup>t</sup> OHZ   |                                                                                   | 9,10,11   | All    | 3     | 8   | ns   |  |
| Write clock to full flag                                                                    | <sup>t</sup> WFF   |                                                                                   | 9,10,11   | All    |       | 10  | ns   |  |
| Read clock to empty flag                                                                    | <sup>t</sup> REF   |                                                                                   | 9,10,11   | All    |       | 10  | ns   |  |
| Clock to programmable almost-<br>full flag                                                  | <sup>t</sup> PAE   |                                                                                   | 9,10,11   | All    |       | 10  | ns   |  |
| Clock to programmable almost-<br>full flag                                                  | <sup>t</sup> PAF   |                                                                                   | 9,10,11   | All    |       | 10  | ns   |  |
| Skew time between read clock<br>and write clock for empty flag<br>& full flag               | <sup>t</sup> SKEW1 |                                                                                   | 9,10,11   | All    | 6     |     | ns   |  |
| Skew time between read clock<br>and write clock for Almost-Empty<br>Flag & Almost-Full Flag | <sup>t</sup> SKEW2 |                                                                                   | 9,10,11   | All    | 15    |     | ns   |  |

<u>1/</u> <u>2</u>/

All inputs =  $V_{CC}$  - 0.2 V, except WCLK and RCLK (which are switching at f = 20 Mhz). All outputs are unloaded. When  $t_{SKEW1} \ge the minimum limit$ ,  $t_{FRL}$  (maximum) =  $t_{CLK} + t_{SKEW1}$ . When  $t_{SKEW1} < the minimum limit$ ,  $t_{FRL}$  (max) = either  $2t_{CLK} + t_{SKEW1}$  or  $t_{CLK} + t_{SKEW1}$ . The latency timing applies only at the empty boundary (EF = LOW). Pulse widths less than the minimum values specified are not allowed.

<u>3</u>/

 $\overline{4}$  / If not tested, shall be guaranteed to the limits specified in table I.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                | 5962-97631 |
|-------------------------------------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL | SHEET<br>7 |

| Device type        | All                                                                  |
|--------------------|----------------------------------------------------------------------|
| Case outline       | Х                                                                    |
| Terminal<br>number | Terminal<br>symbol                                                   |
| 1                  | D <sub>5</sub>                                                       |
| 2                  | D <sub>4</sub>                                                       |
| 3                  | D <sub>3</sub>                                                       |
| 4                  | D <sub>2</sub>                                                       |
| 5                  | D <sub>1</sub>                                                       |
| 6                  | D <sub>0</sub>                                                       |
| 7                  | PAF                                                                  |
| 8                  | PAE                                                                  |
| 9                  | GND                                                                  |
| 10                 | REN1                                                                 |
| 11                 | RCLK                                                                 |
| 12                 | REN2                                                                 |
| 13                 | ŌĒ                                                                   |
| 14                 | ĒF                                                                   |
| 15                 | FF                                                                   |
| 16                 | Q <sub>0</sub>                                                       |
| 17                 | Q <sub>1</sub>                                                       |
| 18                 | Q <sub>2</sub>                                                       |
| 19                 | Q <sub>3</sub>                                                       |
| 20                 | Q <sub>3</sub><br>Q <sub>4</sub>                                     |
| 21                 | Q <sub>5</sub>                                                       |
| 22                 | Q <sub>6</sub>                                                       |
| 23                 | Q <sub>5</sub><br>Q <sub>6</sub><br>Q <sub>7</sub><br>Q <sub>8</sub> |
| 24                 | Q <sub>8</sub>                                                       |
| 25                 | V <sub>CC</sub>                                                      |
| 26                 | WEN2/LD                                                              |
| 27                 | WCLK                                                                 |
| 28                 | WEN1                                                                 |
| 29                 | RS                                                                   |
| 30                 | D <sub>8</sub>                                                       |
| 31                 | D <sub>7</sub>                                                       |
| 32                 | D <sub>6</sub>                                                       |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                | 5962-97631 |
|-------------------------------------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL | SHEET<br>8 |

| No. of words in<br>FIFO | FF | PAF | PAE | EF |
|-------------------------|----|-----|-----|----|
| 0                       | Н  | Н   | L   | L  |
| 1 to n <u>1</u> /       | Н  | Н   | L   | Н  |
| (n+1) to (32768-(m+1))  | Н  | Н   | Н   | Н  |
| (32768-m) to 32767 2/   | Н  | L   | Н   | Н  |
| 32768                   | L  | L   | Н   | Н  |

1/n = empty offset (n = 7 default value).

 $\underline{2}$ / m = full offset (m = 7 default value).















APR 97





Downloaded from **Elcodis.com** electronic components distributor





## NOTES:

- 1.  $C_L$  = load capacitance and includes jig and probe capacitance.
- 2. The clocks (RCLK, WCLK) can be free-running during reset.
- 3. Holding WEN2/LD high during reset will make the pin act as a second write enable pin. Holding WEN2/LD low during reset will make the pin act as a load enable for the programmable flag offset registers.
- 4. After reset, the outputs will be low if  $\overline{OE}$  = low and tri-state if  $\overline{OE}$  = high.
- t<sub>SKEW1</sub> is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that FF will go high during the current clock cycle. If the time between the rising edge of RCLK and the rising edge of WCLK is less than t<sub>SKEW1</sub>, then FF may not change state until the next WCLK edge.
- t<sub>SKEW2</sub> is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that EF will go high during the current clock cycle. If the time between the rising edge of WCLK and the rising edge of RCLK is less than t<sub>SKEW2</sub>, then EF may not change state until the next RCLK edge.
- When t<sub>SKEW2</sub> ≥ the minimum limit specified in table I, t<sub>FRL</sub> (maximum) = t<sub>CLK</sub> + t<sub>SKEW2</sub>. When t<sub>SKEW2</sub> < the minimum limit, t<sub>FRL</sub> (maximum) = either 2t<sub>CLK</sub> + t<sub>SKEW2</sub> or t<sub>CLK</sub> + t<sub>SKEW2</sub>. The latency timing applies only at the empty boundary (EF = LOW).
- 8. If a write is performed on this rising edge of the write clock, there will be Full-(m-1) words in the FIFO when PAF goes low.
- 9. 32768 m words.
- t<sub>SKEW2</sub> is the minimum time between a rising RCLK edge and a rising WCLK edge for PAF to change during the current clock cycle. If the time between the rising edge of RCLK and the rising edge of WCLK is less than t<sub>SKEW2</sub>, then PAF may not change state until the next WCLK edge.
- 11.  $\overline{PAE}$  offset = n.
- 12. t<sub>SKEW2</sub> is the minimum time between a rising WCLK edge and a rising RCLK edge for PAE to change state during the clock cycle. If the time between the rising edge of WCLK and the rising edge of RCLK is less than t<sub>SKEW2</sub>, then PAE may not change state until the next RCLK rising edge.
- If a read is performed on this rising edge of the read clock, there will be Empty+n-1 words in the FIFO when PAE goes low.
- 14. The first word is available the cycle after  $\overline{EF}$  goes HIGH, always.
- 15.  $\overline{PAF}$  offset = m.

FIGURE 4. Timing waveforms - continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                | 5962-97631  |
|-------------------------------------------------------------|------------------|----------------|-------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL | SHEET<br>19 |

TABLE IIA. Electrical test requirements. 1/2/3/4/5/6/7/

|             |                                               | 1                                          |                                   | 1                                 |
|-------------|-----------------------------------------------|--------------------------------------------|-----------------------------------|-----------------------------------|
| Line<br>no. | Test<br>requirements                          | Subgroups<br>(per method<br>5005, table I) | (per MIL                          | roups<br>-I-38535,<br>e III)      |
|             |                                               | Device<br>class<br>M                       | Device<br>class<br>Q              | Device<br>class<br>V              |
| 1           | Interim electrical<br>parameters<br>(see 4.2) |                                            | 1,7,9                             | 1,7,9                             |
| 2           | Static burn-in I<br>method 1015               | Not<br>required                            | Not<br>required                   | Required                          |
| 3           | Same as line 1                                |                                            |                                   | 1*,7* Δ                           |
| 4           | Dynamic burn-in<br>(method 1015)              | Required                                   | Required                          | Required                          |
| 5           | Same as line 1                                |                                            |                                   | 1*,7* Δ                           |
| 6           | Final electrical<br>parameters                | 1*,2,3,7*,<br>8A,8B,9,10,<br>11            | 1*,2,3,7*,<br>8A,8B,9,10,<br>11   | 1*,2,3,7*,<br>8A,8B,9,10,<br>11   |
| 7           | Group A test<br>requirements                  | 1,2,3,4**,7,8A<br>,8B,9,10,<br>11          | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 |
| 8           | Group C end-point<br>electrical<br>parameters | 2,3,7,<br>8A,8B                            | 1,2,3,7,<br>8A,8B                 | 1,2,3,7,<br>8A,8B,9,10,<br>11 ∆   |
| 9           | Group D end-point<br>electrical<br>parameters | 2,3,<br>8A,8B                              | 2,3,<br>8A,8B                     | 2,3,<br>8A,8B                     |
| 10          | Group E end-point<br>electrical<br>parameters | 1,7,9                                      | 1,7,9                             | 1,7,9                             |

1/ Blank spaces indicate tests are not applicable.
2/ Any or all subgroups may be combined when using high-speed testers.
3/ Subgroups 7 and 8 functional tests shall verify the truth table.
4/ \* indicates PDA applies to subgroup 1 and 7.
5/ \*\* see 4.4.1e.

 $\frac{1}{6}$   $\Delta$  indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1). <u>7/</u> See 4.4.1d.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br>A |                | 5962-97631  |
|-------------------------------------------------------------|-----------|----------------|-------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |           | REVISION LEVEL | SHEET<br>20 |

#### TABLE IIB. Delta limits at +25°C.

| Test <u>1</u> / | All device types                   |
|-----------------|------------------------------------|
| I <sub>LI</sub> | +10% of specified value in table I |
| I <sub>LO</sub> | +10% of specified value in table I |

1/ The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta.

4.3 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

### 4.4.1 Group A inspection.

- a. Tests shall be as specified in table IIA herein.
- b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted.
- c. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein).
- d. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device class M, procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. For device classes Q and V, the procedures and circuits shall be under the control of the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JEDEC Standard number 17 may be used for reference.
- e. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is 15 devices with no failures, and all input and output terminals tested.
- 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005.
  - b.  $T_A = +125^{\circ}C$ , minimum.
  - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                | 5962-97631         |
|-------------------------------------------------------------|------------------|----------------|--------------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL | SHEET<br><b>21</b> |

4.4.2.2 <u>Additional criteria for device classes Q and V</u>. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.

4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.

4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes M, Q and V shall be as specified in MIL-PRF-38535. End-point electrical parameters shall be as specified in table IIA herein.

- a. End-point electrical parameters shall be as specified in table IIA herein.
- b. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A, for the RHA level being tested. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein.
- c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied.

4.5 <u>Delta measurements for device class V</u>. Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after burn-in perform final electrical parameter tests, subgroups 1, 7, and 9.

5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

6. NOTES

(This section contains information of a general or explanatory nature that may be helpful, but is not mandatory.)

6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.

6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.

6.1.2 Substitutability. Device class Q devices will replace device class M devices.

6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal.

6.3 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525.

6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0674.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                | 5962-97631         |
|-------------------------------------------------------------|------------------|----------------|--------------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL | SHEET<br><b>22</b> |

| Symbol                   | Name                      | I/O | Description                                                                                                                                                                                                                                                                                                                                 |
|--------------------------|---------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0-D8                    | Data Inputs               | I   | Data inputs for an 9-bit bus.                                                                                                                                                                                                                                                                                                               |
| Q0-Q8                    | Data Outputs              | 0   | Data ouputs for an 9 -bit bus.                                                                                                                                                                                                                                                                                                              |
| WENT                     | Write Enable 1            | I   | The only write enable when device is configured to have<br>programmable flags. Data is written on a low-to-high transition of<br>WCLK when WEN1 is asserted and FF is high. If the FIFO is<br>configured to have two write enables, data is written on a low to high<br>transition of WCLK when WEN1 is low and WEN2/LD and FF are<br>high. |
| WEN2/TD<br>Dual mode pin | Write Enable 2            | I   | If high at reset, this pin operates as a seconrd write enable. If low at reset, this pin operates as a control to write or read the programmable flag offsets.WEN1 must be low and WEN2 must be high to write data                                                                                                                          |
|                          | Load                      |     | into the FIFO. Data will not be written into the FIFO if the $\overline{FF}$ is low. If the FIFO is configured to have programmable flags, WEN2/LD is held low to write or read the programmable flag offsets.                                                                                                                              |
| REN1, REN2               | Read enable inputs        | I   | Enable the device for read operation. Both REN1 and REN2 must be asserted to allow a read operation.                                                                                                                                                                                                                                        |
| WCLK                     | Write Clock               | I   | The rising edge clocks data into the FIFO when $\overline{WEN1}$ is low and $WEN2/\overline{LD}$ is high and the FIFO is not full. When $\overline{LD}$ is asserted, WCLK writes data into the programmable flag-offset register.                                                                                                           |
| RCLK                     | Read Clock                | Ι   | The rising edge clocks data out of the FIFO when REN1 and REN2 are low and the FIFO is not empty. When WEN2/LD is low, RCLK reads data out of the programmable flag-offset register.                                                                                                                                                        |
| ĒF                       | Empty Flag                | 0   | When EF is low, the FIFO is empty. EF is synchronized to RCLK.                                                                                                                                                                                                                                                                              |
| FF                       | Full Flag                 | 0   | When FF is low, the FIFO is full. FF is synchronized to WCLK.                                                                                                                                                                                                                                                                               |
| PAE                      | Programmable almost empty | 0   | When PAE is low, the FIFO is almost empty based on the almost empty offset value programmed into the FIFO. PAE is synchronized to RCLK.                                                                                                                                                                                                     |
| PAF                      | Programmable almost full  | 0   | When PAF is low, the FIFO is almost full based on the almost full offset value programmed into the FIFO. PAF is synchronized to WCLK.                                                                                                                                                                                                       |
| RS                       | Reset                     | I   | Resets device to empty condition. A reset is required before an initial read or write operation after power-up.                                                                                                                                                                                                                             |
| ŌE                       | Output Enable             | I   | When $\overline{OE}$ is low, the data outputs drive the bus to which they are connected. If $\overline{OE}$ is high, the output data bus will be in a high impedance state.                                                                                                                                                                 |

6.5.1 <u>Timing limits</u>. The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                | 5962-97631  |
|-------------------------------------------------------------|------------------|----------------|-------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL | SHEET<br>23 |

## 6.5.2 Waveforms.

| Waveform<br>symbol | Input                                 | Output                        |
|--------------------|---------------------------------------|-------------------------------|
|                    | MUST BE<br>VALID                      | WILL BE<br>VALID              |
|                    | CHANGE FROM<br>H TO L                 | WILL CHANGE<br>FROM<br>H TO L |
|                    | CHANGE FROM<br>L TO H                 | WILL CHANGE<br>FROM<br>L TO H |
|                    | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGING<br>STATE<br>UNKNOWN  |
|                    |                                       | HIGH<br>IMPEDANCE             |

## 6.6 Sources of supply.

6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing.

6.6.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br>A |                | 5962-97631         |
|-------------------------------------------------------------|-----------|----------------|--------------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |           | REVISION LEVEL | SHEET<br><b>24</b> |

#### STANDARD MICROCIRCUIT DRAWING SOURCE APPROVAL BULLETIN

#### DATE: 98-09-11

Approved sources of supply for SMD 5962-97631 are listed below for immediate acquisition only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535.

| Standard             | Vendor | Vendor         |
|----------------------|--------|----------------|
| microcircuit drawing | CAGE   | similar        |
| PIN <u>1</u> /       | number | PIN <u>2</u> / |
| 5962-9763101QXA      | 65786  | CY7C4271-15LMB |

1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for the part. If the desired lead finish is not listed, contact the Vendor to determine its availability.

<u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

Vendor CAGE number Vendor name and address

65786

Cypress Semiconductor 3901 North First Street San Jose, CA 95134-1599

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in this information bulletin.

1 of 1