May 1998 # **DS92LV222A** # Two Channel Bus LVDS MUXed Repeater ### **General Description** The DS92LV222A is a repeater designed specifically for the bridging of multiple backplanes in a rack. The DS92LV222A utilizes low voltage differential signaling to deliver high speed while consuming minimal power with reduced EMI. The RSEL pin and DE pins allow maximum flexibility as to which receiver/driver are used. The DS92LV222A repeats signals between backplanes and accepts or drives signals onto the local bus. It also features a flow through pin out which allows easy PCB routing for short stubs between its pins and the connector. The driver is selectable between 3.5 mA (100 $\Omega$ load) and 8.5 mA (27 $\Omega$ load) output loop currents depending upon the level applied to the ISEL pin. This allows for single termination (point-to-point) and also double termination (multipoint) applications while maintain similar differential levels. The receiver threshold is $\pm 100$ mV, while providing $\pm 1V$ common mode range. ### **Features** - Bus LVDS Signaling (BLVDS) - Designed for Double Termination Applications - Low power CMOS design - High Signaling Rate Capability (above 100 Mbps) - Ultra Low Power Dissipation (13.2 mW quiescent) - Balanced Output Impedance - Lite Bus Loading 5 pF typical - Selectable Drive Capability (3.5 mA or 8.5 mA) - 3.3V operation - ±1V Common Mode Range - ±100 mV Receiver Sensitivity - Available in 16 pin SOIC package. ### **Connection Diagram** Order Number DS92LV222ATM See NS Package Number M16A ### **Block Diagram** TRI-STATE® is a registered trademark of National Semiconductor Corporation **Absolute Maximum Ratings** (Notes 1, 2) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) 6.0V Enable Input Voltage (DE) $-0.3 \mbox{V}$ to (V $_{\rm CC}$ + 0.3 \mbox{V}) Current Select Voltage (ISEL) -0.3V to $(V_{CC} + 0.3V)$ Receiver Select Voltage (RSEL) $-0.3 \text{V to } (\text{V}_{\text{CC}} + 0.3 \text{V})$ Bus Pin Voltage (DO/RI±) -0.3 V to +3.9 V Driver Short Circuit Current Continuous ESD (HBM 1.5 kΩ, 100 pF) >2 kV Maximum Package Power Dissipation at 25°C SOIC 970 mW Derate SOIC Package above 25°C 8mW/°C Storage Temperature Range $-65^{\circ}\text{C}$ to $+150^{\circ}\text{C}$ Lead Temperature (Soldering, 4 sec.) 260°C # Recommended Operating Conditions | | Min | Max | Units | |-----------------------------------|-----|-----|-------| | Supply Voltage (V <sub>CC</sub> ) | 3.0 | 3.6 | V | | Receiver Input Voltage | 0.0 | 2.9 | V | | Operating Free Air Temperature | -40 | +85 | °C | ### **DC Electrical Characteristics** $T_A = -40^{\circ}$ C to +85°C unless otherwise noted, $V_{CC} = 3.3V \pm 0.3V$ (Notes 2, 3) | Symbol | Parameter | Conditions | Pin | Min | Тур | Max | Units | |------------------|---------------------------------|-------------------------------------------------------------------|-----------------|------|------|-----------------|-------| | DIFFERE | NTIAL DRIVER CHARACTE | RISTICS | | | | | | | V <sub>OD</sub> | Output Differential<br>Voltage | $R_L = 27\Omega$ Figure 1<br> Isel = 0V | DO+,<br>DO- | 170 | 220 | 280 | mV | | $\Delta V_{OD}$ | VOD Magnitude<br>Change | - | | | 2 | 10 | mV | | Vos | Offset Voltage | 1 | | 1.0 | 1.25 | 1.6 | V | | $\Delta V_{OS}$ | Offset Magnitude<br>Change | | | | 10 | 20 | mV | | V <sub>OD</sub> | Output Differential<br>Voltage | $R_L = 100\Omega$ Figure 1<br> sel = 3.3V | | 250 | 360 | 480 | mV | | $\Delta V_{OD}$ | VOD Magnitude<br>Change | | | | 2 | 10 | mV | | V <sub>os</sub> | Offset Voltage | 1 | | 0.9 | 1.25 | 1.6 | V | | $\Delta V_{OS}$ | Offset Magnitude<br>Change | | | | 10 | 20 | mV | | I <sub>OZD</sub> | TRI-STATE <sup>®</sup> Leakage | $V_O = V_{CC}$ or GND,<br>DE = 0 | | | ±1 | ±10 | μΑ | | I <sub>OXD</sub> | Power-Off Leakage | $V_O = 2.9V \text{ or GND},$<br>$V_{CC} = 0V$ | | | ±1 | ±10 | μΑ | | I <sub>OSD</sub> | Output Short Circuit<br>Current | ISEL = V <sub>CC</sub><br>V <sub>O</sub> = 0V | | | -11 | -13 | mA | | DIFFERE | NTIAL RECEIVER CHARAC | TERISTICS | | | • | • | • | | $V_{TH}$ | Input Threshold High | | RI+, RI- | | | +100 | mV | | V <sub>TL</sub> | Input Threshold Low | | | -100 | | | mV | | I <sub>IN</sub> | Input Current | V <sub>IN</sub> = +2.9V, or 0V, V <sub>CC</sub><br>= 3.6 V or 0 V | | -10 | ±1 | +10 | μA | | DEVICE ( | CHARACTERISTICS | | | | | | | | $V_{IH}$ | Minimum Input High<br>Voltage | | DE0,<br>DE1, | 2.0 | | V <sub>cc</sub> | V | | V <sub>IL</sub> | Maximum Input Low<br>Voltage | | RSEL,<br>ISEL0, | GND | | 0.8 | V | | I <sub>IH</sub> | Input High Current | $V_{IN} = V_{CC}$ or 2.4V | ISEL1 | | ±1 | ±10 | μA | | I <sub>IL</sub> | Input Low Current | V <sub>IN</sub> = GND or 0.4V | | | ±1 | ±10 | μA | | V <sub>CL</sub> | Input Diode Clamp<br>Voltage | I <sub>CLAMP</sub> = -18 mA | | -1.5 | -0.8 | | V | ### **DC Electrical Characteristics** (Continued) $T_A = -40^{\circ}\text{C}$ to +85°C unless otherwise noted, $V_{CC} = 3.3\text{V} \pm 0.3\text{V}$ (Notes 2, 3) | Symbol | Parameter | Conditions | Pin | Min | Тур | Max | Units | |------------------------|----------------------|-------------------------------------------------------|-----------------|-----|-----|-----|-------| | DEVICE CHARACTERISTICS | | | | | | | | | I <sub>CCD</sub> | Power Supply Current | No Load; DE = RSEL = $V_{CC}$ Isel = 0 V | V <sub>cc</sub> | | 25 | 45 | mA | | | | $R_L = 27\Omega$ ; DE = RSEL<br>= $V_{CC}$ Isel = 0 V | | | 24 | 40 | mA | | I <sub>CCZ</sub> | | DE = 0V; RSEL = V <sub>CC</sub> | ] | | 4 | 8 | mA | | C <sub>input</sub> | Capacitance at | | RO+/RO- | | 5 | | pF | | C <sub>output</sub> | Capacitance at | | DO+/DO- | | 5 | | pF | Note 1: "Absolute Maximum Ratings" are these beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified. **Note 3:** All typicals are given for $V_{CC}$ = +3.3V and T <sub>A</sub> = +25°C, unless otherwise stated. Note 4: ESD Rating: HBM (1.5 k $\Omega$ , 100 pF) > 2 kV EIAJ (0 $\Omega$ , 200 pF) > 200V Note 5: CL includes probe and fixture capacitance. Note 6: Generator waveforms for all tests unless otherwise specified: f = 1 MHz, $ZO = 50\Omega$ , $t_f = < 6.0$ ns (0%-100%). Note 7: The DS92LV222A is a current mode device and only functions datasheet specifications when a resistive load is applied to the drivers outputs. Note 8: During receiver select transition(s), data must be held in a steady state 15 ns before and 15 ns after the RSEL pin changes state. Note 9: Channel-to-channel skew is the measurement between outputs of D0 and D1. ### **AC Electrical Characteristics** $T_A = -40^{\circ}C$ to +85°C, $V_{CC} = 3.3V \pm 0.3V$ (Note 6) | Symbol | Parameter Conditions | | Min | Тур | Max | Units | | | | |----------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------|------|-----|-----|-------|--|--|--| | t <sub>TLH</sub> | Transition Time Low to High | $R_L = 27\Omega$ Figures 2, 3 | 0.15 | 0.4 | 2.0 | ns | | | | | t <sub>THL</sub> | Transition Time High to Low | C <sub>L</sub> = 10 pF <i>Figures 2, 3</i> | 0.15 | 0.4 | 2.0 | ns | | | | | t <sub>PHZ</sub> | Disable Time High to Z | $R_L = 27\Omega$ Figures 4, 5 | 2.0 | 6.0 | 9.0 | ns | | | | | t <sub>PLZ</sub> | Disable Time Low to Z | $C_L = 10 \text{ pF } Figures 4, 5$ | 2.0 | 6.0 | 9.0 | ns | | | | | t <sub>PZH</sub> | Enable Time Z to High | | 2.0 | 6.0 | 9.0 | ns | | | | | t <sub>PZL</sub> | Enable Time Z to Low | | 2.0 | 6.0 | 9.0 | ns | | | | | DIFFERENT | DIFFERENTIAL RECEIVER TO DRIVER TIMING REQUIREMENTS | | | | | | | | | | t <sub>PHL_RD</sub> | Differential Prop. Delay High to Low | $R_L = 27\Omega$ Figures 2, 3 | 3.0 | 7.7 | 13 | ns | | | | | t <sub>PLH_RD</sub> | Differential Prop. Delay Low to High | $C_L = 10 \text{ pF } Figures 2, 3$ | 3.0 | 8.0 | 13 | ns | | | | | t <sub>SK_RD</sub> | Pulse SKEW t PHL -tPLH | | 0 | 0.3 | 2.0 | ns | | | | | t <sub>PHL_RS0</sub> | Prop. Delay High to Low | RSEL to Driver Outputs $R_{L} = 27\Omega \text{ Figures 6, 7}$ | 2.0 | 7.5 | 13 | ns | | | | | t <sub>PLH_RS1</sub> | Prop. Delay Low to High | $C_L = 2752 \text{ Figures 6, 7}$<br>$C_L = 10 \text{ pF (Note 8)}$ | 2.0 | 8.0 | 13 | ns | | | | | t <sub>PHL_R<sub>0</sub> D<sub>x</sub></sub> | Channel-to-Channel Skew R <sub>0</sub> to D <sub>x</sub> | $R_L = 27\Omega$ | | 0.3 | 0.8 | ns | | | | | t <sub>PLH_R0 Dx</sub> | Channel-to-Channel Skew R <sub>0</sub> to D <sub>x</sub> | C <sub>L</sub> = 10 pF | | 0.3 | 0.8 | ns | | | | | t <sub>PHL_R1 Dx</sub> | Channel-to-Channel Skew R <sub>1</sub> to D <sub>x</sub> | (Note 9) | | 0.3 | 0.8 | ns | | | | | t <sub>PLH_R1 Dx</sub> | Channel-to-Channel Skew R <sub>1</sub> to D <sub>x</sub> | | | 0.3 | 0.8 | ns | | | | # **Test Circuits and Timing Waveforms** FIGURE 1. Differential Driver DC Test Circuit FIGURE 2. Differential Receiver to Driver Propagation Delay and Driver Transition Time Test Circuit FIGURE 3. Differential Receiver to Driver Propagation Delay and Driver Transition Time Waveforms FIGURE 4. Driver TRI-STATE Delay Test Circuit # Test Circuits and Timing Waveforms (Continued) FIGURE 5. Driver TRI-STATE Delay Waveforms FIGURE 6. Receiver Select to Driver Propagation Delay Test Circuit FIGURE 7. Receiver Select to Driver Propagation Delay Waveforms # **Pin Description** | Pin Name | Number of Pins | Input/<br>Output | Description | |-----------------|----------------|------------------|------------------------------------------------------------------------------------------------------| | RI± | 4 | I | Bus LVDS Receiver Inputs | | DO± | 4 | 0 | Bus LVDS Driver Outputs | | RSEL | 1 | I | Receiver Select TTL Input, (see Truth Tables) | | DE | 2 | I | Driver Enable TTL Input, Active High | | ISEL | 2 | I | IOL Control Pin (Select High = 3.5 mA (100 $\Omega$ Load),<br>Select Low = 8.5mA (27 $\Omega$ Load)) | | GND | 1 | NA | Ground Reference | | V <sub>CC</sub> | 1 | NA | Power Supply | | Reserved | 1 | NA | Reserved Pin | #### **Function Select Table** | MODE SELECTED | DE0 | DE1 | RSEL | |--------------------------------------------------|-----|-----|------| | Receiver Zero ON, Driver Zero ON, Driver One OFF | Н | L | L | | Receiver Zero ON, Driver Zero OFF, Driver One ON | L | Н | L | | Receiver One ON, Driver Zero ON, Driver One OFF | Н | L | Н | | Receiver One ON, Driver Zero OFF, Driver One ON | L | Н | Н | | Receiver Zero ON, Driver Zero ON, Driver One ON | Н | Н | L | | Receiver One ON, Driver Zero ON, Driver One ON | Н | Н | Н | | Driver Zero and Driver One TRI-STATE | L | L | Х | ### **Truth Table for Receiver Zero** | | INPUTS | | | PUTS | |-----|--------|----------------------|-----|------| | DE0 | RSEL | (RI0+)-(RI0-) | DO+ | DO- | | Н | L | L | L | Н | | Н | L | Н | Н | L | | Н | L | 100 mV > & > -100 mV | Х | Х | | L | Х | X | Z | Z | X = High or low logic state ### **Truth Table for Receiver One** | | INPUTS | | OUT | PUTS | |-----|--------|----------------------|-----|------| | DE1 | RSEL | (RI1+)-(RI1-) | DO+ | DO- | | Н | Н | L | L | Н | | Н | Н | Н | Н | L | | Н | Н | 100 mV > & > -100 mV | Х | Х | | L | Х | X | Z | Z | X = High or low logic state Z = High impedance state ### **Truth Table for Current Drive** | Driver | Current Drive | ISEL0 | ISEL1 | |----------|---------------|-------|-------| | Driver 0 | 3.5 mA | Н | Х | | Driver 0 | 8.5 mA | L | Х | | Driver 1 | 3.5 mA | Х | Н | | Driver 1 | 8.5 mA | Х | L | ### **Applications Information** There are few common practices which should be employed when designing PCB for Bus LVDS signaling. Recommended practices are: - Use at least 4 PCB board layer (Bus LVDS signals, ground, power and TTL signals). - Keep drivers and receivers as close to the (Bus LVDS port side) connector as possible. - Bypass each Bus LVDS device and also use distributed bulk capacitance. Surface mount capacitors placed close to power and ground pins work best. Two or three multilayer ceramic (MLC) surface mount capacitors (0.1µ and $0.01~\mu F$ in parallel should be used between each $V_{\text{CC}}$ and ground. The capacitors should be as close as possible to the V<sub>CC</sub> pin. - Use controlled impedance traces which match the differential impedance of your transmission medium (i.e., Cable) and termination resistor. - Use the termination resistor which best matches the differential impedance of your transmission line. - · Leave unused Bus LVDS receiver inputs open (floating). - · Isolate TTL signals from Bus LVDS signals. #### MEDIA (CABLE, CONNECTOR OR BACKPLANE) SELECTION: Use controlled impedance media. The cables and connectors should have a matched differential impedance. - Balanced cables (e.g., twisted pair) are usually better than unbalanced cables (ribbon cable, simple coax) for noise reduction and signal quality. - There are different types of failsafe situations to consider, these are Open Input, Terminated Input, and other special cases. The first, Open input failsafe occurs when only one receiver is being used (R0 for example). The unused receiver (R1) inputs should be left open for noise minimization. The second case is for terminated inputs. This occurs when the inputs have a low impedance (typically 100 Ohm) termination (R $_{\rm T}$ ) across them, and the cable is unplugged. For this case, and if the output state needs to maintain a known state, two external bias resistors may be used to provide a strong common mode bias point. For this a 10K Ohm pull up and pull down resistor may be used to set the output high. Note that R<sub>1</sub> and R<sub>2</sub> should be much larger ( 2 orders of magnitude) compared to R $_{\rm T}$ to minimize loading effects to the Bus LVDS driver when Z = High impedance state # Applications Information (Continued) FIGURE 8. Terminated Input Failsafe Circuit ### Physical Dimensions inches (millimeters) unless otherwise noted Order Number DS92LV222ATM NS Package Number M16A ### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 88 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179 National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications