

# DS90C032QML LVDS Quad CMOS Differential Line Receiver

#### **General Description**

The DS90C032 is a quad CMOS differential line receiver designed for applications requiring ultra low power dissipation and high data rates.

The DS90C032 accepts low voltage differential input signals and translates them to CMOS (TTL compatible) output levels. The receiver supports a TRI-STATE® function that may be used to multiplex outputs.

The DS90C032 and companion line driver (DS90C031) provide a new alternative to high power psuedo-ECL devices for high speed point-to-point interface applications.

In addition, the DS90C032A provides power-off high impedance LVDS inputs. This feature assures minimal loading effect on the LVDS bus lines when  $\rm V_{CC}$  is not present.

#### **Features**

- High impedance LVDS inputs with power-off.
- Accepts small swing (330 mV) differential signal levels
- Low power dissipation.
- Low differential skew.
- Low chip to chip skew.
- Pin compatible with DS26C32A
- Compatible with IEEE 1596.3 SCI LVDS standard

#### **Ordering Information**

| NS Part Number  | SMD Part Number               | NS Package Number | Package Description        |
|-----------------|-------------------------------|-------------------|----------------------------|
| DS90C032E-QML   | 5962-9583401Q2A               | E20A              | 20LD Leadless Chip Carrier |
| DS90C032W-QML   | 5962-9583401QFA               | W16A              | 16LD Ceramic Flatpack      |
| DS90C032WG-QML  | 5962-9583401QZA               | WG16A             | 16LD Ceramic SOIC          |
| DS90C032W-QMLV  | 5962-9583401VFA               | W16A              | 16LD Ceramic Flatpack      |
| DS90C032WG-QMLV | 5962-9583401VZA               | WG16A             | 16LD Ceramic SOIC          |
| DS90C032WLQMLV  | 5962L9583401VFA<br>50K rd(Si) | W16A              | 16LD Ceramic Flatpack      |
| DS90C032WGLQMLV | 5962L9583401VZA<br>50K rd(Si) | WG16A             | 16LD Ceramic SOIC          |

TRI-STATE® is a registered trademark of National Semiconductor Corporation.

© 2007 National Semiconductor Corporation 201637

#### **Connection Diagrams**







#### **Functional Diagram and Truth Tables**



#### Receiver

| ENABLES        |          | INPUTS                            | OUTPUT         |
|----------------|----------|-----------------------------------|----------------|
| EN             | EN*      | R <sub>I+</sub> – R <sub>I–</sub> | R <sub>o</sub> |
| L              | Н        | Х                                 | Z              |
| All other comb | inations | $V_{ID} \ge 0.1V$                 | Н              |
| of ENABLE inp  | outs     | $V_{\rm ID} \leq -0.1 V$          | L              |

### Absolute Maximum Ratings (Note 1)

| Supply Voltage (V <sub>CC</sub> )                  | -0.3V to +6V                               |
|----------------------------------------------------|--------------------------------------------|
| Input Voltage (R <sub>I</sub> +, R <sub>I</sub> -) | –0.3V to (V <sub>CC</sub> +0.3V)           |
| Enable Input Voltage<br>(EN, EN*)                  | -0.3V to (V <sub>CC</sub> +0.3V)           |
| Output Voltage (R <sub>O</sub> )                   | –0.3V to (V <sub>CC</sub> +0.3V)           |
| Storage Temperature Range (T <sub>Stg</sub> )      | $-65^{\circ}C \le T_{A} \le +150^{\circ}C$ |
| Lead Temperature Range<br>Soldering (4 sec.)       | +260°C                                     |
| Maximum Package Power Dissipation @ +25°C (Note 2) |                                            |
| LCC Package                                        | 1,830 mW                                   |
| Ceramic Flatpack                                   | 1,400 mW                                   |
| Ceramic SOIC                                       | 1,400 mW                                   |
| Thermal Resistance                                 |                                            |
| $\theta_{JA}$                                      |                                            |
| LCC Package                                        | 82°C/W                                     |
| Ceramic Flatpack                                   | 145°C/W                                    |
| Ceramic SOIC                                       | 145°C/W                                    |
| θ <sub>JC</sub>                                    |                                            |
| LCC Package                                        | 20°C/W                                     |
| Ceramic Flatpack                                   | 20°C/W                                     |
| Ceramic SOIC                                       | 20°C/W                                     |
| ESD Rating (Note 3)                                | 2KV                                        |
|                                                    |                                            |

### **Recommended Operating Conditions**

|                                                  | Min   | Тур   | Max    |
|--------------------------------------------------|-------|-------|--------|
| Supply Voltage (V <sub>CC</sub> )                | +4.5V | +5.0V | +5.5V  |
| Receiver Input Voltage                           | Gnd   |       | 2.4V   |
| Operating Free Air Temperature (T <sub>A</sub> ) | –55°C | +25°C | +125°C |

#### **Radiation Features**

| DS90C032WLQMLV  | 50 krads (Si) |
|-----------------|---------------|
| DS90C032WGLQMLV | 50 krads (Si) |

## **Quality Conformance Inspection**

Mil-Std-883, Method 5005 - Group A

| Subgroup | Description         | Temp °C |
|----------|---------------------|---------|
| 1        | Static tests at     | 25      |
| 2        | Static tests at     | 125     |
| 3        | Static tests at     | -55     |
| 4        | Dynamic tests at    | 25      |
| 5        | Dynamic tests at    | 125     |
| 6        | Dynamic tests at    | -55     |
| 7        | Functional tests at | 25      |
| 8A       | Functional tests at | 125     |
| 8B       | Functional tests at | -55     |
| 9        | Switching tests at  | 25      |
| 10       | Switching tests at  | 125     |
| 11       | Switching tests at  | -55     |
| 12       | Settling time at    | 25      |
| 13       | Settling time at    | 125     |
| 14       | Settling time at    | -55     |

### DC Parameters (Note 7)

| Symbol           | Parameter                                    | Conditions                                                                    | Notes    | Min | Мах  | Units | Sub-<br>groups |
|------------------|----------------------------------------------|-------------------------------------------------------------------------------|----------|-----|------|-------|----------------|
| V <sub>ThL</sub> | Differential Input Low Threshold             | $V_{CM} = +1.2V$                                                              | (Note 4) |     | -100 | mV    | 1, 2, 3        |
| V <sub>ThH</sub> | Differential Input High Threshold            | V <sub>CM</sub> = +1.2V                                                       | (Note 4) |     | 100  | mV    | 1, 2, 3        |
| I <sub>In</sub>  | Input Current                                | V <sub>CC</sub> =5.5V, V <sub>I</sub> = 2.4V                                  |          |     | ±10  | μA    | 1, 2, 3        |
|                  | (Input Pins)                                 | $V_{CC} = 5.5V, V_{I} = 0$                                                    |          |     | ±10  | μA    | 1, 2, 3        |
|                  |                                              | $V_{\rm CC} = 0.0V, V_{\rm I} = 2.4V$                                         |          |     | ±10  | μA    | 1, 2, 3        |
|                  |                                              | $V_{\rm CC} = 0.0V, V_{\rm I} = 0.0V$                                         |          |     | ±10  | μA    | 1, 2, 3        |
| V <sub>OH</sub>  | Output High Voltage                          | V <sub>CC</sub> = 4.5V, I <sub>OH</sub> = -0.4 mA,<br>V <sub>ID</sub> = 200mV |          | 3.8 |      | V     | 1, 2, 3        |
| V <sub>OL</sub>  | Output Low Voltage                           | V <sub>CC</sub> = 4.5, I <sub>OL</sub> = 2 mA,<br>V <sub>ID</sub> = -200mV    |          |     | 0.3  | V     | 1, 2, 3        |
| I <sub>OS</sub>  | Output Short Circuit Current                 | Enabled, V <sub>O</sub> = 0V                                                  |          | -15 | -100 | mA    | 1, 2, 3        |
| I <sub>oz</sub>  | Output TRI-STATE Current                     | Disabled, $V_0 = 0V$ or $V_{CC}$                                              |          |     | ±10  | μA    | 1, 2, 3        |
| V <sub>IH</sub>  | Input High Voltage                           |                                                                               | (Note 4) | 2.0 |      | V     | 1, 2, 3        |
| V <sub>IL</sub>  | Input Low Voltage                            |                                                                               | (Note 4) |     | 0.8  | V     | 1, 2, 3        |
| I <sub>I</sub>   | Input Current<br>(Enable Pins)               | V <sub>CC</sub> = 5.5V                                                        |          |     | ±10  | μΑ    | 1, 2, 3        |
| V <sub>CL</sub>  | Input Clamp Voltage                          | I <sub>CI</sub> = -18mA                                                       |          |     | -1.5 | V     | 1, 2, 3        |
| I <sub>CC</sub>  | No Load Supply Current                       | EN, EN <sup>*</sup> = V <sub>CC</sub> or Gnd,<br>Inputs Open                  |          |     | 11   | mA    | 1, 2, 3        |
|                  |                                              | EN, EN* = 2.4 or 0.5,<br>Inputs Open                                          |          |     | 11   | mA    | 1, 2, 3        |
| I <sub>CCZ</sub> | No Load Supply Current<br>Receivers Disabled | EN = Gnd, EN* = V <sub>CC</sub> ,<br>Inputs Open                              |          |     | 11   | mA    | 1, 2, 3        |

#### AC Parameters (Note 7)

The following conditions apply, unless otherwise specified.

AC:  $V_{CC} = 4.5V / 5.0V / 5.5V, C_{L} = 20pF$ 

| Symbol            | Parameter                                                | Conditions                                                                                                                                                                                                                     | Notes    | Min | Max | Units | Sub-<br>groups |
|-------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|-----|-------|----------------|
| t <sub>PHLD</sub> | Differential Propagation Delay<br>High to Low            | $V_{ID} = 200$ mV,<br>Input pulse = 1.1V to 1.3V,<br>$V_I = 1.2$ V (0V differential) to $V_O = 1/2$ V <sub>CC</sub>                                                                                                            |          | 1.0 | 8.0 | ns    | 9, 10, 11      |
| t <sub>PLHD</sub> | Differential Propagation Delay<br>Low to High            | $V_{ID} = 200$ mV,<br>Input pulse = 1.1V to 1.3V,<br>$V_I = 1.2$ V (0V differential) to $V_O = 1/2$ V <sub>CC</sub>                                                                                                            |          | 1.0 | 8.0 | ns    | 9, 10, 11      |
| t <sub>SkD</sub>  | Differential Skew It <sub>PHLD</sub> - t <sub>PLHD</sub> | C <sub>L</sub> = 20pF, V <sub>ID</sub> = 200mV                                                                                                                                                                                 |          |     | 3.0 | ns    | 9, 10, 11      |
| t <sub>Sk1</sub>  | Channel to Channel Skew                                  | C <sub>L</sub> = 20pF, V <sub>ID</sub> = 200mV                                                                                                                                                                                 | (Note 5) |     | 3.0 | ns    | 9, 10, 11      |
| t <sub>Sk2</sub>  | Chip to Chip Skew                                        | C <sub>L</sub> = 20pF, V <sub>ID</sub> = 200mV                                                                                                                                                                                 | (Note 6) |     | 7.0 | ns    | 9, 10, 11      |
| t <sub>PLZ</sub>  | Disable Time Low to Z                                    | Input pulse = 0V to 3.0V,<br>$V_0 = V_{0L}$ + 0.5V,<br>$R_L = 1K\Omega$ to $V_{CC}$ , $V_I = 1.5V$                                                                                                                             |          |     | 20  | ns    | 9, 10, 11      |
| t <sub>PHZ</sub>  | Disable Time High to Z                                   | $\label{eq:linear} \begin{array}{l} \mbox{Input pulse} = 0\mbox{V to } 3.0\mbox{V}, \\ \mbox{V}_{I} = 1.5\mbox{V}, \mbox{V}_{O} = \mbox{V}_{OH^{-}} 0.5\mbox{V}, \\ \mbox{R}_{L} = 1\mbox{K}\Omega \mbox{ to Gnd} \end{array}$ |          |     | 20  | ns    | 9, 10, 11      |
| t <sub>PZH</sub>  | Enable Time Z to High                                    | Input pulse = 0V to 3.0V, $V_I = 1.5V, V_O = 50\%$ , $R_L = 1K\Omega$ to Gnd                                                                                                                                                   |          |     | 20  | ns    | 9, 10, 11      |
| t <sub>PZL</sub>  | Enable Time Z to Low                                     | $\label{eq:linear} \begin{array}{l} \mbox{Input pulse} = 0\mbox{V to } 3.0\mbox{V}, \\ \mbox{V}_{I} = 1.5\mbox{V}, \mbox{V}_{O} = 50\mbox{\%}, \\ \mbox{R}_{L} = 1\mbox{K}\Omega \mbox{ to } \mbox{V}_{CC} \end{array}$        |          |     | 20  | ns    | 9, 10, 11      |

#### AC/DC Post Radiation Limits (Note 7)

| Symbol           | Parameter                                    | Conditions                                       | Notes | Min | Max | Units | Sub-<br>groups |
|------------------|----------------------------------------------|--------------------------------------------------|-------|-----|-----|-------|----------------|
| I <sub>CC</sub>  | No Load Supply Current                       | EN, EN* = V <sub>CC</sub> or Gnd,<br>Inputs Open |       |     | 20  | mA    | 1              |
|                  |                                              | EN, EN* = 2.4 or 0.5,<br>Inputs Open             |       |     | 20  | mA    | 1              |
| I <sub>ccz</sub> | No Load Supply Current<br>Receivers Disabled | EN = Gnd, EN* = V <sub>CC</sub> ,<br>Inputs Open |       |     | 20  | mA    | 1              |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

Note 2: Derate LCC @ 12.2mW/°C above +25°C. Derate ceramic flatpack @ 6.8mW/°C above +25°C

Note 3: Human body model, 1.5 k $\Omega$  in series with 100 pF.

Note 4: Tested during  $V_{\text{OH}}$  /  $V_{\text{OL}}$  tests.

Note 5: Channel-to-Channel Skew is defined as the difference between the propagation delay of one channel and that of the others on the same chip with an event on the inputs.

Note 6: Chip to Chip Skew is defined as the difference between the minimum and maximum specified differential propagation delays.

Note 7: Pre and post irradiation limits are identical to those listed under AC & DC electrical characteristics except as listed in the "Post Radiation Limits" table. Radiation end point limits for the noted parameters are guaranteed only for the conditions, as specified.

#### **Parameter Measurement Information**



FIGURE 1. Receiver Propagation Delay and Transition Time Test Circuit



FIGURE 2. Receiver Propagation Delay and Transition Time Waveforms



 $\rm C_L$  includes load and test jig capacitance.

 $S_{1}$  =  $V_{CC}$  for  $t_{PZL}$  and  $t_{PLZ}$  measurements.

 $S_1 = Gnd \text{ for } t_{PZH} \text{ and } t_{PHZ} \text{ measurements.}$ 





#### **Typical Performance Characteristics**







Output High Voltage vs Ambient Temperature 5.5  $V_{CC} = 5V$ V<sub>OH</sub> - Output High Voltage (V)  $V_{ID} = 200 \,\mathrm{mV}$ 5 4.5 60 -40 -15 10 35 85 T<sub>A</sub> - Ambient Temperature (°C) 20163709 **Output Low Voltage vs** Ambient Temperature 200  $V_{CC} = 5V$ V<sub>OL</sub> - Output Low Voltage (mV)  $V_{|D} = -200 \, \text{mV}$ 100 0 -40 -15 10 35 60 85  $T_A$  - Ambient Temperature (°C) 20163711

7







20163717

www.national.com



FIGURE 5. Point-to-Point Application

#### **Applications Information**

LVDS drivers and receivers are intended to be primarily used in an uncomplicated point-to-point configuration as is shown in *Figure 5*. This configuration provides a clean signaling environment for the quick edge rates of the drivers. The receiver is connected to the driver through a balanced media which may be a standard twisted pair cable, a parallel pair cable, or simply PCB traces. Typically the characteristic impedance of the media is in the range of 100 $\Omega$ . A termination resistor of 100 $\Omega$  should be selected to match the media, and is located as close to the receiver input pins as possible. The termination resistor converts the current sourced by the driver into a voltage that is detected by the receiver. Other configurations are possible such as a multi-receiver configuration, but the effects of a mid-stream connector(s), cable stub(s), and other impedance discontinuities as well as ground shifting, noise

#### **Pin Descriptions**

margin limits, and total termination loading must be taken into account.

The DS90C032 differential line receiver is capable of detecting signals as low as 100 mV, over a  $\pm$ 1V common-mode range centered around +1.2V. This is related to the driver offset voltage which is typically +1.2V. The driven signal is centered around this voltage and may shift  $\pm$ 1V around this center point. The  $\pm$ 1V shifting may be the result of a ground potential difference between the driver's ground reference and the receiver's ground reference, the common-mode effects of coupled noise, or a combination of the two. Both receiver input pins should honor their specified operating input voltage range of 0V to +2.4V (measured from each pin to ground), exceeding these limits may turn on the ESD protection circuitry which will clamp the bus voltages.

| Pin No. (SOIC) | Name            | Description                            |  |
|----------------|-----------------|----------------------------------------|--|
| 2, 6, 10, 14   | R <sub>I+</sub> | Non-inverting receiver input pin       |  |
| 1, 7, 9, 15    | R <sub>I-</sub> | Inverting receiver input pin           |  |
| 3, 5, 11, 13   | R <sub>O</sub>  | Receiver output pin                    |  |
| 4              | EN              | Active high enable pin, OR-ed with EN* |  |
| 12             | EN*             | Active low enable pin, OR-ed with EN   |  |
| 16             | V <sub>cc</sub> | Power supply pin, +5V ± 10%            |  |
| 8              | Gnd             | Ground pin                             |  |

## **Revision History**

| Released | Revision | Section                                                            | Originator | Changes                                                                                                                                                                 |
|----------|----------|--------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 03/01/06 | A        | New Release, Corporate format                                      | L. Lytle   | 1 MDS data sheet converted into Corp. data<br>sheet format. MNDS90C032-X-RH Rev 1B1<br>will be archived.                                                                |
| 10/10/06 | В        | Applications Information - Pg. 10,<br>Physical Dimensions - Pg. 12 | B. Petcher | Deleted Shorted Inputs paragraph - page 10<br>Updated Physical Dimensions package<br>drawings E20A, W16A to current revision -<br>page 12. Revision A will be Archived. |
| 05/07/07 | С        | Receiver Table - Pg. 2, Application<br>Information - Pg. 9 & 10    | B. Petcher | Deleted Full Fail-safe OPEN/SHORT or<br>terminated - Page 2. & Paragraph RECEIVE<br>FAIL-SAFE and 1, 2, 3 - Page 9 & 10. Revisio<br>B will be Archived.                 |







Notes

Notes

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

#### Copyright© 2007 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959

National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560