## Features

- Digital Self-supervising Watchdog with Hysteresis
- One 250-mA Output Driver for Relay
- Enable Output Open Collector 8 mA
- Over/Undervoltage Detection
- ENABLE and RELAY Outputs Protected Against Standard Transients and 40V Load Dump
- ESD Protection According to MIL-STD-883 D Test Method 3015.7
- Human Body Model: $\pm 2$ kV (100 pF, 1.5 k )
- Machine Model: $\pm 200$ V (200 pF, 0 2 )



## 1. Description

The U6808B is designed to support the fail-safe function of a safety critical system (e.g., ABS). It includes a relay driver, a watchdog controlled by an external R/C-network and a reset circuit initiated by an over and undervoltage condition of the $5-\mathrm{V}$ supply providing a low-level reset signal.

Figure 1-1. Block Diagram


## 2. Pin Configuration

Figure 2-1. Pinning SO8


Table 2-1. Pin Description

| Pin | Symbol | Type | Function | Logic |
| :---: | :---: | :---: | :--- | :--- |
| 1 | RELAY | Open collector <br> driver output | Fail-safe relay driver | No signal: driver off <br> Low: driver on |
| 2 | GND | Supply | Standard ground | No signal |
| 3 | ENABLE | Digital output | Negative reset signal | Low: reset |
| 4 | WDC | Analog input | External RC for watchdog timer | No signal |
| 5 | RESET | Digital output | Negative reset signal | Low: reset |
| 6 | WDI | Digital input | Watchdog trigger signal | Pulse sequence |
| 7 | RIN | Digital input | Activation of relay driver | High: driver on <br> Low: driver off |
| 8 | VS | Supply | 5-V supply | - |

## 3. Fail-safe Functions

A fail-safe IC has to maintain its monitoring function even if there is a fault condition at one of the pins (e.g., short circuit). This ensures that a microcontroller system is not brought into a critical status. A critical status is reached if the system is not able to switch off the relay and to give a signal to the microcontroller via the ENABLE and RESET outputs. The following table shows the fault conditions for the pins.

Table 3-1. Table of Fault Conditions

| Pin | Function | Short to $\mathbf{V}_{\mathbf{S}}$ | Short to $\mathbf{V}_{\text {Bat }}$ | Short to GND | Open Circuit |
| :---: | :--- | :--- | :--- | :--- | :--- |
| RIN | Digital input to <br> activate the <br> fail-safe relay | Relay on | Relay on | Relay off | Relay off |
| WDI | Watchdog trigger <br> input | Watchdog reset | Watchdog reset | Watchdog reset | Watchdog reset |
| OSC | Capacitor and <br> resistor of <br> watchdog | Watchdog reset | Watchdog reset | Watchdog reset | Watchdog reset |
| RELAY | Driver of the fail- <br> safe relay |  | Relay on | Relay off |  |

## 4. Truth Tables

Table 4-1. $\quad$ Truth Table for Over and Undervoltage Conditions

| Supply Voltage <br> $\left(\mathbf{V}_{\mathbf{s}}\right)$ | Relay Input (RIN) | Relay Output Driver <br> (RELAY) | RESET Output <br> (RESET) | Enable Output <br> Driver (ENABLE) |
| :---: | :---: | :---: | :---: | :---: |
| Normal | Low | Off | High | Off |
|  | High | On | High | Off |
| Too low | Low | Off | Low | On |
|  | High | Off | Low | On |
| Too high | Low | Off | Low | On |
|  | High | Off | Low | On |

Table 4-2. $\quad$ Truth Table for Watchdog Failures (Reset Output Do Not Care)

| Watchdog Input <br> (WDI) | Relay Input <br> (RIN) | Relay Output Driver <br> (RELAY) | Enable Output Driver <br> (ENABLE) |
| :---: | :---: | :---: | :---: |
| Normal | Low | Off | Off |
|  | High | On | Off |
| Too slow | Low | Off | On |
|  | High | Off | On |
| Too fast | Low | Off | On |
|  | High | Off | On |

## 5. Description of the Watchdog

Figure 5-1. Watchdog Block Diagram

5.1 Abstract

The microcontroller is monitored by a digital window watchdog which accepts an incoming trigger signal of a constant frequency for correct operation. The frequency of the trigger signal can be varied in a broad range as the watchdog's time window is determined by external R/C components. The following description refers to the block diagram, see Figure 5-1.

### 5.2 WDI Input

The microcontroller has to provide a trigger signal with the frequency $f_{\text {wol }}$ which is fed to the WDI input. A positive edge of $f_{\text {WDI }}$ detected by a slope detector resets the binary counter and clocks the up/down counter additionally. The latter one counts only from 0 to 3 or reverse. Each correct trigger increments the up/down counter by 1 , each wrong trigger decrements it by 1 . As soon as the counter reaches status 3 the RS flip-flop is set (see Figure 5-2). A missing incoming trigger signal is detected after 250 clocks of the internal watchdog frequency $f_{R C}$ (see section "WD-OK Output") and resets the up/down counter directly.

### 5.3 RCOSC Input

With an external R/C circuitry the IC generates a time base (frequency $f_{\text {woc }}$ ) independent from the microcontroller. The watchdog's time window refers to a frequency of
$f_{W D C}=100 \times f_{\text {WDI }}$

### 5.4 OSCERR Input

A smart watchdog has to ensure that internal problems with its own time base are detected and do not lead to an undesired status of the complete system. If the RC oscillator stops oscillating a signal is fed to the OSCERR input after a time-out delay. It resets the up/down counter and disables the WD-OK output.

Without this reset function the watchdog would freeze in its current status when $\mathrm{f}_{\mathrm{RC}}$ stops.

### 5.5 RESET Input

During power-on and under/overvoltage detection a reset signal is fed to this pin. It resets the watchdog timer and sets the initial state.

### 5.6 WD-OK Output

After the up/down counter is incremented to status 3 (see Figure 5-2) the RS flip-flop is set and the WD-OK output becomes logic 1. This information is available for the microcontroller at the open-collector output ENABLE. If on the other hand the up/down counter is decremented to 0 the RS flip-flop is reset, the WD-OK output and the ENABLE output are disabled. The WD-OK output also controls a dual MUX stage which shifts the time window by one clock after a successful trigger, thus forming a hysteresis to provide stable conditions for the evaluation of the trigger signal good or false. The WD-OK signal is also reset in case the watchdog counter is not reset after 250 clocks (missing trigger signal).

### 5.7 Watchdog State Diagram

Figure 5-2. Watchdog State Diagram


### 5.8 Explanation

In each block, the first character represents the state of the counter. The second notation indicates the fault status of the counter. A fault status is indicated by an F and a no fault status is indicated by an NF. When the watchdog is powered up initially, the counter starts out at the 0/F block (initial state). Good indicates that a pulse has been received whose width resides within the timing window. Bad indicates that a pulse has been received whose width is either too short or too long.

### 5.9 Watchdog Window Calculation

### 5.9.1 Example with Recommended Values

$\mathrm{C}_{\text {osc }}=3.3 \mathrm{nF}$ (should be preferably 10\%, NPO)
$\mathrm{R}_{\mathrm{osc}}=39 \mathrm{k} \Omega$ (may be $5 \%, \mathrm{R}_{\mathrm{osc}}<100 \mathrm{k} \Omega$ due to leakage current and humidity)

### 5.9.2 RC Oscillator

$t_{\text {wDC }}(s)=10^{-3} \times\left[C_{\text {osc }}(n F) \times\left[\left(0.00078 \times R_{\text {osc }}(k \Omega)\right)+0.0005\right]\right]$
$f_{w D C}(H z)=1 /\left(t_{W D C}\right)$

### 5.9.3 Watchdog WDI

$\mathrm{f}_{\mathrm{WDI}}(\mathrm{Hz})=0.01 \times \mathrm{f}_{\mathrm{wDC}}$
$t_{W D C}=100 \mu \mathrm{~s} \rightarrow \mathrm{f}_{\mathrm{WDC}}=10 \mathrm{kHz}$
$f_{\text {WDI }}=100 \mathrm{~Hz} \rightarrow t_{\text {WDI }}=10 \mathrm{~ms}$
5.9.3.1 WDI Pulse Width for Fault Detection after 3 Pulses

Upper watchdog window
Minimum: $169 / f_{\text {wDC }}=16.9 \mathrm{~ms} \rightarrow f_{\text {WDC }} / 169=59.1 \mathrm{~Hz}$
Maximum: $170 / \mathrm{f}_{\mathrm{WDC}}=17.0 \mathrm{~ms} \rightarrow \mathrm{f}_{\mathrm{WDC}} / 170=58.8 \mathrm{~Hz}$
Lower watchdog window
Minimum: $79 / \mathrm{f}_{\text {WDC }}=7.9 \mathrm{~ms} \rightarrow \mathrm{f}_{\text {WDC }} / 79=126.6 \mathrm{~Hz}$
Maximum: $80 / \mathrm{f}_{\text {WDC }}=8.0 \mathrm{~ms} \rightarrow \mathrm{f}_{\mathrm{WDC}} / 80=125.0 \mathrm{~Hz}$

### 5.9.3.2 WDI Dropouts for Immediate Fault Detection

Minimum: $\quad 250 / f_{\text {WDC }}=25 \mathrm{~ms}$
Maximum: $\quad 251 / \mathrm{f}_{\text {WDC }}=25.1 \mathrm{~ms}$
Figure 5-3. Watchdog Timing Diagram with Tolerances


### 5.9.3.3 Reset Delay

The duration of the over or undervoltage pulses determines the enable and reset output. A pulse duration shorter than the debounce time has no effect on the outputs. A pulse longer than the debounce time results in the first reset delay. If a pulse appears during this delay, a second delay time is triggered. Therefore, the total reset delay time can be longer than specified in the data sheet.

## 6. Absolute Maximum Ratings

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Parameters | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Supply-voltage range | $\mathrm{V}_{\mathrm{S}}$ | -0.2 to +16 | V |
| Power dissipation |  |  |  |
| $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\text {amb }}=-40^{\circ} \mathrm{C}$ | $\mathrm{P}_{\text {tot }}$ | 250 | mW |
| $\mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=+125^{\circ} \mathrm{C}$ | $\mathrm{P}_{\text {tot }}$ | 150 | mW |
| Thermal resistance | $\mathrm{R}_{\text {thja }}$ | 160 | $\mathrm{~K} / \mathrm{W}$ |
| Junction temperature | $\mathrm{T}_{\mathrm{j}}$ | 150 | ${ }^{\circ} \mathrm{C}$ |
| Ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | -40 to +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -55 to +155 | ${ }^{\circ} \mathrm{C}$ |

## 7. Electrical Characteristics

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=-40$ to $+125^{\circ} \mathrm{C}$, reference pin is GND, $\mathrm{f}_{\text {intern }}=100 \mathrm{kHz}+50 \%-45 \%, \mathrm{f}_{\mathrm{WDC}}=10 \mathrm{kHz} \pm 10 \%, \mathrm{f}_{\mathrm{WDI}}=100 \mathrm{~Hz}$

| Parameters | Test Conditions | Symbol | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  |  |  |  |  |
| Operation range general |  | $\mathrm{V}_{\mathrm{S}}$ | 4.5 |  | 5.5 | V |
| Operation range reset |  | $\mathrm{V}_{\mathrm{S}}$ | 1.2 |  | 16.0 | V |
| Supply Current |  |  |  |  |  |  |
| Relay off | $\begin{aligned} & \mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{amb}}=+125^{\circ} \mathrm{C} \end{aligned}$ |  |  |  | 6 | mA |
| Relay on | $\begin{aligned} & \mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{amb}}=+125^{\circ} \mathrm{C} \end{aligned}$ |  |  |  | 15 | mA |

## Digital Input WDI

| Detection low |  |  | -0.2 |  | $0.2 \times \mathrm{V}_{\mathrm{S}}$ | V |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Detection high |  |  | $0.7 \times \mathrm{V}_{\mathrm{S}}$ |  | $\mathrm{V}_{\mathrm{S}}+0.5 \mathrm{~V}$ | V |
| Resistance to $\mathrm{V}_{\mathrm{S}}$ |  |  | 10 |  | 40 | $\mathrm{k} \Omega$ |
| Input current low | Input voltage $=0 \mathrm{~V}$ |  | 100 |  | 550 | $\mu \mathrm{~A}$ |
| Input current high | Input voltage $=\mathrm{V}_{\mathrm{S}}$ |  | -5 |  | +5 | $\mu \mathrm{~A}$ |
| Zener clamping voltage |  | $\mathrm{V}_{\text {ZwDI }}$ | 20 |  | 24 | V |

Digital Input RIN

| Detection low |  |  | -0.2 |  | $0.2 \times \mathrm{V}_{\mathrm{S}}$ | V |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Detection high |  |  | $0.7 \times \mathrm{V}_{\mathrm{S}}$ |  | $\mathrm{V}_{\mathrm{S}}+0.5 \mathrm{~V}$ | V |
| Resistance to GND |  |  | 10 |  | 40 | $\mathrm{k} \Omega$ |
| Input current low | Input voltage $=0 \mathrm{~V}$ |  | -5 |  | +5 | $\mu \mathrm{~A}$ |
| Input current high | Input voltage $=\mathrm{V}_{\mathrm{S}}$ |  | 100 |  | 550 | $\mu \mathrm{~A}$ |
| Zener clamping voltage |  | $\mathrm{V}_{\text {ZRIN }}$ | 20 |  | 24 | V |

## 7. Electrical Characteristics (Continued)

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=-40$ to $+125^{\circ} \mathrm{C}$, reference pin is GND, $\mathrm{f}_{\text {intern }}=100 \mathrm{kHz}+50 \%-45 \%, \mathrm{f}_{\mathrm{WDC}}=10 \mathrm{kHz} \pm 10 \%, \mathrm{f}_{\mathrm{WDI}}=100 \mathrm{~Hz}$

| Parameters | Test Conditions | Symbol | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Digital Output RESET with Internal Pull-up |  |  |  |  |  |  |
| Voltage high | Pull-up $=6 \mathrm{k} \Omega$ |  | $\begin{gathered} 0.7 \times \\ v_{S}+0.1 \end{gathered}$ |  | $\mathrm{V}_{\mathrm{S}}$ | V |
| Voltage low | $\begin{aligned} & \mathrm{I} \leq 1 \mathrm{~mA} \\ & 1.2 \mathrm{~V}<\mathrm{V}_{\mathrm{S}}<16 \mathrm{~V} \end{aligned}$ |  | 0 |  | 0.3 | V |
| Zener clamping voltage |  | $\mathrm{V}_{\text {ZRESET }}$ | 26 |  | 30 | V |
| Reset debounce time | Switch to low | $\mathrm{t}_{\text {deb }}$ | 120 | 320 | 500 | $\mu \mathrm{s}$ |
| Reset delay time | Switch back to high | $\mathrm{t}_{\text {del }}$ |  | 50 |  | ms |
| Digital Output ENABLE with Open Collector |  |  |  |  |  |  |
| Saturation voltage low | $\mathrm{I} \leq 8 \mathrm{~mA}$ |  | 0.01 |  | 0.5 | V |
| Zener clamping voltage |  | $\mathrm{V}_{\text {ZEN }}$ | 26 |  | 30 | V |
| Current limitation |  | $\mathrm{l}_{\text {lim }}$ | 8 |  |  | mA |
| Leakage current | $\begin{aligned} & \mathrm{V}_{\mathrm{EN}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{EN}}=16 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{EN}}=26 \mathrm{~V} \\ & \hline \end{aligned}$ | $\mathrm{I}_{\text {EN5 }}$ <br> $\mathrm{I}_{\text {EN16 }}$ <br> $\mathrm{I}_{\text {EN26 }}$ |  |  | $\begin{gathered} \hline 20 \\ 100 \\ 200 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Reset debounce time | Switch to low | $\mathrm{t}_{\text {deb }}$ | 120 | 320 | 500 | $\mu \mathrm{s}$ |
| Reset delay time | Switch back to high | $\mathrm{t}_{\text {del }}$ |  | 85 |  | ms |


| Relay Driver Output RELAY | $\mathrm{I} \leq 250 \mathrm{~mA}$ |  |  |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Saturation voltage | $\mathrm{I} \leq 130 \mathrm{~mA}$ | $\mathrm{~V}_{\text {Rsat }}$ |  |  | 0.5 |
| Maximum load current | $\mathrm{T}_{\mathrm{amb}}=-40$ to $+90^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {Rsat }}$ |  | V |  |
|  | $\mathrm{T}_{\mathrm{amb}}>90^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{R}}$ | 250 |  |  |
| Zener clamping voltage |  | $\mathrm{I}_{\mathrm{R}}$ | 200 |  | mA |
| Turn-off energy |  | $\mathrm{V}_{\mathrm{ZR}}$ | 26 |  | 30 |
| Leakage current |  |  | 30 |  | V |

## Reset and $\mathbf{V}_{\mathbf{S}}$ Control

| Lower reset level |  | $\mathrm{V}_{\mathrm{S}}$ | 4.5 |  | 4.7 | V |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| Upper reset level |  | $\mathrm{V}_{\mathrm{S}}$ | 5.35 |  | 5.6 | V |
| Hysteresis |  |  | 25 |  | 100 | mV |
| Reset debounce time |  |  | 120 | 320 | 500 | $\mu \mathrm{~s}$ |
| Reset delay |  |  | 20 | 50 | 80 | ms |
| RCO |  |  |  |  |  |  |

RC Oscillator WDC

| Oscillator frequency | $R_{\mathrm{OSC}}=39 \mathrm{k} \Omega$, <br> $\mathrm{C}_{\mathrm{OSC}}=3.3 \mathrm{nF}$ | $\mathrm{f}_{\mathrm{WDC}}$ | 9 | 10 | 11 |
| :--- | :--- | :--- | :--- | :--- | :--- |
| kHz |  |  |  |  |  |

## Watchdog Timing

| Power-on-reset prolongation time |  | $\mathrm{t}_{\mathrm{POR}}$ | 34.3 |  | 103.1 |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Detection time for <br> RC oscillator fault | $\mathrm{V}_{\mathrm{RC}}=$ constant | $\mathrm{t}_{\mathrm{RC} \text { error }}$ | 81.9 | ms |  |
| Time interval for over-/undervoltage <br> detection |  | $\mathrm{t}_{\mathrm{D}, \mathrm{Ouv}}$ | 0.16 | 246 | ms |
| Reaction time of RESET output <br> over/undervoltage |  | $\mathrm{t}_{\mathrm{R}, \mathrm{OUV}}$ | 0.187 | 0.64 | ms |

## 7. Electrical Characteristics (Continued)

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=-40$ to $+125^{\circ} \mathrm{C}$, reference pin is GND, $\mathrm{f}_{\text {intern }}=100 \mathrm{kHz}+50 \%-45 \%, \mathrm{f}_{\mathrm{WDC}}=10 \mathrm{kHz} \pm 10 \%, \mathrm{f}_{\mathrm{WDI}}=100 \mathrm{~Hz}$

| Parameters | Test Conditions | Symbol | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Nominal frequency for WDI | $\mathrm{f}_{\mathrm{RC}}=100 \times \mathrm{f}_{\mathrm{WDI}}$ | $\mathrm{f}_{\text {WDI }}$ | 10 |  | 130 | Hz |
| Nominal frequency for WDC | $\mathrm{f}_{\mathrm{WDI}}=1 / 100 \times \mathrm{f}_{\mathrm{WDC}}$ | $\mathrm{f}_{\mathrm{wDC}}$ | 1 |  | 13 | kHz |
| Minimum pulse duration for a securely WDI input pulse detection |  | $t_{\text {P,WDI }}$ | 182 |  |  | $\mu \mathrm{s}$ |
| Frequency range for a correct WDI signal |  | $\mathrm{f}_{\text {WDI }}$ | 64.7 |  | 112.5 | Hz |
| Number of incorrect WDI trigger counts for locking the outputs |  | $\mathrm{n}_{\text {lock }}$ |  | 3 |  |  |
| Number of correct WDI trigger counts for releasing the outputs |  | $\mathrm{n}_{\text {release }}$ |  | 3 |  |  |
| Detection time for a stucked WDI signal | $\mathrm{V}_{\mathrm{WDI}}=$ constant | $\mathrm{t}_{\text {WDIerror }}$ | 24.5 |  | 25.5 | ms |
| Watchdog Timing Relative to $\mathrm{f}_{\text {wDC }}$ |  |  |  |  |  |  |
| Minimum pulse duration for a securely WDI input pulse detection |  |  |  | 2 |  | Cycles |
| Frequency range for a correct WDI signal |  |  | 80 |  | 169 | Cycles |
| Hysteresis range at the WDI ok margins |  |  |  | 1 |  | Cycle |
| Detection time for a dropped out WDI signal | $\mathrm{V}_{\text {WDI }}=$ constant |  | 250 |  | 251 | Cycles |

## 8. Protection against Transient Voltages According to ISO TR 7637-3 Level 4 (Except Pulse 5)

| Pulse | Voltage | Source <br> Resistance <br>  <br> $(1)$ | Rise Time | Duration | Amount |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | -110 V | 10 | $100 \mathrm{~V} / \mathrm{s}$ | 2 ms | 15.000 |
| 2 | +110 V | 10 | $100 \mathrm{~V} / \mathrm{s}$ | 0.05 ms | 15.000 |
| 3 a | -160 V | 50 | $30 \mathrm{~V} / \mathrm{ns}$ | 0.1 s | 1 h |
| 3 b | +150 V | 50 | $20 \mathrm{~V} / \mathrm{ns}$ | 0.1 s | 1 h |
| 5 | 40 V | 2 | $10 \mathrm{~V} / \mathrm{ms}$ | 250 ms | 20 |

Note: 1. Relay driver: relay coil with $R_{\text {min }}=70 \Omega$ to be added

## 9. Timing Diagrams

Figure 9-1. Watchdog in Too-fast Condition


Figure 9-2. Watchdog in Too-slow Condition


Figure 9-3. Overvoltage Condition


Figure 9-4. Undervoltage Condition


Figure 9-5. Application Circuit


## 10. Ordering Information

| Extended Type Number | Package | Remarks |
| :--- | :---: | :--- |
| U6808B-MFPY | SO8 | Tube, Pb-free |
| U6808B-MFPG3Y | SO8 | Taped and reeled, Pb-free |

## 11. Package Information



## 12. Revision History

Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document.

| Revision No. | History |
| :--- | :--- |
| 4707B-AUTO-10/05 | • Put datasheet in a new template |
|  | • Pb-free logo on page 1 added |
|  |  |
|  | • Table "Ordering Information" on page 13 changed |

## Atmel Corporation

2325 Orchard Parkway
San Jose, CA 95131, USA
Tel: 1(408) 441-0311
Fax: 1(408) 487-2600

## Regional Headquarters

Europe<br>Atmel Sarl<br>Route des Arsenaux 41<br>Case Postale 80<br>$\mathrm{CH}-1705$ Fribourg<br>Switzerland<br>Tel: (41) 26-426-5555<br>Fax: (41) 26-426-5500

Asia
Room 1219
Chinachem Golden Plaza
77 Mody Road Tsimshatsui
East Kowloon
Hong Kong
Tel: (852) 2721-9778
Fax: (852) 2722-1369
Japan
9F, Tonetsu Shinkawa Bldg.
1-24-8 Shinkawa
Chuo-ku, Tokyo 104-0033
Japan
Tel: (81) 3-3523-3551
Fax: (81) 3-3523-7581

## Atmel Operations

Memory<br>2325 Orchard Parkway<br>San Jose, CA 95131, USA<br>Tel: 1(408) 441-0311<br>Fax: 1(408) 436-4314

## Microcontrollers

2325 Orchard Parkway
San Jose, CA 95131, USA
Tel: 1(408) 441-0311
Fax: 1(408) 436-4314
La Chantrerie
BP 70602
44306 Nantes Cedex 3, France
Tel: (33) 2-40-18-18-18
Fax: (33) 2-40-18-19-60
ASIC/ASSP/Smart Cards
Zone Industrielle
13106 Rousset Cedex, France
Tel: (33) 4-42-53-60-00
Fax: (33) 4-42-53-60-01
1150 East Cheyenne Mtn. Blvd.
Colorado Springs, CO 80906, USA
Tel: 1(719) 576-3300
Fax: 1(719) 540-1759
Scottish Enterprise Technology Park
Maxwell Building
East Kilbride G75 0QR, Scotland
Tel: (44) 1355-803-000
Fax: (44) 1355-242-743

## RF/Automotive

Theresienstrasse 2
Postfach 3535
74025 Heilbronn, Germany
Tel: (49) 71-31-67-0
Fax: (49) 71-31-67-2340
1150 East Cheyenne Mtn. Blvd.
Colorado Springs, CO 80906, USA
Tel: 1(719) 576-3300
Fax: 1(719) 540-1759
Biometrics/Imaging/Hi-Rel MPU/
High Speed Converters/RF Datacom Avenue de Rochepleine
BP 123
38521 Saint-Egreve Cedex, France
Tel: (33) 4-76-58-30-00
Fax: (33) 4-76-58-34-80

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.
© Atmel Corporation 2005. All rights reserved. Atmel ${ }^{\circledR}$, logo and combinations thereof, Everywhere You Are ${ }^{\circledR}$ and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

