

# L2293Q

Push-pull four channel driver with diodes

### Features

- 600 mA output current capability per channel
- 1.2 A peak output current (non repetitive) per channel
- Enable facility
- Overtemperature protection
- Logical "0" input voltage up to 1.5 V (high noise immunity)
- Internal clamp diodes

### Description

The device is a monolithic integrated high voltage, high current four channel driver designed to accept standard DTL or TTL logic levels and drive inductive loads (such as relays solenoides, DC and stepping motors) and switching power transistors.



To simplify use as two bridges each pair of channels is equipped with an enable input. A separate supply input is provided for the logic, allowing operation at a lower voltage and internal clamp diodes are included.

This device is suitable for use in switching applications at frequencies up to 50 kHz.

The L2293Q is assembled in a VFQFPN-32L 5x5 package which has exposed pad available for heatsinking.

#### Figure 1. Block diagram



| August | 2009   |
|--------|--------|
| Augusi | . 2003 |

# Contents

| 1 | Electrical data 3              |
|---|--------------------------------|
|   | 1.1 Absolute maximum ratings 3 |
|   | 1.2 Recommended conditions 3   |
|   | 1.3 Thermal data 4             |
| 2 | Pin connection                 |
| 3 | Electrical characteristics7    |
| 4 | Package mechanical data 9      |
| 5 | Order codes                    |
| 6 | Revision history12             |



## 1 Electrical data

## 1.1 Absolute maximum ratings

| Symbol           | Parameter                                            | Value       | Unit |
|------------------|------------------------------------------------------|-------------|------|
| V <sub>S</sub>   | Supply voltage                                       | 36          | V    |
| $V_{SS}$         | Logic supply voltage                                 | 36          | V    |
| Vi               | Input voltage                                        | 7           | V    |
| V <sub>en</sub>  | Enable voltage                                       | 7           | V    |
| Ι <sub>ο</sub>   | Peak output current (100 $\mu$ s non repetitive)     | 1.2         | А    |
| P <sub>tot</sub> | Total power dissipation at T <sub>pins</sub> = 90 °C | 4           | W    |
| Τ <sub>J</sub>   | Junction temperature                                 | 150         | °C   |
| T <sub>STG</sub> | Storage temperature                                  | – 40 to 150 | °C   |

### Table 1. Absolute maximum ratings

### 1.2 Recommended conditions

#### Table 2. Recommended conditions

| Symbol          | N Baramatar          |                    | Parameter |     |      |  | Unit |  |
|-----------------|----------------------|--------------------|-----------|-----|------|--|------|--|
| Symbol          | Falameter            | Min                | Тур       | Max | Onit |  |      |  |
| V <sub>S</sub>  | Supply voltage       | $V_{SS}$           |           | 36  | V    |  |      |  |
| V <sub>SS</sub> | Logic supply voltage | 2.8 <sup>(1)</sup> |           | 36  | V    |  |      |  |
| Τ <sub>J</sub>  | Junction temperature | -20 (1)            |           | 125 | °C   |  |      |  |

1. See Figure 2



### 1.3 Thermal data

### Figure 2. Typical minimum logic supply voltage vs junction temperature



#### Table 3.Thermal data

| Symbol              | Parameter                                    | Value | Unit |
|---------------------|----------------------------------------------|-------|------|
| R <sub>th(JA)</sub> | Thermal resistance junction-ambient max. (1) | 42    | °C/W |

 Mounted on a double-layer FR4 PCB with a dissipating copper surface of 0.5 cm<sup>2</sup> on the top side plus 6 cm<sup>2</sup> ground layer connected through 18 via holes (9 below the IC).



#### 2 **Pin connection**



#### Figure 2. Pin connection (top view)

Note:

NC<sup>(1)</sup> These NC pins are connected to the exposed PAD. The exposed PAD must be connected to GND pins.  $NC^{(2)}$  These NC pins can be connected to GND pins and exposed PAD.

Recommended PCB layout for R<sub>th(JA)</sub> optimization Figure 3.





| Pin n°                       | Name            | Туре | Function                                                                                                                      |
|------------------------------|-----------------|------|-------------------------------------------------------------------------------------------------------------------------------|
| 1, 18, 19, 20,<br>21, 22, 23 | NC              |      | Not connected                                                                                                                 |
| 2, 3, 4, 5, 6, 7,            | NC              |      | Pins connected to the exposed PAD                                                                                             |
| 8, 9, 17, 24, 28,<br>32      | GND             |      | Ground                                                                                                                        |
| 10                           | OUTPUT2         | 0    | Output 2                                                                                                                      |
| 11                           | INPUT2          | Ι    | Input 2                                                                                                                       |
| 12, 13                       | V <sub>S</sub>  |      | Supply voltage for the power output stages. A non-inductive 100 nF capacitor must be connected between these pins and ground. |
| 14                           | ENABLE2         | I    | Enable 2 input, the LOW state disables the Output 3 and Output 4.                                                             |
| 15                           | INPUT3          | Ι    | Input 3                                                                                                                       |
| 16                           | OUTPUT3         | 0    | Output 3                                                                                                                      |
| 25                           | OUTPUT4         | 0    | Output 4                                                                                                                      |
| 26                           | INPUT4          | Ι    | Input 4                                                                                                                       |
| 27                           | V <sub>SS</sub> |      | Supply voltage for the logic blocks. A 100 nF capacitor must be connected between this pin and ground.                        |
| 29                           | ENABLE1         | Ι    | Enable 1 input, the LOW state disables the output 1 and Output 2.                                                             |
| 30                           | INPUT1          | Ι    | Input 1                                                                                                                       |
| 31                           | OUTPUT1         | 0    | Output 1                                                                                                                      |

Table 4.Pin description



## **3 Electrical characteristics**

For each channel, V\_S = 24 V, V\_{SS} = 5 V,  $T_A$  = 25 °C, unless otherwise specified.

| Symbol                | Pin               | Parameter                               | Test condition                            | Min   | Тур  | Max      | Unit       |
|-----------------------|-------------------|-----------------------------------------|-------------------------------------------|-------|------|----------|------------|
|                       |                   |                                         | $V_i = L; I_0 = 0; V_{en} = H$            |       | 2    | 6        | mA         |
| ۱ <sub>S</sub>        | 12,13             | Total quiescent supply current          | $V_i = H; I_O = 0; V_{en} = H$            |       | 16   | 24       | mA         |
|                       |                   |                                         | V <sub>en</sub> = L                       |       |      | 4        | mA         |
|                       | 27                |                                         | $V_i = L; I_O = 0; V_{en} = H$            |       | 44   | 60       | mA         |
| I <sub>SS</sub>       |                   | Total quiescent logic supply<br>current | $V_i = H; I_O = 0; V_{en} = H$            |       | 16   | 22       | mA         |
|                       |                   |                                         | V <sub>en</sub> = L                       |       | 16   | 24       | mA         |
| V <sub>IL</sub>       | 11, 15,<br>26, 30 | Input low voltage                       |                                           | - 0.3 |      | 1.5      | v          |
| V <sub>IH</sub>       | 11, 15,           |                                         | $V_{SS} \le 7 V$                          | 2.3   |      | $V_{SS}$ | V          |
| IH                    | 26, 30            | Input high voltage                      | V <sub>SS</sub> > 7 V                     | 2.3   |      | 7        | V          |
| Ι <sub>ΙL</sub>       | 11, 15,<br>26, 30 | Low voltage input current               | V <sub>IL</sub> = 1.5 V                   |       |      | - 10     | μA         |
| IIH                   | 11, 15,<br>26, 30 | High voltage input current              | $2.3~V \leq V_{IH} \leq V_{SS} - 0.6~V$   |       | 30   | 100      | μ <b>A</b> |
| V <sub>en L</sub>     | 14, 29            | Enable low voltage                      |                                           | - 0.3 |      | 1.5      | V          |
| V                     | 14 00             | Enchle high voltage                     | $V_{SS} \le 7 V$                          | 2.3   |      | $V_{SS}$ | V          |
| V <sub>en H</sub>     | 14, 29            | Enable high voltage                     | V <sub>SS</sub> > 7 V                     | 2.3   |      | 7        | V          |
| I <sub>en L</sub>     | 14, 29            | Low voltage enable current              | V <sub>en L</sub> = 1.5 V                 |       | - 30 | - 100    | μA         |
| I <sub>en H</sub>     | 14, 29            | High voltage enable current             | $2.3~V \leq V_{en~H} \leq V_{SS} - 0.6~V$ |       |      | ± 10     | μA         |
| V <sub>CE(sat)H</sub> | 10, 16,<br>25, 31 | Source output saturation voltage        | I <sub>O</sub> = - 0.6 A                  |       | 1.4  | 1.8      | v          |
| V <sub>CE(sat)L</sub> | 10, 16,<br>25, 31 | Sink output saturation voltage          | I <sub>O</sub> = + 0.6 A                  |       | 1.2  | 1.8      | v          |
| V <sub>F</sub>        |                   | Clamp diode forward voltage             | I <sub>O</sub> = 600 nA                   |       | 1.3  |          | V          |

 Table 5.
 Electrical characteristics



 $V_S$  = 24 V,  $V_{SS}$  = 5 V,  $T_A$  = 25 °C, unless otherwise specified.

| Table 6. | AC operation |
|----------|--------------|
|          |              |

| Symbol           | Parameter                     | Test condition                           | Min | Тур | Max | Unit |
|------------------|-------------------------------|------------------------------------------|-----|-----|-----|------|
| tr               | Rise time <sup>(1)</sup>      | 0.1 to 0.9 V <sub>O</sub>                |     | 250 |     | ns   |
| t <sub>f</sub>   | Fall time <sup>(1)</sup>      | 0.9 to 0.1 V <sub>O</sub>                |     | 250 |     | ns   |
| t <sub>on</sub>  | Turn-on delay <sup>(1)</sup>  | 0.5 V <sub>i</sub> to 0.5 V <sub>O</sub> |     | 750 |     | ns   |
| t <sub>off</sub> | Turn-off delay <sup>(1)</sup> | 0.5 $V_i$ to 0.5 $V_O$                   |     | 200 |     | ns   |

1. See Figure 4





### Table 7.Truth table (one channel)

| Input | Enable <sup>(1)</sup> | Output           |
|-------|-----------------------|------------------|
| Н     | Н                     | Н                |
| L     | н                     | L                |
| Н     | L                     | Z <sup>(2)</sup> |
| L     | L                     | Z <sup>(2)</sup> |

1. Relative to the considered channel

2. Z = High output impedance



### 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

| Dim  |       | Databook (mm) |       |
|------|-------|---------------|-------|
| Dim. | Min   | Тур           | Мах   |
| А    | 0.80  | 0.85          | 0.95  |
| b    | 0.18  | 0.25          | 0.30  |
| b1   | 0.165 | 0.175         | 0.185 |
| D    | 4.85  | 5.00          | 5.15  |
| D2   | 3.00  | 3.10          | 3.20  |
| D3   | 1.10  | 1.20          | 1.30  |
| E    | 4.85  | 5.00          | 5.15  |
| E2   | 4.20  | 4.30          | 4.40  |
| E3   | 0.60  | 0.70          | 0.80  |
| е    |       | 0.50          |       |
| L    | 0.30  | 0.40          | 0.50  |
| ddd  |       |               | 0.08  |

Table 8. VFQFPN 5x5x1.0 32L pitch 0.50

Note:

1

VFQFPN stands for thermally enhanced very thin profile fine pitch quad flat package no lead. Very thin profile: 0.80 < A  $\leq$  1.00 mm.

2 Details of terminal 1 are optional but must be located on the top surface of the package by using either a mold or marked features.







10/13



# 5 Order codes

#### Table 9. Order code

| Order code | Package            | Packaging |
|------------|--------------------|-----------|
| L2293Q     | VFQFPN 5x5x1.0 32L | Tube      |



# 6 Revision history

### Table 10. Document revision history

| Date        | Revision | Changes                          |
|-------------|----------|----------------------------------|
| 10-Jul-2008 | 1        | First release                    |
| 26-Feb-2009 | 2        | Updated Table 3 on page 4        |
| 12-Aug-2009 | 3        | Updated description in coverpage |

12/13



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2009 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

