## FAIRCHILD

SEMICONDUCTOR

## CD4541BC Programmable Timer

#### **General Description**

The CD4541BC Programmable Timer is designed with a 16-stage binary counter, an integrated oscillator for use with an external capacitor and two resistors, output control logic, and a special power-on reset circuit. The special features of the power-on reset circuit are first, no additional static power consumption and second, the part functions across the full voltage range (3V–15V) whether power-on reset is enabled or disabled.

Timing and the counter are initialized by turning on power, if the power-on reset is enabled. When the power is already on, an external reset pulse will also initialize the timing and counter. After either reset is accomplished, the oscillator frequency is determined by the external RC network. The 16-stage counter divides the oscillator frequency by any of 4 digitally controlled division ratios.

#### Features

- Available division ratios  $2^8$ ,  $2^{10}$ ,  $2^{13}$ , or  $2^{16}$
- Increments on positive edge clock transitions
- Built-in low power RC oscillator (±2% accuracy over temperature range and ±10% supply and ±3% over processing @ <10 kHz)</p>

October 1987

Revised May 2002

- Oscillator frequency range ≈ DC to 100 kHz
- Oscillator may be bypassed if external clock is available (apply external clock to pin 3)
- Automatic reset initializes all counters when power turns on
- External master reset totally independent of automatic reset operation
- Operates at 2<sup>n</sup> frequency divider or single transition timer
- Q/Q select provides output logic level flexibility
- Reset (auto or master) disables oscillator during resetting to provide no active power dissipation
- Clock conditioning circuit permits operation with very slow clock rise and fall times
- Wide supply voltage range—3.0V to 15V
- High noise immunity—0.45 V<sub>DD</sub> (typ.)
- 5V–10V–15V parameter ratings
- Symmetrical output characteristics
- Maximum input leakage 1 µA at 15V over full temperature range
- High output drive (pin 8) min. one TTL load

#### **Ordering Code:**

| Order Number           | Package Number            | Package Description                                                          |
|------------------------|---------------------------|------------------------------------------------------------------------------|
| CD4541BCM              | M14A                      | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| CD4541BCN              | N14A                      | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |
| Devices also evoilable | in Tone and Deal Creatify | by opponding the suffix letter "V" to the ordering code                      |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### **Connection Diagram** Rtc VDD Ctc в Rs 12 Δ N.C. N.C. MODE AR 0/0 Select MR Vss ۵ N.C.-Not connected Top View

© 2002 Fairchild Semiconductor Corporation DS006001

CD4541BC

#### Truth Table

| Pin | State                               |                                      |  |  |  |  |
|-----|-------------------------------------|--------------------------------------|--|--|--|--|
|     | 0                                   | 1                                    |  |  |  |  |
| 5   | Auto Reset Operating                | Auto Reset Disabled                  |  |  |  |  |
| 6   | Timer Operational                   | Master Reset On                      |  |  |  |  |
| 9   | Output Initially Low<br>after Reset | Output Initially High<br>after Reset |  |  |  |  |
| 10  | Single Cycle Mode                   | Recycle Mode                         |  |  |  |  |

#### **Operating Characteristics**

With Auto Reset pin set to a "0" the counter circuit is initialized by turning on power. Or with power already on, the counter circuit is reset when the Master Reset pin is set to a "1". Both types of reset will result in synchronously resetting all counter stages independent of counter state.

The RC oscillator frequency is determined by the external RC network, i.e.:

$$f = \frac{1}{2.3 R_{tc}C_{tc}} if (1 \text{ kHz} \le f \le 100 \text{ kHz})$$

and  $R_S \approx 2~R_{tc}$  where  $R_S \geq 10~k\Omega$ 

The time select inputs (A and B) provide a two-bit address to output any one of four counter stages  $(2^8, 2^{10}, 2^{13}, and 2^{16})$ . The  $2^n$  counts as shown in the Division Ratio Table represent the Q output of the Nth stage of the counter. When A is "1",  $2^{16}$  is selected for both states of B.

#### **Division Ratio Table**

| A | В | Number of<br>Counter Stages<br>n | Count<br>2 <sup>n</sup> |
|---|---|----------------------------------|-------------------------|
| 0 | 0 | 13                               | 8192                    |
| 0 | 1 | 10                               | 1024                    |
| 1 | 0 | 8                                | 256                     |
| 1 | 1 | 16                               | 65536                   |

However, when B is "0", normal counting is interrupted and the 9th counter stage receives its clock directly from the oscillator (i.e., effectively outputting  $2^{8}$ ).

The  $Q/\overline{Q}$  select output control pin provides for a choice of output level. When the counter is in a reset condition and  $Q/\overline{Q}$  select pin is set to a "0" the Q output is a "0". Correspondingly, when  $Q/\overline{Q}$  select pin is set to a "1" the Q output is a "1".

When the mode control pin is set to a "1", the selected count is continually transmitted to the output. But, with mode pin "0" and after a reset condition the RS flip-flop resets (see Logic Diagram), counting commences and after  $2^{n-1}$  counts the RS flip-flop sets which causes the output to change state. Hence, after another  $2^{n-1}$  counts the output will not change. Thus, a Master Reset pulse must be applied or a change in the mode pin level is required to reset the single cycle operation.





3

CD4541BC

#### Absolute Maximum Ratings(Note 1) (Note 2)

| -0.5V to +18V                     |
|-----------------------------------|
| –0.5V to $V_{DD}$ +0.5V           |
| $-65^{\circ}C$ to $+150^{\circ}C$ |
|                                   |
| 700 mW                            |
| 500 mW                            |
|                                   |
| 260°C                             |
|                                   |

# Recommended Operating Conditions (Note 2)

| Supply Voltage (V <sub>DD</sub> ) | 3V to 15V            |
|-----------------------------------|----------------------|
| Input Voltage (V <sub>IN</sub> )  | 0 to V <sub>DD</sub> |
| Operating Temperature Range       | -55°C to +125°C      |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2:  $V_{SS} = 0V$  unless otherwise specified.

### DC Electrical Characteristics (Note 2)

| Symbol            | Parameter                 | Conditions                                      | -5    | –55°C |       | +25°C             |      | +125°C |      | Units |  |
|-------------------|---------------------------|-------------------------------------------------|-------|-------|-------|-------------------|------|--------|------|-------|--|
|                   | Parameter                 | Conditions                                      |       | Max   | Min   | Тур               | Max  | Min    | Max  | Units |  |
| I <sub>DD</sub>   | Quiescent Device Current  | $V_{DD} = 5V$ , $V_{IN} = V_{DD}$ or $V_{SS}$   |       | 5     |       | 0.005             | 5    |        | 150  |       |  |
|                   |                           | $V_{DD} = 10V$ , $V_{IN} = V_{DD}$ or $V_{SS}$  |       | 10    |       | 0.010             | 10   |        | 300  | μA    |  |
|                   |                           | $V_{DD}$ = 15V, $V_{IN}$ = $V_{DD}$ or $V_{SS}$ |       | 20    |       | 0.015             | 20   |        | 600  |       |  |
| V <sub>OL</sub> L | LOW Level Output Voltage  | $V_{DD} = 5V$                                   |       | 0.05  |       | 0                 | 0.05 |        | 0.05 |       |  |
|                   |                           | $V_{DD} = 10V   I_O  < 1\mu A$                  |       | 0.05  |       | 0                 | 0.05 |        | 0.05 | V     |  |
|                   |                           | $V_{DD} = 15V$                                  |       | 0.05  |       | 0                 | 0.05 |        | 0.05 |       |  |
| V <sub>ОН</sub>   | HIGH Level Output Voltage | $V_{DD} = 5V$                                   | 4.95  |       | 4.95  | 5                 |      | 4.95   |      |       |  |
|                   |                           | $V_{DD}=10V   I_O <1 \ \mu A$                   | 9.95  |       | 9.95  | 10                |      | 9.95   |      | V     |  |
|                   |                           | $V_{DD} = 15V$                                  | 14.95 |       | 14.95 | 15                |      | 14.95  |      |       |  |
| V <sub>IL</sub>   | LOW Level Input Voltage   | $V_{DD} = 5V, V_{O} = 0.5V \text{ or } 4.5V$    |       | 1.5   |       | 2                 | 1.5  |        | 1.5  |       |  |
|                   |                           | $V_{DD} = 10V$ , $V_O = 1.0V$ or 9.0V           |       | 3.0   |       | 4                 | 3.0  |        | 3.0  | V     |  |
|                   |                           | $V_{DD}$ = 15V, $V_O$ = 1.5V or 13.5V           |       | 4.0   |       | 6                 | 4.0  |        | 4.0  |       |  |
| V <sub>IH</sub>   | HIGH Level Input Voltage  | $V_{DD} = 5V, V_{O} = 0.5V \text{ or } 4.5V$    | 3.5   |       | 3.5   | 3                 |      | 3.5    |      |       |  |
|                   |                           | $V_{DD} = 10V$ , $V_O = 1.0V$ or 9.0V           | 7.0   |       | 7.0   | 6                 |      | 7.0    |      | V     |  |
|                   |                           | $V_{DD}$ = 15V, $V_O$ = 1.5V or 13.5V           | 11.0  |       | 11.0  | 9                 |      | 11.0   |      |       |  |
| I <sub>OL</sub>   | LOW Level Output Current  | $V_{DD} = 5V, V_{O} = 0.4V$                     | 2.85  |       | 2.27  | 3.6               |      | 1.6    |      |       |  |
|                   | (Note 3)                  | $V_{DD} = 10V, V_{O} = 0.5V$                    | 4.16  |       | 4.0   | 9.0               |      | 2.8    |      | mA    |  |
|                   |                           | $V_{DD} = 15V, V_{O} = 1.5V$                    | 19.3  |       | 15.6  | 34.0              |      | 10.9   |      |       |  |
| I <sub>ОН</sub>   | HIGH Level Output Current | $V_{DD} = 5V, V_{O} = 2.5V$                     | 7.96  |       | 6.42  | 130               |      | 4.49   |      |       |  |
|                   | (Note 3)                  | $V_{DD} = 10V, V_{O} = 9.5V$                    | 4.19  |       | 3.38  | 8.0               |      | 2.37   |      | mA    |  |
|                   |                           | $V_{DD} = 15V, V_{O} = 13.5V$                   | 16.3  |       | 13.2  | 30.0              |      | 9.24   |      |       |  |
| I <sub>IN</sub>   | Input Current             | $V_{DD} = 15V, V_{IN} = 0V$                     |       | -0.1  |       | -10 <sup>-5</sup> | -0.1 |        | -1.0 | μA    |  |
|                   |                           | V <sub>DD</sub> = 15V, V <sub>IN</sub> = 15V    |       | 0.1   |       | 10 <sup>-5</sup>  | 0.1  |        | 1.0  | μΛ    |  |

Note 3:  $I_{OH}$  and  $I_{OL}$  are tested one output at a time.

| Symbol                              | Parameter                              | Conditions     | Min | Тур | Max | Units |
|-------------------------------------|----------------------------------------|----------------|-----|-----|-----|-------|
| t <sub>TLH</sub>                    | Output Rise Time                       | $V_{DD} = 5V$  |     | 50  | 200 |       |
|                                     |                                        | $V_{DD} = 10V$ |     | 30  | 100 | ns    |
|                                     |                                        | $V_{DD} = 15V$ |     | 25  | 80  |       |
| t <sub>THL</sub>                    | Output Fall Time                       | $V_{DD} = 5V$  |     | 50  | 200 |       |
|                                     |                                        | $V_{DD} = 10V$ |     | 30  | 100 | ns    |
|                                     |                                        | $V_{DD} = 15V$ |     | 25  | 80  |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Turn-Off, Turn-On Propagation Delay,   | $V_{DD} = 5V$  |     | 1.8 | 4.0 |       |
|                                     | Clock to Q (2 <sup>8</sup> Output)     | $V_{DD} = 10V$ |     | 0.6 | 1.5 | μs    |
|                                     |                                        | $V_{DD} = 15V$ |     | 0.4 | 1.0 |       |
| t <sub>PHL,</sub> t <sub>PLH</sub>  | Turn-On, Turn-Off Propagation Delay,   | $V_{DD} = 5V$  |     | 3.2 | 8.0 |       |
|                                     | Clock to Q (2 <sup>16</sup> Output)    | $V_{DD} = 10V$ |     | 1.5 | 3.0 | μs    |
|                                     |                                        | $V_{DD} = 15V$ |     | 1.0 | 2.0 |       |
| t <sub>WH(CL)</sub>                 | Clock Pulse Width                      | $V_{DD} = 5V$  | 400 | 200 |     |       |
|                                     |                                        | $V_{DD} = 10V$ | 200 | 100 |     | ns    |
|                                     |                                        | $V_{DD} = 15V$ | 150 | 70  |     |       |
| f <sub>CL</sub>                     | Clock Pulse Frequency                  | $V_{DD} = 5V$  |     | 2.5 | 1.0 |       |
|                                     |                                        | $V_{DD} = 10V$ |     | 6.0 | 3.0 | MHz   |
|                                     |                                        | $V_{DD} = 15V$ |     | 8.5 | 4.0 |       |
| t <sub>WH(R)</sub>                  | MR Pulse Width                         | $V_{DD} = 5V$  | 400 | 170 |     |       |
|                                     |                                        | $V_{DD} = 10V$ | 200 | 75  |     | ns    |
|                                     |                                        | $V_{DD} = 15V$ | 150 | 50  |     |       |
| Cl                                  | Average Input Capacitance              | Any Input      |     | 5.0 | 7.5 | pF    |
| C <sub>PD</sub>                     | Power Dissipation Capacitance (Note 5) |                |     | 100 |     | pF    |

Note 4: AC Parameters are guaranteed by DC correlated testing.

Note 5: C<sub>PD</sub> determines the no load AC power consumption of any CMOS device. For complete explanation, see Family Characteristics application note: AN-90.







www.fairchildsemi.com

8