| LTR                                                                                            |                                                                             |                                         |                      |                                          |                                                       | ı                | REVISI    | ONS               |                            |                         |                                                 |                                        |               |                         |                       |                   |          |          |
|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------|----------------------|------------------------------------------|-------------------------------------------------------|------------------|-----------|-------------------|----------------------------|-------------------------|-------------------------------------------------|----------------------------------------|---------------|-------------------------|-----------------------|-------------------|----------|----------|
|                                                                                                |                                                                             |                                         |                      | DES                                      | SCRIPTIO                                              | N                |           |                   |                            |                         | DA                                              | DATE (YR-MO-DA)                        |               | DA)                     | APPROVED              |                   |          |          |
| А                                                                                              | Add de                                                                      | evice types (<br>al changes t           | 03 and 0<br>hrougho  | 4. Add v                                 | endor CAC                                             | SE 012           | 95. Te    | echnical and      |                            |                         |                                                 | 91-02-26                               |               | M. A. Frye              |                       |                   |          |          |
| В                                                                                              | Correct<br>MIL-PF                                                           | et title to acc                         | urately d            | lescribe d                               | levices. U                                            | pdate b          | ooilerpla | ate to            | <b>;</b>                   |                         | 06-08-09                                        |                                        |               |                         | Thomas M. Hess        |                   |          |          |
| С                                                                                              |                                                                             | et footnote 3                           |                      |                                          |                                                       |                  | -         | 06-12-20          |                            |                         |                                                 | Thomas M. Hess                         |               |                         |                       |                   |          |          |
|                                                                                                |                                                                             |                                         |                      |                                          |                                                       |                  |           |                   |                            |                         |                                                 |                                        |               |                         |                       |                   |          |          |
|                                                                                                |                                                                             |                                         |                      |                                          |                                                       |                  |           |                   |                            |                         |                                                 |                                        |               |                         |                       |                   |          |          |
| DEV/                                                                                           | <del>                                     </del>                            |                                         | 1                    |                                          |                                                       | 1                |           | <u> </u>          |                            |                         |                                                 | <u> </u>                               | 1             |                         | 1                     | <u> </u>          | <u> </u> | <u> </u> |
| REV                                                                                            |                                                                             |                                         |                      |                                          |                                                       |                  |           |                   |                            |                         |                                                 |                                        |               |                         |                       |                   |          |          |
| SHEET                                                                                          |                                                                             |                                         |                      |                                          |                                                       |                  |           |                   |                            |                         |                                                 |                                        |               |                         |                       |                   |          |          |
| SHEET                                                                                          |                                                                             |                                         |                      |                                          |                                                       |                  |           |                   |                            |                         |                                                 |                                        |               |                         |                       |                   |          |          |
| SHEET                                                                                          | S                                                                           |                                         | REV                  |                                          | C                                                     | В                | В         | В                 | В                          | C                       | В                                               | В                                      | В             | В                       | В                     | В                 |          |          |
| SHEET<br>REV<br>SHEET                                                                          |                                                                             |                                         | REV                  |                                          | C 1                                                   | B 2              | B 3       | B 4               | B 5                        | C 6                     | B 7                                             | B 8                                    | B 9           | B 10                    | B 11                  | B 12              |          |          |
| SHEET REV SHEET REV STATUS OF SHEETS                                                           |                                                                             |                                         | SHEE                 |                                          | 1                                                     | 1                |           |                   |                            |                         |                                                 |                                        |               |                         | <u> </u>              |                   |          |          |
| SHEET REV SHEET REV STATUS                                                                     |                                                                             |                                         | SHEE                 | ET<br>PARED B                            | 1                                                     | 2                |           |                   |                            |                         |                                                 |                                        |               |                         | <u> </u>              |                   |          |          |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A                                                  |                                                                             |                                         | SHEE                 | ET<br>PARED B'<br>Marci                  | 1<br>Y<br>ia B. Kellel                                | 2                |           |                   | 5                          | 6<br>EFEN               | 7<br>SE SI                                      | 8<br>JPPL                              | 9<br>.Y CE    | 10                      | 11 COL                | 12<br>-UMB        | US       |          |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA                                              | ANDARI<br>OCIRCI                                                            | UIT                                     | SHEE                 | ET PARED BY Marci                        | 1<br>Y<br>ia B. Kellel                                | 2<br>ner         |           |                   | 5                          | 6<br>EFEN               | 7<br>SE SI                                      | 8<br>JPPL<br>BUS,                      | 9<br>.Y CE    | 10                      | 11<br>R COL<br>218-39 | 12<br>-UMB        | US       |          |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA                                              | ANDARI                                                                      | UIT                                     | SHEE<br>PREP         | PARED BY Marci CKED BY                   | 1<br>Y<br>ia B. Kellel<br>nas J. Ricc                 | 2<br>ner         |           |                   | 5                          | 6<br>EFEN               | 7<br>SE SI                                      | 8<br>JPPL<br>BUS,                      | 9<br>.Y CE    | 10<br>NTER<br>O 432     | 11<br>R COL<br>218-39 | 12<br>-UMB        | US       |          |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STA MICR DR  THIS DRAW FOR DEPA                 | ANDARI<br>OCIRCI<br>AWING<br>ING IS AV<br>USE BY AI<br>ARTMENT              | UIT<br>6<br>AILABLE<br>LL<br>S          | SHEE<br>PREP         | PARED BY Marci CKED BY Thom              | 1<br>Y<br>ia B. Kellel<br>nas J. Ricc                 | 2<br>ner<br>uiti |           | MIC<br>8-B        | DE<br>CROC                 | FEN.<br>CC              | FE SI SE SI | JPPL<br>BUS,<br>o://ww                 | 9 SY CE, OHIO | NTER<br>O 432<br>scc.dl | 218-33<br>a.mil       | 12<br>LUMB<br>990 | MOS,     |          |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STA MICR DR  THIS DRAW FOR DEPA                 | ANDARI<br>OCIRCI<br>AWING<br>ING IS AV<br>USE BY AI<br>ARTMENT<br>ENCIES OF | UIT<br>G<br>AILABLE<br>LL<br>S<br>F THE | SHEE<br>PREP<br>CHEC | PARED BY Marci CKED BY Thom ROVED B Mich | 1 Y ia B. Kellel                                      | 2 ner uiti       |           | MIC<br>8-B        | DE<br>CROC                 | FEN.<br>CC              | FE SI SE SI | JPPL<br>BUS,<br>o://ww                 | 9 SY CE, OHIO | NTER<br>O 432<br>scc.dl | 218-33<br>a.mil       | 12<br>LUMB<br>990 |          |          |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STA MICR DR  THIS DRAW FOR DEP AND AGE          | ANDARI<br>OCIRCI<br>AWING<br>ING IS AV<br>USE BY AI<br>ARTMENT<br>ENCIES OF | UIT<br>G<br>AILABLE<br>LL<br>S<br>F THE | SHEE<br>PREP<br>CHEC | PARED BY Marci CKED BY Thom ROVED B Mich | 1 Y ia B. Kellel nas J. Ricc s Y nael A. Fry PROVAL E | 2 ner uiti       |           | MIC<br>8-B<br>COI | DE<br>CROCIT IDI<br>MPA    | FEN.<br>CC<br>CIRCUENTI | FE SI       | JPPL<br>BUS,<br>o://ww<br>DIGIT<br>OMP | 9 SY CE, OHIO | NTER<br>O 432<br>scc.dl | 218-33<br>a.mil       | 12<br>LUMB<br>990 | MOS,     |          |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STAMICR DR  THIS DRAW FOR DEPA AND AGE DEPARTME | ANDARI<br>OCIRCI<br>AWING<br>ING IS AV<br>USE BY AI<br>ARTMENT<br>ENCIES OF | UIT<br>G<br>AILABLE<br>LL<br>S<br>F THE | SHEE<br>PREP<br>CHEC | PARED BY Marci CKED BY Thom ROVED B Mich | 1 Y ia B. Kellel nas J. Ricc s Y nael A. Fry PROVAL E | 2 ner uiti       |           | MIC<br>8-B        | DE<br>CROC<br>IT ID<br>MPA | 6 CCCCIRCUENTI          | FE SI SE SI | JPPL<br>BUS<br>DIGIT<br>OMP<br>PUTS    | 9 SY CE, OHIO | ADVA                    | a.mil                 | 12<br>LUMB<br>990 | MOS,     |          |

DSCC FORM 2233 APR 97

# 1. SCOPE

- 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.
  - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | Circuit function                                 |
|-------------|----------------|--------------------------------------------------|
| 01          | 54ACT520       | 8-bit identity comparator, TTL compatible inputs |
| 02          | 54ACT521       | 8-bit identity comparator, TTL compatible inputs |
| 03          | 54ACT11520     | 8-bit identity comparator, TTL compatible inputs |
| 04          | 54ACT11521     | 8-bit identity comparator, TTL compatible inputs |

1.2.2 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                |
|----------------|------------------------|------------------|------------------------------|
| R              | GDIP1-T20 or CDIP2-T20 | 20               | Dual-in-line                 |
| S              | GDFP2-F20 or CDFP3-F20 | 20               | Flat pack                    |
| 2              | CQCC1-N20              | 20               | Square leadless chip carrier |

# 1.3 Absolute maximum ratings. 1/

| Supply voltage range (V <sub>CC</sub> )                                 |                                        |
|-------------------------------------------------------------------------|----------------------------------------|
| DC input voltage range (V <sub>IN</sub> )                               | 0.5 V dc to V <sub>CC</sub> + 0.5 V dc |
| DC output voltage range (V <sub>OUT</sub> )                             | 0.5 V dc to V <sub>CC</sub> + 0.5 V dc |
| DC input diode current (I <sub>IK</sub> )                               | ±20 mA                                 |
| DC output diode current (I <sub>OK</sub> ) (per output pin)             | ±50 mA                                 |
| DC V <sub>CC</sub> or GND current (I <sub>CC</sub> , I <sub>GND</sub> ) | ±100 mA                                |
| Storage temperature range (T <sub>STG</sub> )                           | 65°C to +150°C                         |
| Maximum power dissipation (P <sub>D</sub> )                             | 500 mW                                 |
| Lead temperature (soldering 10 seconds)                                 | +300°C                                 |
| Thermal resistance, junction-to-case $(\theta_{JC})$                    | See MIL-STD-1835                       |
| Junction temperature (T <sub>J</sub> )                                  | +175°C <u>2</u> /                      |

<sup>2/</sup> Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions per method 5004 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-89793 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 2    |

<sup>1/</sup> Unless otherwise specified, all voltages are referenced to GND.

### 1.4 Recommended operating conditions.

| Supply voltage range (V <sub>CC</sub> )            | +4.5 V dc to +5.5 V dc |
|----------------------------------------------------|------------------------|
| Input voltage range (V <sub>IN</sub> )             |                        |
| Output voltage range (V <sub>OUT</sub> )           |                        |
| Case operating temperature range (T <sub>C</sub> ) | 55°C to +125°C         |
| Input rise or fall times $(t_r, t_f)$ :            |                        |
| V <sub>CC</sub> = 4.5 V to 5.5 V                   | 0 to 8 ns/V            |

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

## DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at http://assist.daps.dla.mil/quicksearch/ or http://assist.daps.dla.mil or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.2 herein.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.3 <u>Truth table</u>. The truth table shall be as specified on figure 2.
  - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3.
  - 3.2.5 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 4.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-89793 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 3    |

- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.
- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.
- 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used.
- 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
  - 3.8 Notification of change. Notification of change to DSCC-VA shall be required for any change that affects this drawing.
- 3.9 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-89793 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>B | SHEET<br>4 |

TABLE I. Electrical performance characteristics.

| Test                                                     | $ \begin{array}{c c} & & & Conditio \\ \hline Symbol & & -55^{\circ}C \leq T_{C} \leq \\ & & +4.5 \text{ V} \leq V_{CC} \\ & & unless \text{ otherwise} \end{array} $ |                                                                                 | <sub>C</sub> ≤ +125°C<br><sub>CC</sub> ≤ +5.5 V | Group A subgroups | Device<br>type | Limits |      | Unit     |
|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------|-------------------|----------------|--------|------|----------|
|                                                          |                                                                                                                                                                       |                                                                                 | 1                                               |                   |                | Min    | Max  |          |
| High level output voltage 1/                             | V <sub>OH</sub>                                                                                                                                                       | V <sub>IN</sub> = V <sub>IH</sub> min<br>or V <sub>IL</sub> max                 | $V_{CC} = 4.5 \text{ V}$                        | 1, 2, 3           | All            | 4.4    |      | V        |
|                                                          |                                                                                                                                                                       | $I_{OH} = -50 \mu A$                                                            | $V_{CC} = 5.5 \text{ V}$                        |                   |                | 5.4    |      |          |
|                                                          |                                                                                                                                                                       | $V_{IN} = V_{IH} \min$                                                          | $V_{CC} = 4.5 \text{ V}$                        |                   |                | 3.7    |      |          |
|                                                          |                                                                                                                                                                       | or V <sub>IL</sub> max<br>I <sub>OH</sub> = -24 mA                              | $V_{CC} = 5.5 \text{ V}$                        |                   |                | 4.7    |      |          |
|                                                          |                                                                                                                                                                       | $V_{IN} = V_{IH} \text{ min}$ or $V_{IL} \text{ max}$ $I_{OH} = -50 \text{ mA}$ | V <sub>CC</sub> = 5.5 V                         |                   |                | 3.85   |      |          |
| Low level output                                         | V <sub>OL</sub>                                                                                                                                                       | $V_{IN} = V_{IH} \min$                                                          | V <sub>CC</sub> = 4.5 V                         | 1, 2, 3           | All            |        | 0.1  | V        |
| voltage <u>1</u> /                                       | 02                                                                                                                                                                    | or $V_{IL}$ max $I_{OL} = 50 \mu A$                                             | V <sub>CC</sub> = 5.5 V                         |                   |                |        | 0.1  |          |
|                                                          |                                                                                                                                                                       | $V_{IN} = V_{IH} min$<br>or $V_{IL} max$                                        | V <sub>CC</sub> = 4.5 V                         |                   |                |        | 0.5  | <u> </u> |
|                                                          |                                                                                                                                                                       | $I_{OL} = 24 \text{ mA}$                                                        | V <sub>CC</sub> = 5.5 V                         |                   |                |        | 0.5  |          |
|                                                          |                                                                                                                                                                       | $V_{IN} = V_{IH} \text{ min}$ or $V_{IL} \text{ max}$ $I_{OL} = 50 \text{ mA}$  | V <sub>CC</sub> = 5.5 V                         |                   |                |        | 1.65 |          |
| High level input                                         | V <sub>IH</sub>                                                                                                                                                       |                                                                                 | $V_{CC} = 4.5 \text{ V}$                        | 1, 2, 3           | All            | 2.0    |      | V        |
| voltage <u>2</u> /                                       |                                                                                                                                                                       |                                                                                 | $V_{CC} = 5.5 \text{ V}$                        |                   |                | 2.0    |      |          |
| Low level input                                          | $V_{IL}$                                                                                                                                                              |                                                                                 | $V_{CC} = 4.5 \text{ V}$                        | 1, 2, 3           | All            |        | 0.8  | V        |
| voltage <u>2</u> /                                       |                                                                                                                                                                       |                                                                                 | V <sub>CC</sub> = 5.5 V                         |                   |                |        | 0.8  |          |
| Input leakage current, B inputs, low                     | I <sub>IL1</sub>                                                                                                                                                      | $V_{IN} = 0.0 V$                                                                | V <sub>CC</sub> = 5.5 V                         | 1, 2, 3           | 01, 03         |        | -1.0 | mA       |
| <u> </u>                                                 |                                                                                                                                                                       |                                                                                 | V <sub>CC</sub> = 5.5 V                         |                   | 02, 04         |        | -1.0 | μΑ       |
| Input leakage current, B inputs, high                    | I <sub>IH1</sub>                                                                                                                                                      | $V_{IN} = 5.5 \text{ V}$                                                        |                                                 |                   | 01, 03         |        | 10.0 | μΑ       |
| D Inputs, riigir                                         |                                                                                                                                                                       |                                                                                 |                                                 |                   | 02, 04         |        | 1.0  | μА       |
| Input leakage current,                                   | I <sub>IL2</sub>                                                                                                                                                      | $V_{IN} = 0.0 \ V$                                                              | \/                                              | 1, 2, 3           | 01, 03         |        | -1.0 | μΑ       |
| other inputs, low                                        |                                                                                                                                                                       |                                                                                 | $V_{CC} = 5.5 \text{ V}$                        |                   | 02, 04         |        | -1.0 | μΑ       |
| Input leakage current,                                   | I <sub>IH2</sub>                                                                                                                                                      | $V_{IN} = 5.5 \text{ V}$                                                        |                                                 |                   | 01, 03         |        | 1.0  | μΑ       |
| other inputs, high                                       |                                                                                                                                                                       |                                                                                 |                                                 |                   | 02, 04         |        | 1.0  | μА       |
| Quiescent supply                                         | I <sub>CC</sub>                                                                                                                                                       | $V_{IN} = V_{CC}$ or GND,                                                       | $V_{CC} = 5.5 \text{ V}$                        | 1, 2, 3           | 01, 02,        |        | 160  | μА       |
| current                                                  |                                                                                                                                                                       |                                                                                 | <u>,                                      </u>  |                   | 04             |        |      |          |
| Quiescent supply                                         | I <sub>CC</sub>                                                                                                                                                       | B inputs at GND                                                                 | Other inputs = V <sub>CC</sub> or GND           | 1, 2, 3           | 03             |        | 8.0  | mA       |
| current                                                  |                                                                                                                                                                       | B inputs open                                                                   | $V_{CC} = 5.5 \text{ V}$                        |                   | 03             |        | 160  | μΑ       |
| Maximum I <sub>CC</sub> /TTL inputs high, supply current | Δl <sub>CC</sub>                                                                                                                                                      | One input at 3.4 V<br>Other inputs = V <sub>CC</sub>                            | ', V <sub>CC</sub> = 5.5 V                      | 1, 2, 3           | All            |        | 1.6  | mA       |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-89793 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 5    |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

| Test                                     | Symbol            | Conditions $ -55^{\circ}C \leq T_{C} \leq +125^{\circ}C \\ +4.5 \text{ V} \leq V_{CC} \leq +5.5 \text{ V} \\ \text{unless otherwise specified} $ | Group A subgroups | Device<br>type | Limits Min Max |      | Unit |
|------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|----------------|------|------|
| Input capacitance                        | C <sub>IN</sub>   | See 4.3.1c                                                                                                                                       | 4                 | All            | 141111         | 10   | pF   |
| Power dissipation capacitance 3/         | C <sub>PD</sub>   | See 4.3.1c                                                                                                                                       | 4                 | All            |                | 60   | pF   |
| Functional tests                         |                   | Tested at $V_{CC}$ = 4.5 V and repeated at $V_{CC}$ = 5.5 V See 4.3.1d                                                                           | 7, 8              | All            |                |      |      |
| Propagation delay                        | t <sub>PHL1</sub> | V <sub>CC</sub> = 4.5 V                                                                                                                          | 9                 | 01, 02         | 1.5            | 11.0 | ns   |
| time, An or Bn                           |                   | C <sub>L</sub> = 50 pF                                                                                                                           | 10, 11            |                | 1.5            | 12.5 |      |
| to $\overline{O}_{A=B}$ $\underline{4}/$ |                   | $R_L = 500\Omega$                                                                                                                                | 9                 | 03, 04         | 1.5            | 12.4 |      |
|                                          |                   | See figure 4                                                                                                                                     | 10, 11            |                | 1.5            | 14.8 |      |
|                                          | t <sub>PLH1</sub> |                                                                                                                                                  | 9                 | 01, 02         | 1.5            | 12.0 |      |
|                                          |                   |                                                                                                                                                  | 10, 11            |                | 1.5            | 12.0 |      |
|                                          |                   |                                                                                                                                                  | 9                 | 03, 04         | 1.5            | 13.0 |      |
|                                          |                   |                                                                                                                                                  | 10, 11            |                | 1.5            | 15.9 |      |
| Propagation delay                        | t <sub>PHL2</sub> |                                                                                                                                                  | 9                 | 01, 02         | 1.5            | 8.5  | ns   |
| time, $\overline{I_{A=B}}$ to            |                   |                                                                                                                                                  | 10, 11            |                | 1.5            | 9.0  |      |
| $\overline{O}_{A=B}$ $\underline{4}/$    |                   |                                                                                                                                                  | 9                 | 03, 04         | 1.5            | 9.0  |      |
|                                          |                   |                                                                                                                                                  | 10, 11            |                | 1.5            | 10.4 |      |
|                                          | t <sub>PLH2</sub> |                                                                                                                                                  | 9                 | 01, 02         | 1.5            | 8.5  |      |
|                                          |                   |                                                                                                                                                  | 10, 11            |                | 1.5            | 8.5  |      |
|                                          |                   |                                                                                                                                                  | 9                 | 03, 04         | 1.5            | 9.3  |      |
|                                          |                   |                                                                                                                                                  | 10, 11            |                | 1.5            | 11.2 |      |

- $\underline{1}/V_{OH}$  and  $V_{OL}$  will be tested at  $V_{CC}$  = 4.5 V.  $V_{OH}$  and  $V_{OL}$  are guaranteed, if not tested, for  $V_{CC}$  = 5.5 V. Limits shown apply to operation at  $V_{CC}$  = 5.0 V  $\pm$ 0.5 V. Transmission driving tests are performed at  $V_{CC}$  = 5.5 V with a 2 ms duration maximum.
- $\underline{2}$ / The V<sub>IH</sub> and V<sub>IL</sub> tests are not required, and shall be applied as forcing functions for the V<sub>OH</sub> and V<sub>OL</sub> tests.
- $\underline{3}'$  Power dissipation capacitance (C<sub>PD</sub>) determines both the dynamic power consumption (P<sub>D</sub>) and the dynamic current consumption (I<sub>S</sub>).

 $P_{D} = (C_{PD} + C_{L}) (V_{CC} \times V_{CC})f + (I_{CC} \times V_{CC}) + (n \times d \times \Delta I_{CC} \times V_{CC})$ 

 $I_S = (C_{PD} + C_L) V_{CC}f + I_{CC} + (n \times d \times \Delta I_{CC})$ 

For both  $P_D$  and  $I_S$ , n is number of device inputs at TTL levels; f is the frequency of the input signal; d is duty cycle of the input signal; and  $C_L$  is the external output load capacitance.

 $\underline{4}$ / AC limits at V<sub>CC</sub> = 5.5 V are equal to the limits at V<sub>CC</sub> = 4.5 V and guaranteed by testing at V<sub>CC</sub> = 4.5 V. Minimum ac limits for V<sub>CC</sub> = 5.5 V are 1.0 ns and guaranteed by guardbanding the V<sub>CC</sub> = 4.5 V minimum limits to 1.5 ns.

| STANDARD                                                                        | SIZE<br>A |                     | 5962-89793 |
|---------------------------------------------------------------------------------|-----------|---------------------|------------|
| MICROCIRCUIT DRAWING  DEFENSE SUPPLY CENTER COLUMBUS  COLUMBUS, OHIO 43218-3990 |           | REVISION LEVEL<br>C | SHEET 6    |

| Device types    | 01 and 02                     | 03 and 04            |                                 |
|-----------------|-------------------------------|----------------------|---------------------------------|
| Case outlines   | R, S, and 2                   | R                    | 2                               |
| Terminal number | Terminal symbol               | Terminal symbol      | Terminal symbol                 |
|                 |                               |                      |                                 |
| 1               | $\overline{I_{A=B}}$          | B1                   | B3                              |
| 2               | A0                            | A1                   | A3                              |
| 2 3             | В0                            | В0                   | B2                              |
| 4               | A1                            | A0                   | _A2                             |
| 5               | B1                            | GND                  | <u>A</u> 2<br>I <sub>A=B</sub>  |
| 5<br>6<br>7     | A2                            | $\overline{O}_{A=B}$ | B1                              |
| 7               | B2                            | B7                   | A1                              |
| 8               | A3                            | A7                   | В0                              |
| 9               | B3                            | B6                   | A0                              |
| 10              | GND                           | A6                   | GND                             |
| 11              | A4                            | B5                   | <u>G</u> ND<br>O <sub>A=B</sub> |
| 12              | B4                            | A5                   | B7                              |
| 13              | A5                            | B4                   | A7                              |
| 14              | B5                            | A4                   | B6                              |
| 15              | A6                            | V <sub>CC</sub>      | A6                              |
| 16              | B6                            | В3                   | B5                              |
| 17              | A7                            | A3                   | A5                              |
| 18              | B7                            | B2                   | B4                              |
| 19              | $\overline{O}_{A=B}$          | _ <u>A</u> 2         | A4                              |
| 20              | $\frac{B7}{O_{A=B}}$ $V_{CC}$ | $\overline{I}_{A=B}$ | V <sub>cc</sub>                 |
|                 |                               |                      |                                 |

 $\begin{array}{l} A0-A7 = Word\ A\ inputs\\ \underline{B0}-B7 = Word\ B\ inputs\\ \overline{I_{A=B}} = Expansion\ or\ enable\ inputs\\ \overline{O_{A=B}} = Identity\ output \end{array}$ 

FIGURE 1. <u>Terminal connections</u>.

Device types 01, 02, 03, and 04

| Inputs               |        | Outputs              |
|----------------------|--------|----------------------|
| $\overline{I}_{A=B}$ | A, B   | $\overline{O}_{A=B}$ |
| L                    | A = B* | L                    |
| L                    | A ≠ B  | Н                    |
| Н                    | A = B* | Н                    |
| Н                    | A ≠ B  | Н                    |

H = High voltage level

FIGURE 2. Truth table.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-89793 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 7    |

L = Low voltage level \* = A0 = B0, A1 = B1, A2 = B2, . . . , A7 = B7

# Device types 01 and 03 v<sub>сс</sub> Ф )o— ō <sub>A=B</sub> FIGURE 3. Logic diagram. **STANDARD** SIZE 5962-89793 Α **MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS REVISION LEVEL** SHEET COLUMBUS, OHIO 43218-3990 8







# NOTES:

- 1.  $C_L = 50 \text{ pF}$  minimum or equivalent (includes test jig and probe capacitance).
- 2.  $R_L = 500\Omega$  or equivalent;  $R_T = 50\Omega$  or equivalent.
- 3.  $t_r = t_f = 3.0$  ns (10 percent to 90 percent), unless otherwise specified.

FIGURE 4. Switching waveforms and test circuit.

| STANDARD MICROCIRCUIT DRAWING  | SIZE<br><b>A</b> |                | 5962-89793 |
|--------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990      |                  | B              | 10         |

## 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
    - (2)  $T_A = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.
- 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.
  - 4.3.1 Group A inspection.
    - Tests shall be as specified in table II herein.
    - Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
    - c. Subgroup 4 (C<sub>IN</sub> and C<sub>PD</sub> measurements) shall be measured only for the initial test and after process or design changes which may affect input capacitance. Capacitance shall be measured between the designated terminal and V<sub>SS</sub> or GND at a frequency of 1 MHz. Test all applicable pins on 5 devices with zero failures.
    - d. Subgroups 7 and 8 shall include verification of the truth table as specified on figure 2 herein.
  - 4.3.2 Groups C and D inspections.
    - a. End-point electrical parameters shall be as specified in table II herein.
    - b. Steady-state life test conditions, method 1005 of MIL-STD-883.
      - (1) Test condition A, B, C, and D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
      - (2)  $T_A = +125^{\circ}C$ , minimum.
      - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-89793 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 11         |

#### TABLE II. Electrical test requirements.

| MIL-STD-883 test requirements                                | Subgroups<br>(in accordance with<br>MIL-STD-883, method 5005,<br>table I) |
|--------------------------------------------------------------|---------------------------------------------------------------------------|
| Interim electrical parameters (method 5004)                  |                                                                           |
| Final electrical test parameters (method 5004)               | 1*, 2, 3, 7, 8, 9                                                         |
| Group A test requirements (method 5005)                      | 1, 2, 3, 4, 7, 8, 9, 10, 11                                               |
| Groups C and D end-point electrical parameters (method 5005) | 1, 2, 3                                                                   |

<sup>\*</sup> PDA applies to subgroup 1.

- 5. PACKAGING
- 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.
- 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990 or telephone (614) 692-0547.
- 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103 and QML-38535. The vendors listed in MIL-HDBK-103 and QML-38535 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-89793 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 12   |

## STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 06-12-20

Approved sources of supply for SMD 5962-89793 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at http://www.dscc.dla.mil/Programs/Smcr/.

| Standard             | Vendor     | Vendor         |
|----------------------|------------|----------------|
| microcircuit drawing | CAGE       | similar        |
| PIN <u>1</u> /       | number     | PIN <u>2</u> / |
| 5962-8979301RA       | 0C7V7      | 54ACT520DMQB   |
| 5962-8979301SA       | 0C7V7      | 54ACT520FMQB   |
| 5962-89793012A       | 0C7V7      | 54ACT520LMQB   |
| 5962-8979302RA       | 0C7V7      | 54ACT521DMQB   |
| 5962-8979302SA       | 0C7V7      | 54ACT521FMQB   |
| 5962-89793022A       | 0C7V7      | 54ACT521LMQB   |
| 5962-8979303RA       | <u>3</u> / | 54ACT11520     |
| 5962-89793032A       | <u>3</u> / | 54ACT11520     |
| 5962-8979304RA       | 3V146      | 54ACT11521/BRA |
| 5962-89793042A       | 3V146      | 54ACT11521/B2A |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed, contact the vendor to determine its availability.
- 2/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source of supply.

 Vendor CAGE
 Vendor name

 number
 and address

3V146

0C7V7 QP Semiconductor

2945 Oakmead Village Court Santa Clara, CA 95051

Rochester Electronics 16 Malcolm Hoyt Drive Newburyport, MA 01950

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.