# 12:2, DIFFERENTIAL-TO-LVDS MULTIPLEXER ICS854S202I # GENERAL DESCRIPTION The ICS854S202I is a 12:2 Differential-to-LVDS Clock Multiplexer which can operate >3GHz and is a member of the HiPerClockS<sup>™</sup> family of High Performance Clock Solutions from IDT. The ICS854S202I has 12 selectable differential clock inputs, any of which can be independently routed to either of the two LVDS outputs. The CLKx, nCLKx input pairs can accept LVPECL, LVDS, CML or SSTL levels. The fully differential architecture and low propagation delay make it ideal for use in clock distribution circuits. # **BLOCK DIAGRAM** ## **F**EATURES - Two differential 3.3V LVDS clock outputs - · Twelve selectable differential clock inputs - CLKx, nCLKx pairs can accept the following differential input levels: LVPECL, LVDS, HSTL, SSTL, HCSL - Maximum output frequency: >3GHz - Propagation delay: 660ps (typical) - · Input skew: TBD - Output skew: 25ps (typical) - Part-to-part skew: TBD - Additive phase jitter, RMS: 0.16ps (typical) - Full 3.3V operating supply mode - -40°C to 85°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages # PIN ASSIGNMENT The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice. TABLE 1. PIN DESCRIPTIONS (CONTINUED ON NEXT PAGE) | Number | Name | Ty | уре | Description | |-------------------------|-----------------------------------------|--------|---------------------|----------------------------------------------------------------------------------------------------------------------| | 1 | CLK2 | Input | Pullup | Non-inverting differential clock input. | | 2 | nCLK2 | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. | | 3,<br>4,<br>9,<br>10 | SELA_0,<br>SELA_1,<br>SELA_2,<br>SELA_3 | Input | Pulldown | Clock select pins for Bank A outputs. See Control Input Function Table. LVCMOS/LVTTL interface levels. See Table 3B. | | 5, 18, 32, 43 | $V_{_{\mathrm{DD}}}$ | Power | | Positive supply pins. | | 6, 7 | QA, nQA | Output | | Clock outputs. LVDS interface levels. | | 8, 15, 22, 29, 39, 46 | GND | Power | | Power supply ground. | | 11 | CLK3 | Input | Pullup | Non-inverting differential clock input. | | 12 | nCLK3 | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. | | 13 | nCLK4 | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. | | 14 | CLK4 | Input | Pullup | Non-inverting differential clock input. | | 16 | nCLK5 | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. | | 17 | CLK5 | Input | Pullup | Non-inverting differential clock input. | | 19 | OEA | Input | Pullup | Output enable pin. Controls enabling and disabling of QA/nQA outputs. LVCMOS/LVTTL internface levels. | | 20 | CLK6 | Input | Pullup | Non-inverting differential clock input. | | 21 | nCLK6 | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. | | 23 | CLK7 | Input | Pullup | Non-inverting differential clock input. | | 24 | nCLK7 | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. | | 25 | nCLK8 | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. | | 26 | CLK8 | Input | Pullup | Non-inverting differential clock input. | | 27,<br>28,<br>33,<br>34 | SELB_3,<br>SELB_2,<br>SELB_1,<br>SELB_0 | Input | Pulldown | Clock select pins for Bank B outputs. See Control Input Function Table. LVCMOS/LVTTL interface levels. See Table 3C. | | 30, 31 | nQB, QB | Output | | Clock outputs. LVDS interface levels. | | 35 | nCLK9 | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. | | 36 | CLK9 | Input | Pullup | Non-inverting differential clock input. | | 37 | nCLK10 | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. | | 38 | CLK10 | Input | Pullup | Non-inverting differential clock input. | | 40 | nCLK11 | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. | | 41 | CLK11 | Input | Pullup | Non-inverting differential clock input. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 1. PIN DESCRIPTIONS (CONTINUED ON NEXT) | Number | Name | Ty | уре | Description | |--------|-------|-------|---------------------|---------------------------------------------------------------------------------------------------------------------| | 42 | OEB | Input | Pullup | Output enable pin. Controls enabling and disabling of QB/nQB outputs. LVCMOS/LVTTL internface levels. See Table 3A. | | 44 | CLK0 | Input | Pullup | Non-inverting differential clock input. | | 45 | nCLK0 | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. | | 47 | CLK1 | Input | Pullup | Non-inverting differential clock input. | | 48 | nCLK1 | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>DD</sub> /2 default when left floating. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | TABLE 3B. OEA, OEB CONTROL INPUT FUNCTION TABLE | Input | Output | |----------|----------------------| | OEA, OEB | QA/nQA, QB/nQB | | 0 | Disabled (Logic LOW) | | 1 | Active | TABLE 3B. SEL\_A CONTROL INPUT FUNCTION TABLE | | Contro | l Input | | Input Selected to QA/nQA | |--------|--------|---------|--------|---------------------------| | SELA_3 | SELA_2 | SELA_1 | SELA_0 | Input Selected to QA/IIQA | | 0 | 0 | 0 | 0 | CLK0, nCLK0 | | 0 | 0 | 0 | 1 | CLK1, nCLK1 | | 0 | 0 | 1 | 0 | CLK2, nCLK2 | | 0 | 0 | 1 | 1 | CLK3, nCLK3 | | 0 | 1 | 0 | 0 | CLK4, nCLK4 | | 0 | 1 | 0 | 1 | CLK5, nCLK5 | | 0 | 1 | 1 | 0 | CLK6, nCLK6 | | 0 | 1 | 1 | 1 | CLK7, nCLK7 | | 1 | 0 | 0 | 0 | CLK8, nCLK8 | | 1 | 0 | 0 | 1 | CLK9, nCLK9 | | 1 | 0 | 1 | 0 | CLK10, nCLK10 | | 1 | 0 | 1 | 1 | CLK11, nCLK11 | | 1 | 1 | 0 | 0 | L/H | | 1 | 1 | 0 | 1 | L/H | | 1 | 1 | 1 | 0 | L/H | | 1 | 1 | 1 | 1 | L/H | TABLE 3C. SEL\_B CONTROL INPUT FUNCTION TABLE | | Contro | l Input | | Input Selected to QB/nQB | |--------|--------|---------|--------|---------------------------| | SELB_3 | SELB_2 | SELB_1 | SELB_0 | Input Selected to QB/IIQB | | 0 | 0 | 0 | 0 | CLK0, nCLK0 | | 0 | 0 | 0 | 1 | CLK1, nCLK1 | | 0 | 0 | 1 | 0 | CLK2, nCLK2 | | 0 | 0 | 1 | 1 | CLK3, nCLK3 | | 0 | 1 | 0 | 0 | CLK4, nCLK4 | | 0 | 1 | 0 | 1 | CLK5, nCLK5 | | 0 | 1 | 1 | 0 | CLK6, nCLK6 | | 0 | 1 | 1 | 1 | CLK7, nCLK7 | | 1 | 0 | 0 | 0 | CLK8, nCLK8 | | 1 | 0 | 0 | 1 | CLK9, nCLK9 | | 1 | 0 | 1 | 0 | CLK10, nCLK10 | | 1 | 0 | 1 | 1 | CLK11, nCLK11 | | 1 | 1 | 0 | 0 | L/H | | 1 | 1 | 0 | 1 | L/H | | 1 | 1 | 1 | 0 | L/H | | 1 | 1 | 1 | 1 | L/H | #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_{ID}$ -0.5 V to $V_{DD}$ + 0.5 V Outputs, I<sub>o</sub> (LVDS) Continuous Current 10mA Surge Current 15mA Package Thermal Impedance, $\theta_{JA}$ 70.2°C/W (0 Ifpm) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | 115 | | mA | Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | | | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input High Current | SELA_0:3,<br>SELB_0:3 | V <sub>DD</sub> = 3.3V± 5% | | | 150 | μA | | TH | The state of s | OEA, OEB | $V_{DD} = 3.3V \pm 5\%$ | | | 5 | μA | | I <sub>L</sub> | Input Low Current | SELA_0:3,<br>SELB_0:3 | $V_{DD} = 3.3V \pm 5\%$ | -5 | | | μΑ | | IL IL | ' | OEA, OEB | $V_{DD} = 3.3V \pm 5\%$ | -150 | | | μA | Table 4C. Differential DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------------------|--------------|--------------------------------|-----------|---------|------------------------|-------| | | Input High Current | CLK0:CLK11 | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I'IH | Imput High Current | nCLK0:nCLK11 | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | | Input Low Current | CLK0:CLK11 | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | | I <sub>IL</sub> | Input Low Current | nCLK0:nCLK11 | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input | Voltage | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Inpo<br>NOTE 1, 2 | ut Voltage; | | GND + 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: Common mode voltage is defined as V<sub>IH</sub>. NOTE 2: For single ended applications, the maximum input voltage for CLKx, nCLKx is V<sub>pp</sub> + 0.3V. Table 4D. LVDS DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = -40°C to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OD</sub> | Differential Output Voltage | | | 410 | | mV | | $\Delta V_{\sf OD}$ | V <sub>OD</sub> Magnitude Change | | | 50 | | mV | | V <sub>os</sub> | Offset Voltage | | | 1.3 | | V | | $\Delta V_{os}$ | V <sub>os</sub> Magnitude Change | | | 50 | | mV | NOTE: Please refer to Parameter Measurement Information for output information. **Table 5. AC Characteristics,** $V_{DD} = 3.3V \pm 5\%$ , $TA = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | >3 | GHz | | tp <sub>LH</sub> | Propagation Delay, Low to High;<br>NOTE 1 | | | 660 | | ps | | tp <sub>HL</sub> | Propagation Delay, High to Low;<br>NOTE 1 | | | 660 | | ps | | tsk(o) | Output Skew; NOTE 2, 3 | | | 25 | | ps | | tsk(i) | Input Skew; NOTE 3 | | | TBD | | ps | | tsk(pp) | Part-to-Part Skew; NOTE 3, 4 | | | TBD | | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter section,<br>NOTE 5 | 155.52MHz,<br>Integration Range:<br>12kHz - 20MHz | | 0.16 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | | 110 | | ps | | odc | Output Duty Cycle | | | 50 | | % | | MUX <sub>ISOLATION</sub> | MUX Isolation | f <sub>out</sub> < 1.2GHz | | 45 | | dB | All parameters measured at 500MHz, unless noted otherwise. NOTE 1: Measured from $V_{DD}/2$ of the input to $V_{DD}/2$ of the output. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DD</sub>/2. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. NOTE 4: Defined as skew between outputs on different devices operating a the same supply voltages and with equal load conditions. Using the same type of input on each device, the output is measured at $V_{DD}/2$ . NOTE 5: Driving only one input clock. # **ADDITIVE PHASE JITTER** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. OFFSET FROM CARRIER FREQUENCY (Hz) As with most timing specifications, phase noise measurements have issues. The primary issue relates to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependant on the input source and measurement equipment. SSB PHASE Noise dBc/Hz # PARAMETER MEASUREMENT INFORMATION ### 3.3V CORE/3.3V OUTPUT LOAD AC TEST CIRCUIT ### DIFFERENTIAL INPUT LEVEL ## PART-TO-PART SKEW # **O**UTPUT **S**KEW #### PROPAGATION DELAY #### **OUTPUT RISE/FALL TIME** # INPUT SKEW # OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD OFFSET VOLTAGE SETUP # **APPLICATION INFORMATION** # RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS #### INPUTS: #### CLK/nCLK INPUT: For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from CLK to ground. ### LVCMOS CONTROL PINS: All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. ### **OUTPUTS:** #### LVDS OUTPUT All unused LVDS output pairs can be either left floating or terminated with $100\Omega$ across. If they are left floating, we recommend that there is no trace attached. #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF = $V_{\tiny DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{DD} = 3.3V$ , V\_REF should be 1.25V FIGURE 1. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT ### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK/nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\mbox{\tiny SWING}}$ and $V_{\mbox{\tiny CMR}}$ input requirements. Figures 2A to 2E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 2A*, the input termination applies for IDT HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 2A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY IDT HIPERCLOCKS LVHSTL DRIVER FIGURE 2B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 2C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 2D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER FIGURE 2E. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE #### 3.3V LVDS DRIVER TERMINATION A general LVDS interface is shown in Figure 3. In a 100 $\Omega$ differential transmission line environment, LVDS drivers require a matched load termination of 100 $\Omega$ across near the receiver input. For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs. FIGURE 3. TYPICAL LVDS DRIVER TERMINATION # **POWER CONSIDERATIONS** This section provides information on power dissipation and junction temperature for the ICS854S202I-01. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS854S202I-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \* I<sub>DD MAX</sub> = 3.465V \* 115mA = 398.48mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{1a}$ \* Pd\_total + T<sub>a</sub> Tj = Junction Temperature $\theta_{\text{\tiny M}}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\text{la}}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 60.4°C/W per Table 6 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: 85°C + 0.399W \* 60.4°C/W = 109.1°C. This is well below the limit of 125°C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 6. Thermal Resistance $\theta_{1a}$ for 48-Lead LQFP, Forced Convection | $\theta_{_{JA}}$ vs. Air Flow (Linear Feet per Minute) | | | | | | | |--------------------------------------------------------|----------|----------|----------|--|--|--| | | 0 | 200 | 500 | | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 70.2°C/W | 60.4°C/W | 56.9°C/W | | | | # RELIABILITY INFORMATION Table 7. $\theta_{_{JA}} vs.$ Air Flow Table for 48 Lead LQFP $\boldsymbol{\theta}_{_{JA}}$ vs. Air Flow (Linear Feet per Minute) 200 500 Multi-Layer PCB, JEDEC Standard Test Boards 70.2°C/W 60.4°C/W 56.9°C/W ### TRANSISTOR COUNT The transistor count for ICS854S202I is: 8,485 # PACKAGE OUTLINE - Y SUFFIX FOR 48 LEAD LQFP TABLE 8. PACKAGE DIMENSIONS | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | | |-----------------------------------------------|------------|---------|---------|--|--|--| | SYMBOL | BBC | | | | | | | | MINIMUM | NOMINAL | MAXIMUM | | | | | N | 48 | | | | | | | Α | | | 1.60 | | | | | A1 | 0.05 | | 0.15 | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | b | 0.17 | 0.22 | 0.27 | | | | | С | 0.09 | | 0.20 | | | | | D | 9.00 BASIC | | | | | | | D1 | 7.00 BASIC | | | | | | | D2 | 5.50 Ref. | | | | | | | E | 9.00 BASIC | | | | | | | E1 | 7.00 BASIC | | | | | | | E2 | 5.50 Ref. | | | | | | | е | 0.50 BASIC | | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | θ | 0° | | 7° | | | | | ccc | | | 0.08 | | | | Reference Document: JEDEC Publication 95, MS-026 TABLE 9. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|--------------------------|--------------------|---------------| | ICS854S202AYI | ICS854S202AI | 48 Lead LQFP | tray | -40°C to 85°C | | ICS854S202AYIT | ICS854S202AI | 48 Lead LQFP | 1000 tape & reel | -40°C to 85°C | | ICS854S202AYILF | ICS54S202AIL | 48 Lead "Lead-Free" LQFP | tray | -40°C to 85°C | | ICS854S202AYILFT | ICS54S202AIL | 48 Lead "Lead-Free" LQFP | 1000 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. # Innovate with IDT and accelerate your future networks. Contact: www.IDT.com ### **For Sales** 800-345-7015 408-284-8200 Fax: 408-284-2775 ### For Tech Support netcom@idt.com 480-763-2056 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) #### Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 #### **Europe** IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851 © 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT, the IDT logo, ICS and HiPerClockS are trademarks of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners.