DM96S02 Dual Retriggerable Resettable Monostable Multivibrator

# DM96S02 Dual Retriggerable Resettable Monostable Multivibrator

# **General Description**

FAIRCHILD

SEMICONDUCTOR

The DM96S02 is a dual retriggerable and resettable monostable multivibrator. This one-shot provides exceptionally wide delay range, pulse width stability, predictable accuracy and immunity to noise. The pulse width is set by an external resistor and capacitor. Resistor values up to 2.0  $M\Omega$  for the DM96S02 reduce required capacitor values. Hysteresis is provided on the positive trigger input of the DM96S02 for increased noise immunity.

# **Order Code:**

| Order Number                                                                                              | Package Number | Package Description                                                         |  |  |
|-----------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------|--|--|
| DM96S02M                                                                                                  | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |  |  |
| DM96S02N                                                                                                  | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |  |  |
| Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. |                |                                                                             |  |  |

#### Logic Diagram



# **Connection Diagram**



V<sub>CC</sub> = Pin 16

# GND = Pin 8

### **Pin Descriptions**

| Pin Names          | Description                                |  |  |  |  |
|--------------------|--------------------------------------------|--|--|--|--|
| ĪO                 | Trigger Input (Active Falling Edge)        |  |  |  |  |
| 11                 | Schmitt Trigger Input (Active Rising-Edge) |  |  |  |  |
| $\overline{C}_{D}$ | Direct Clear Input (Active-LOW)            |  |  |  |  |
| Q1 - 2             | True Pulse Output                          |  |  |  |  |
| Q1 - 2             | Complementary Pulse Output                 |  |  |  |  |
| C <sub>X1, 2</sub> | External Capacitor Connection              |  |  |  |  |
| R <sub>X1,2</sub>  | External Resistor Connection               |  |  |  |  |

# **Triggering Truth Table**

|         | Pin Number |       |           |  |
|---------|------------|-------|-----------|--|
| 5(11)   | 4(12)      | 3(13) | Operation |  |
| $H\toL$ | L          | Н     | Trigger   |  |
| н       | $L\toH$    | Н     | Trigger   |  |
| Х       | Х          | L     | Reset     |  |

$$\label{eq:H} \begin{split} H &= HIGH \text{ Voltage Level} \geq V_{IH} \\ L &= LOW \text{ Voltage Level} \leq V_{IL} \end{split}$$

X = Immaterial (either H or L)

 $\text{H} \rightarrow \text{L} = \text{HIGH-to-LOW}$  Voltage Level transition

 $L \rightarrow H = LOW\text{-to-HIGH}$  Voltage Level transition

© 1999 Fairchild Semiconductor Corporation DS009810.prf

#### **Functional Description**

The 96S02 dual retriggerable resettable monostable multivibrator has tow DC coupled trigger inputs per function, one active LOW (I0) and one active HIGH (I1). The I1 input utilizes an internal Schmitt trigger with hysteresis of 0.3V to provide increased noise immunity. The use of active HIGH and LOW inputs allows wither rising or falling edge triggering and optional non-retriggerable operation. The inputs are DC coupled making triggering independent of input transition times. When input conditions for triggering are met the Q output goes HIGH and the external capacitor is rapidly discharged and then allowed to recharge. An input

trigger which occurs during the timing cycle will retrigger the circuit and result in Q remaining HIGH. The output pulse may be terminated (Q to the LOW state) at any time by setting the Direct Clear input LOW. Retriggering may be inhibited by tying the Q output to 10 or the Q output to 11. Differential sensing techniques are used to obtain excellent stability over temperature and power supply variations and a feedback Darlington capacitor discharge circuit minimizes pulse width variation from unit to unit. Schottky TTL output stages provide high switching speeds and output compatibility with all TTL logic families.

#### **Block Diagram**



www.fairchildsemi.com

#### **Operation Notes**

#### TIMING

- 1. An external resistor (R<sub>X</sub>) and an external capacitor (C<sub>X</sub>) are required as shown in the Logic Diagram. The value of R<sub>X</sub> may vary from 1.0 k $\Omega$  to 2.0 M $\Omega$  (DM96S02).
- The value of C<sub>X</sub> may vary from 0 to any necessary value available. If however, the capacitor has significant leakage relative to V<sub>CC</sub>/R<sub>X</sub> the timing equations may not represent the pulse width obtained.
- 3. Polarized capacitors may be used directly. The (+) terminal of a polarized capacitor is connected to pin 1(15), the (-) terminal to pin 2(14) and R<sub>X</sub>. Pin 1(15) will remain positive with respect to pin 2(14) during the timing cycle. However, during quiescent (non-triggered) conditions, pin 1(15) may go negative with respect to pin 2(14) depending on values of R<sub>X</sub> and V<sub>CC</sub>. for values of R<sub>X</sub> ≥ 10 kΩ the maximum amount of capacitor reverse polarity, pin 1(15) negative with respect to pin 2(14) is 500 mV. Most tantalum electrolytic capacitors are rated for safe reverse bias operation up to 5% of their working forward voltage rating; therefore, capacitors having a rating of 10 WVdc or higher should be used with the DM96S02 when R<sub>X</sub> ≥ 10 kΩ.
- 4. The output pulse width  $t_W$  for  $R_X \ge 10 \ k\Omega$  and  $C_X \ge 1000 \ pF$  is determined as follows:

 $t_W = 0.55 \ R_X C_X$ 

- Where  $R_X$  is in  $k\Omega$ ,  $C_X$  is in pF, t is in ns *or*  $RT_X$  is in  $k\Omega$ , CX is in  $\mu$ F, t is in ms.
- 5. The output pulse width for  $R_X < 10 \ k\Omega$  or  $C_X < 1000 \ pF$ should be determined from pulse width versus  $C_X$  or  $R_X$  graphs.
- To obtain variable pulse width by remote trimming, the following circuit is recommended:



- Under any operating condition, C<sub>X</sub> and R<sub>X</sub> (Min) must be kept as close to the circuit as possible to minimize stray capacitance and reduce noise pickup.
- 8. V<sub>CC</sub> and ground wiring should conform to good high frequency standards so that switching transients on V<sub>CC</sub> and ground leads do not cause interaction between one shots. Use of a 0.01  $\mu$ F to 0.1 $\mu$ F bypass capacitor between V<sub>CC</sub> and ground located near the circuit is recommended.

#### TRIGGERING

3

- 1. The minimum negative pulse width into 10 is 8.0 ns; the minimum positive pulse width into 11 is 12 ns.
- Input signals to the DM96S02 exhibiting slow or noisy transitions should use the positive trigger input I1 which contains a Schmitt trigger.
- When non-retriggerable operation is required, i.e., when input triggers are to be ignored during quasi-stable state, input latching is used to inhibit retriggering.
- 4. An overriding active LOW level direct clear is provided on each multivibrator. By applying a LOW to the clear, any timing cycle can be terminated or any new cycle inhibited until the LOW reset input is removed. Trigger inputs will not produce spikes in the output when the reset is held LOW. A LOW-to-HIGH transition on  $\overline{C}_D$ will not trigger the DM96S02. If the  $\overline{C}_D$  input goes HIGH coincident with a trigger transition, the circuit will respond to the trigger.





www.fairchildsemi.com

# DM96S02

DM96S02

# Absolute Maximum Ratings(Note 1)

| Supply Voltage                       | 7V              |
|--------------------------------------|-----------------|
| Input Voltage                        | 5.5V            |
| Operating Free Air Temperature Range | 0°C to +70°C    |
| Storage Temperature Range            | -65°C to +150°C |

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

# **Recommended Operating Conditions**

| Symbol          | Parameter                                                            | Cond             | litions                      | Min   | Nom | Max  | Units |
|-----------------|----------------------------------------------------------------------|------------------|------------------------------|-------|-----|------|-------|
| V <sub>CC</sub> | Supply Voltage                                                       |                  |                              | 4.75  | 5   | 5.25 | V     |
| V <sub>IH</sub> | HIGH Level Input Voltage                                             |                  |                              | 2     |     |      | V     |
| V <sub>IL</sub> | LOW Level Input Voltage                                              |                  |                              |       |     | 0.8  | V     |
| I <sub>OH</sub> | HIGH Level Output Current                                            |                  |                              |       |     | -1   | mA    |
| I <sub>OL</sub> | LOW Level Output Current                                             |                  |                              |       |     | 20   | mA    |
| T <sub>A</sub>  | Free Air Operating Temperature                                       |                  |                              | 0     |     | 70   | °C    |
| $V_{T+}$        | Positive-Going Threshold<br>Voltage, Ī <sub>0</sub> , I <sub>1</sub> | $V_{CC} = 5.0V$  |                              |       |     | 2.0  | V     |
| V <sub>T-</sub> | Negative-Going<br>Threshold Voltage, Ī <sub>0</sub> , I <sub>1</sub> | $V_{CC} = 5.0V$  |                              | 0.8   |     |      | V     |
| V <sub>CX</sub> | Capacitor Voltage                                                    | $V_{CC} = 4.75V$ | $R_X = 1.0 \text{ k}\Omega,$ | -0.85 |     | 3.0  |       |
|                 | Pin 1 (15) Referenced                                                | to 5.25V         | $R_X \ge 10 \ k\Omega$       | -0.5  |     | 3.0  | V     |
|                 | to Pin 2 (14)                                                        |                  | $R_X > 1.0 M\Omega$          | -0.4  |     | 3.0  |       |

## **DC Electrical Characteristics**

Over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter                                               | Conditions                              | Min  | Тур  | Max  | Units |
|-----------------|---------------------------------------------------------|-----------------------------------------|------|------|------|-------|
| VI              | Input Clamp Voltage                                     | $V_{CC} = Min$ , $I_I = -18 \text{ mA}$ |      |      | -1.2 | V     |
| V <sub>OH</sub> | HIGH Level                                              | $V_{CC} = Min$ , $I_{OH} = -1.0$ mA,    | 2.7  | 3.4  |      | v     |
|                 | Output Voltage                                          | $V_{IL} = Max$                          | 2.7  |      |      | v     |
| V <sub>OL</sub> | LOW Level V <sub>CC</sub> = Min, I <sub>OL</sub> = Max, |                                         | 0.35 | 0.5  | V    |       |
|                 | Output Voltage                                          | $V_{IH} = Min$                          |      | 0.35 | 0.5  | v     |
| lı              | Input Current at Max                                    | $V_{CC} = Max, V_I = 5.5V$              |      |      | 1    | mA    |
|                 | Input Voltage                                           |                                         |      |      |      | ШA    |
| I <sub>IH</sub> | HIGH Level Input Current                                | $V_{CC} = Max, V_I = 2.7V$              |      |      | 20   | μΑ    |
| IIL             | LOW Level Input Current                                 | $V_{CC} = Max, V_I = 0.4V$              |      |      | -1.0 | mA    |
| I <sub>OS</sub> | Short Circuit                                           | V <sub>CC</sub> = Max                   | 40   |      | 100  | A     |
|                 | Output Current                                          | (Note 2)                                | -40  |      | -100 | mA    |
| Icc             | Supply Current                                          | V <sub>CC</sub> = Max                   |      |      | 75   | mA    |

Note 2: Not more than one output should be shorted at a time, and the duration should not exceed one second.

www.fairchildsemi.com

| Symbol                               | 0, T <sub>A</sub> = +25°C (See Section for Waveford                                                                         | Conditions                                                                                                                                                                                                                                    | C <sub>L</sub> =   | 16 pF         | Units    |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|----------|
| Symbol                               | Parameter                                                                                                                   | conditions                                                                                                                                                                                                                                    | Min                | Max           | Units    |
| PLH                                  | Propagation Delay<br>10 to Q                                                                                                |                                                                                                                                                                                                                                               |                    | 15            | ns       |
| PHL                                  | Propagation Delay                                                                                                           |                                                                                                                                                                                                                                               |                    | 19            | ns       |
| PLH                                  | Propagation Delay<br>I1 to Q                                                                                                |                                                                                                                                                                                                                                               |                    | 19            | ns       |
| PHL                                  | Propagation Delay                                                                                                           | Figure 1                                                                                                                                                                                                                                      |                    | 20            | ns       |
| PHL                                  | Propagation Delay $\overline{C}_{D}$ to Q                                                                                   |                                                                                                                                                                                                                                               |                    | 20            | ns       |
| PLH                                  | Propagation Delay $\overline{C}_{D}$ to $\overline{Q}$                                                                      | _                                                                                                                                                                                                                                             |                    | 14            | ns       |
| <sub>W</sub> (L)                     | I0 Pulse Width LOW                                                                                                          | _                                                                                                                                                                                                                                             | 8.0                |               | ns       |
| W(=)<br>W(H)                         | I1 Pulse Width HIGH                                                                                                         | -1                                                                                                                                                                                                                                            | 12                 |               | ns       |
|                                      | C <sub>D</sub> Pulse Width LOW                                                                                              | -1                                                                                                                                                                                                                                            | 7.0                |               |          |
| <sub>W</sub> (L)<br><sub>W</sub> (H) | Minimum Q Pulse Width HIGH                                                                                                  | $R_X = 1.0 \text{ k}\Omega, C_X = 10 \text{ pF}$<br>Including Jig and Stray                                                                                                                                                                   | 30                 | 45            | ns<br>ns |
| W                                    | Q Pulse Width                                                                                                               | $R_X = 10 \text{ k}\Omega, C_X = 1000 \text{ pF}$                                                                                                                                                                                             | 5.2                | 5.8           | μs       |
| νν<br>R <sub>X</sub>                 | Timing Resistor Range (Note 3)                                                                                              | $T_A = -55^{\circ}C \text{ to } + 125^{\circ}C$<br>$V_{CC} = 4.5V \text{ to } 5.5V$                                                                                                                                                           | 5.2 5.8   1.0 2000 |               | kΩ       |
| Δ <sub>t</sub>                       | Change in Q Pulse Width<br>over Temperature                                                                                 | $R_{\chi} = 10 \text{ k}\Omega, \text{ CX} = 1000 \text{ pF}$                                                                                                                                                                                 |                    | 1.0           | %        |
|                                      | over V <sub>CC</sub> Range                                                                                                  | $T_{A} = 25^{\circ}C, V_{CC} = 4.75V \text{ to}$<br>5.25V, $R_{X} = 10 \text{ k}\Omega$ ,<br>$C_{X} = 1000 \text{ pF}$<br>$T_{A} = 25^{\circ}C, V_{CC} = 4.5 \text{ to}$<br>5.5V, $R_{X} = 10 \text{ k}\Omega$ ,<br>$C_{V} = 1000 \text{ pF}$ |                    | 1.0           | %        |
| Note 4: All                          | blies only over $V_{CC}$ and $T_X$ range for DM96S<br>Typicals are at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$<br>hing Waveforms | C <sub>X</sub> = 1000 pF                                                                                                                                                                                                                      |                    |               |          |
|                                      | ۹<br>ō                                                                                                                      |                                                                                                                                                                                                                                               |                    | 1.5V<br>-1.5V | _        |
|                                      |                                                                                                                             | FIGURE 1.                                                                                                                                                                                                                                     |                    |               |          |

DM96S02

Downloaded from **Elcodis.com** electronic components distributor

5

www.fairchildsemi.com



6



Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.