

March 9, 2009

# QP27C64 – 64 Kilobit (8K x 8) CMOS EPROM

## **General Description**

The QP27C64 is an 8Kx8 (64-Kbit), UV erasable programmable read-only memory. It operates from a single +5 V supply, has a static standby mode, and features fast single address location programming. The QP27C64 meets the same specification requirements and utilizes the same programming methodology as the AMD 27C64 that it replaces.

Products are available in windowed and non-windowed (OTP) ceramic hermetic packages, as well as plastic one time programmable (OTP) packages.

Data is typically accessed in less than 45 ns, allowing high-performance microprocessors to operate without any WAIT states. The device offers separate Output Enable ( oe ) and Chip Enable ( oe ) pins, eliminating bus contention in a multiple bus system.

Typical power consumption is only 80 mW in active mode, and 100 μW in standby mode.

All signals are TTL levels, including programming signals. Bit locations may be programmed singly, in blocks, or at random. The device is programmed identically to the AMD27C64 device that it replaces, using the same programming algorithm (100 us pulses).

#### The QP27C64 features:

- Same programming algorithm as the AMD27C64, allowing it to be programmed using the same equipment, data and algorithm. When programming this device select AMD as the manufacturer and 27C64 as the devicetype.
- Speed options as fast as 45ns
- JEDEC Pinout
- Single +5V power supply
- CMOS and TTL input/output compatibility
- Two line control functions

The device/family is constructed using an advanced UV CMOS wafer fabrication process.

## **Block Diagram**



| Pin Name          | Function                       |
|-------------------|--------------------------------|
| $A_0 - A_{12}$    | Address Inputs                 |
| CE (E)            | Chip Enable Input              |
| $D_{Q0} - D_{Q7}$ | Data Input/Output              |
| OE (G)            | Output Enable Input            |
| PGM (P)           | Program Enable Input           |
| V <sub>CC</sub>   | V <sub>CC</sub> Supply Voltage |
| $V_{PP}$          | Program Voltage Input          |
| NC                | No Internal Connection         |

## **Connection Diagrams**

Device Type





24 TA10

22 DQ7

21 DQ6

23 CE (E)

LCC / PLCC

## **Functional Description**

#### **Device Erasure**

In order to clear all locations of their programmed contents, the device must be exposed to an ultraviolet light source. A dosage of 15 W seconds/cm<sup>2</sup> is required to completely erase the device. This dosage can be obtained by exposure to an ultraviolet lamp with a wavelength of 2537Å and an intensity of 12,000 µW/cm² for 15 to 20 minutes. The device should be directly under and about one inch from the source, and all filters should be removed from the UV light source prior to erasure.

Note that all UV erasable devices will erase with light sources having wavelengths shorter than 4000Å, such as fluorescent light and sunlight. Although the erasure process happens over a much longer time period, exposure to any light source should be prevented for maximum system reliability. Simply cover the package window with an opaque label or substance.

#### **Device Programming**

Upon delivery, or after each erasure, the device has all of its bits in the "ONE", or HIGH state. "ZEROs" are loaded into the device through the programming procedure.

The device enters the programming mode when 12.75V  $\pm$  0.25V is applied to the  $V_{PP}$  pin, and both  $\overline{CE}$  &  $\overline{PGM}$  are at

 $V_{\mathsf{IL}}$ .

For programming, the data to be programmed is applied 8 bits in parallel to the data pins.

The programming algorithm uses a 100  $\mu$ s programming pulse and gives each address only as many pulses as needed to reliably program the data. After each pulse is applied to a given address, the data in that address is verified. If the data does not verify, additional pulses are given until it verifies or the maximum pulses allowed is reached. This process is repeated while sequencing through each address of the device. This part of the algorithm is done with  $V_{CC}$  = 6.25 V to assure that each bit is programmed to a sufficiently high threshold voltage. After the final address is completed, the entire EPROM memory is verified at  $V_{CC}$  =  $V_{PP}$  = 5.25 V.

### **Program Inhibit**

Programming different data to multiple devices in parallel is easily accomplished. Except for  $\overline{\text{CE}}$ , all like inputs of the devices may be common. A TTL low-level program pulse applied to one device's  $\overline{\text{CE}}$  input with  $V_{PP}$  = 12.75 V ± 0.25 V and  $\overline{\text{PGM}}$  LOW will program that particular device. A high-level  $\overline{\text{CE}}$  input inhibits the other devices from being programmed.

#### **Program Verify**

Verification should be performed on the programmed bits to determine that they were correctly programmed. Verify should be performed with  $\overline{OE}$  and  $\overline{CE}$  at  $V_{IL}$ ,  $\overline{PGM}$  at  $V_{IH}$ , and  $V_{PP}$  between 12.5 V and 13.0 V.

#### **Autoselect Mode**

The autoselect mode provides manufacturer and device identification through identifier codes on DQ0–DQ7. This mode is primarily intended for programming equipment to automatically match a device to be programmed with its corresponding programming algorithm. This mode is functional in the 25°C  $\pm$  5°C ambient temperature range that is required when programming the device. To activate this mode, the programming equipment must force  $V_H$  on address line A9. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from  $V_{IL}$  to  $V_{IH}$  (that is, changing the address from 00h to 01h). All other address lines must be held at  $V_{IL}$  during the autoselect mode. Byte 0 (A0 =  $V_{IL}$ ) represents the manufacturer code, and Byte 1 (A0 =  $V_{IH}$ ), the device identifier code. Both codes have odd parity, with DQ7 as the parity bit.

#### **Read Mode**

To obtain data at the device outputs, Chip Enable ( $\overline{CE}$ ) and Output Enable ( $\overline{OE}$ ) must be driven low.  $\overline{CE}$  controls the power to the device and is typically used to select the device.  $\overline{OE}$  enables the device to output data, independent of device selection. Addresses must be stable for at least  $t_{ACC}$ — $t_{OE}$ .

### Standby Mode

The device enters the CMOS standby mode when  $\overline{CE}$  is at  $V_{CC} \pm 0.3 \text{ V}$ . Maximum  $V_{CC}$  current is reduced to 100  $\mu$ A. The device enters the TTL-standby mode when  $\overline{CE}$  is at  $V_{IH}$ . Maximum VCC current is reduced to 1.0 mA. When in either standby mode, the device places its outputs in a high-impedance state, independent of the  $\overline{OE}$  input.

### **Output OR Connection**

To accommodate multiple memory connections, a two-line control function provides:

- Low memory power dissipation
- Assurance that output bus contention will not occur.

CE should be decoded and used as the primary device selecting function, while OE be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low-power standby mode and that the output pins are only active when data is desired from a particular memory device.

### **System Applications**

During the switch between active and standby conditions, transient current peaks are produced on the rising and falling edges of Chip Enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. As a minimum, a  $0.1\mu F$  ceramic capacitor (high frequency, low inductance) should be used on each device between  $V_{CC}$  and  $V_{SS}$  to minimize transient effects. In addition, to overcome the voltage drop caused by the inductive effects of the printed circuit board traces on EPROM arrays, a  $4.7\mu F$  bulk electrolytic capacitor should be used between  $V_{CC}$  and  $V_{SS}$  for each eight devices. The location of the capacitor should be close to where the power supply is connected to the array.

### **MODE Select Table**

| Mode              | CE                    | OE       | PGM      | A <sub>0</sub> | A <sub>9</sub> | $V_{PP}$ | Outputs          | Notes                               |
|-------------------|-----------------------|----------|----------|----------------|----------------|----------|------------------|-------------------------------------|
| Read              | V <sub>IL</sub>       | $V_{IL}$ | Χ        | Χ              | Χ              | Χ        | D <sub>OUT</sub> | \ <u>1</u>                          |
| Output Disable    | X                     | $V_{IH}$ | Χ        | Χ              | Χ              | Χ        | High Z           | \ <u>1</u>                          |
| Standby (TTL)     | $V_{IH}$              | Χ        | Х        | Χ              | Χ              | Χ        | High Z           | \ <u>1</u>                          |
| Standby (CMOS)    | V <sub>CC</sub> ±0.3V | Χ        | Χ        | Χ              | Χ              | Χ        | High Z           | \ <u>1</u>                          |
| Program           | $V_{IL}$              | Χ        | $V_{IL}$ | Χ              | Χ              | $V_{PP}$ | D <sub>IN</sub>  | \ <u>1</u>                          |
| Program Verify    | $V_{IL}$              | $V_{IL}$ | $V_{IH}$ | Χ              | Χ              | $V_{PP}$ | D <sub>OUT</sub> | \ <u>1</u>                          |
| Program Inhibit   | $V_{IH}$              | Χ        | Χ        | Χ              | Χ              | $V_{PP}$ | High Z           | \ <u>1</u>                          |
| Manufacturer Code | $V_{IL}$              | $V_{IL}$ | Χ        | $V_{IL}$       | ٧              | Χ        | 01h              | \ <u>1 \2</u> \ <u>3</u> \ <u>4</u> |
| Device Code       | $V_{IL}$              | $V_{IL}$ | Χ        | $V_{IH}$       | $V_{H}$        | Х        | 15h              | \ <u>1 \2 \3 \4</u>                 |

### Notes:

- $V_{H} = 12.0V \pm 0.5V$
- $A_{1}-A_{8} & A_{10}-A_{12} = V_{IL}$
- \4 Device Manufacture Code and Device ID match original AMD device for programming compatibility

### **Absolute Maximum Ratings**

Stresses above the AMR may cause permanent damage, extended operation at AMR may degrade performance and affect reliability

| Condition                                                          |                              | Units                             | Notes                 |
|--------------------------------------------------------------------|------------------------------|-----------------------------------|-----------------------|
| Power Supply (V <sub>CC</sub> )                                    | -0.6 to +7.0                 | Volts DC                          |                       |
| /oltage with Respect to V <sub>SS</sub>                            |                              |                                   |                       |
| All pins except A <sub>9</sub> , V <sub>PP</sub> , V <sub>CC</sub> | -0.6 to V <sub>CC</sub> +0.6 | Volts                             | \ <u>5</u> \ <u>9</u> |
| $A_9$ and $V_{PP}$                                                 | -0.6 to 14                   | Volts                             | \ <u>6</u> \ <u>9</u> |
| Storage Temperature Range                                          | -65 to +150                  | °C                                | \ <u>7</u>            |
| ead Temperature (soldering, 10 seconds)                            | +300                         | °C                                |                       |
| unction Temperature (T <sub>J</sub> )                              | +150                         | °C                                | \ <u>7</u>            |
| Maximum Operating Temperature                                      |                              |                                   |                       |
| Commercial Devices                                                 | 0 to 70                      | °C                                | \ <u>7</u> \ <u>8</u> |
| Industrial Devices                                                 | -40 to 85                    | °C                                | \ <u>7</u> \ <u>8</u> |
| Military Temperature Range                                         | -55 to 125                   | °C                                | \ <u>7</u> \ <u>8</u> |
| Pata Retention                                                     | 10                           | Years, minimum                    | _                     |
| Device must not be removed from or inserted i                      | nto a socket when \          | CC or V <sub>PP</sub> is applied. |                       |

**Recommended Operating Conditions** 

| Condition                                           |                   | Units    | Notes                         |
|-----------------------------------------------------|-------------------|----------|-------------------------------|
| Supply Voltage Range (V <sub>CC</sub> )             | 4.5 to 5.5        | Volts DC |                               |
| Input or Output Voltage Range                       | $0.0$ to $V_{CC}$ | Volts DC | \ <u>5</u> \ <u>6</u>         |
| Minimum High-Level Input Voltage (V <sub>IH</sub> ) | 2.0               | Volts DC | — —                           |
| Maximum Low-Level Input Voltage (V <sub>IL</sub> )  | 0.8               | Volts DC |                               |
| Case Operating Range (T <sub>c</sub> )              |                   |          |                               |
| Commercial Devices                                  | 0 to 70           | °C       | \ <u>7</u> \ <u>8</u>         |
| Industrial Devices                                  | -40 to 85         | °C       | \ <del>7</del> \ <del>8</del> |
| Military Temperature Range                          | -55 to 125        | °C       | \ <del>7</del> \ <del>8</del> |

- 2.0V for periods of up to 20ns. Maximum DC voltage on input and I/O pins is VCC+0.5V. During transitions, input and I/O pins may overshoot to  $V_{CC}$  +2.0V for periods up to 20ns.
- $\[ \]$  Minimum DC Input Voltage on A<sub>9</sub> is -0.5V. During voltage transitions, A<sub>9</sub> and V<sub>PP</sub> may overshoot V<sub>SS</sub> to -2.0V for periods of up to 20ns. A<sub>9</sub> and V<sub>PP</sub> must not exceed +13.5V at any time.
- $\$  Do not exceed 125°C T<sub>C</sub> or T<sub>J</sub> for plastic package devices.
- \8 Maximum PD, Maximum T<sub>J</sub> Are Not to Be Exceeded.
- $\sqrt{9}$  During transitions, the inputs may undershoot to –2.0 V dc for periods less than 20 ns.
- $10 V_{PP}$  may be connected directly to  $V_{CC}$  except during programming.
- \11 Qualification Only.
- $\sqrt{12}$  If not tested, shall be guaranteed to the limits specified.

| TABLE I – ELECTRICAL PERFORMANCE CHARACTERISTICS |                      |                                                                       |       |       |      |  |  |
|--------------------------------------------------|----------------------|-----------------------------------------------------------------------|-------|-------|------|--|--|
| Test                                             | Symbol               | Conditions<br>-55°C ≤TA≤+125°C<br>Unless Otherwise Specified          | Min   | Max   | Unit |  |  |
| _                                                |                      |                                                                       |       |       | _    |  |  |
| Input Load Current                               | Iμ                   | $V_{IN}$ = 5.5V or 0.0V<br>All other inputs at either $V_{CC}$ or GND | -10.0 | +10.0 | μA   |  |  |
| Output Leakage Current                           | $I_{LO}$             | $V_{OIT} = 5.5V \text{ or } 0.0V$                                     | -10.0 | +10.0 | μA   |  |  |
| Operating Current, TTL                           | I <sub>CC</sub> TTL  | $\overline{OE}$ ( $\overline{G}$ ) = $V_{IL}$ 70ns                    |       | 65    | mA   |  |  |
|                                                  |                      | $\overline{CE}$ ( $\overline{E}$ ) = $V_{IL}$ 90ns                    |       | 75    | mA   |  |  |
|                                                  |                      | $V_{PP} = V_{CC}$ 120ns                                               |       | 65    | mA   |  |  |
|                                                  |                      | $O_0$ - $O_7$ = 0 mA 150ns                                            |       | 60    | mA   |  |  |
|                                                  |                      | f = 5 MHz 200ns                                                       |       | 30    | mA   |  |  |
|                                                  |                      | 250ns                                                                 |       | 30    | mA   |  |  |
|                                                  |                      | 350ns                                                                 |       | 25    | mA   |  |  |
| Operating Current, CMOS                          | I <sub>CC</sub> cmos | OE (G) = 0 Vdc 70ns                                                   |       | 70    | mA   |  |  |
|                                                  |                      | $\overline{CE}$ ( $\overline{E}$ ) = 0 Vdc 90ns                       |       | 60    | mA   |  |  |
|                                                  |                      | $V_{PP} = V_{CC}$ 120ns                                               |       | 55    | mA   |  |  |
|                                                  |                      | $O_0$ - $O_7$ = 0 mA 150ns                                            |       | 50    | mA   |  |  |
|                                                  |                      | f = 5 MHz 200ns                                                       |       | 10    | mA   |  |  |
|                                                  |                      | All other inputs 250ns                                                |       | 10    | mA   |  |  |
|                                                  |                      | at V <sub>CC</sub> or GND 350ns                                       |       | 10    | mA   |  |  |
| Standby Current, TTL                             | I <sub>SB</sub> TTL  | $\overline{OE}$ ( $\overline{G}$ ) = $V_{IH}$ 70ns                    |       | 15    | mA   |  |  |
|                                                  |                      | $\overline{CE}$ $(\overline{E}) = V_{IH}$ 90ns                        |       | 2     | mA   |  |  |
|                                                  |                      | f = 0 MHz 120ns                                                       |       | 2     | mA   |  |  |
|                                                  |                      | $O_0$ - $O_7$ = disabled 150ns                                        |       | 2     | mA   |  |  |
|                                                  |                      | 200ns                                                                 |       | 1     | mA   |  |  |
|                                                  |                      | 250ns                                                                 |       | 1     | mA   |  |  |
|                                                  |                      | 350ns                                                                 |       | 1     | mA   |  |  |

# QP27C64

| TABLE L ELECTRICAL DED           | EODMANO.             | E CHARACTERICTICS                                                                                      |                       |                 | , , , |
|----------------------------------|----------------------|--------------------------------------------------------------------------------------------------------|-----------------------|-----------------|-------|
| TABLE I – ELECTRICAL PER Test    | Symbol               | Conditions -55°C ≤TA≤+125°C Unless Otherwise Specified                                                 | Min                   | Max             | Unit  |
| Standby Current, CMOS            | I <sub>SB</sub> cmos | $\overline{OE}$ ( $\overline{G}$ ) = $V_{CC}$ 70ns                                                     |                       | 500             | μΑ    |
|                                  |                      | $\overline{CE}$ $(\overline{E}) = V_{CC}$ 90ns                                                         |                       | 200             | μA    |
|                                  |                      | f = 0 MHz 120ns                                                                                        |                       | 200             | μA    |
|                                  |                      | $O_0$ - $O_7$ = disabled 150ns                                                                         |                       | 200             | μA    |
|                                  |                      | 200ns                                                                                                  |                       | 140             | μΑ    |
|                                  |                      | 250ns                                                                                                  |                       | 140             | μA    |
|                                  |                      | 350ns                                                                                                  |                       | 140             | μA    |
| V <sub>PP</sub> Read Current     | I <sub>PP</sub>      | $V_{PP} = V_{CC},$<br>$\overline{CE} (\overline{E}) = V_{CC} \pm 0.2V$                                 |                       | 100             | μA    |
| Input Low Voltage                | $V_{IL}$             | $V_{PP} = V_{CC}$                                                                                      |                       | 0.8             | V     |
| Input High Voltage               | V <sub>IH</sub>      | $V_{PP} = V_{CC}$                                                                                      | 2.0                   |                 | V     |
| Output Low Voltage               | $V_{OL}$             | V <sub>IL</sub> =0.8V,V <sub>IH</sub> =2.0V                                                            | All except 70ns       | 0.45            | V     |
|                                  |                      | I <sub>OL</sub> = 2.1mA                                                                                | 70ns only             | 0.40            | V     |
| Output High Voltage              | V <sub>OH</sub>      | V <sub>IL</sub> =0.8V,V <sub>IH</sub> =2.0V                                                            | 2.4                   |                 | V     |
|                                  |                      | I <sub>OL</sub> = -400 μA                                                                              |                       |                 |       |
| Output Short Circuit Current     | I <sub>OS</sub>      | V <sub>CC</sub> = 5.5V, V <sub>OUT</sub> = 0.0V  Duration not to exceed 1 second, one output at a time |                       | 100             | mA    |
| V <sub>PP</sub> Read Voltage \10 | $V_{PP}$             | ·                                                                                                      | V <sub>CC</sub> - 0.7 | V <sub>CC</sub> | V     |
| Input Capacitance \11            | C <sub>IN</sub>      | V <sub>IN</sub> = 0V                                                                                   |                       | 10              | pF    |
| Output Capacitance \11           | C <sub>OUT</sub>     | V <sub>OUT</sub> = 0V                                                                                  |                       | 12              | pF    |
| Address to Output Delay          | t <sub>ACC</sub>     | $\overline{OE}$ $(\overline{G}) = V_{IL}$ 70ns                                                         |                       | 70              | ns    |
|                                  |                      | $\overline{CE} (\overline{E}) = V_{IL}$ 90ns                                                           |                       | 90              | ns    |
|                                  |                      | $V_{PP} = V_{CC}$ 120ns                                                                                |                       | 120             | ns    |
|                                  |                      | 150ns                                                                                                  |                       | 150             | ns    |
|                                  |                      | 200ns                                                                                                  |                       | 200             | ns    |
|                                  |                      | 250ns                                                                                                  |                       | 250             | ns    |
|                                  |                      | 350ns                                                                                                  |                       | 350             | ns    |

## QP27C64

| TABLE I – ELECTRICAL PERI    | ORMANC          | E CHARACTER                                   | ISTICS |     |     |      |
|------------------------------|-----------------|-----------------------------------------------|--------|-----|-----|------|
| Test                         | Symbol          | Conditior<br>-55°C ≤TA≤+<br>Unless Otherwise  | 125°C  | Min | Max | Unit |
| CE to Output Delay           | T <sub>CE</sub> | $\overline{OE}$ $(\overline{G}) = V_{IL}$     | 70ns   |     | 70  | ns   |
|                              |                 | $V_{PP} = V_{CC}$                             | 90ns   |     | 90  | ns   |
|                              |                 |                                               | 120ns  |     | 120 | ns   |
|                              |                 |                                               | 150ns  |     | 150 | ns   |
|                              |                 |                                               | 200ns  |     | 200 | ns   |
|                              |                 |                                               | 250ns  |     | 250 | ns   |
|                              |                 |                                               | 350ns  |     | 350 | ns   |
| OE to Output Delay           | T <sub>OE</sub> | CE (E)=V <sub>IL</sub>                        | 70ns   |     | 30  | ns   |
|                              |                 | $V_{PP} = V_{CC}$                             | 90ns   |     | 30  | ns   |
|                              |                 |                                               | 120ns  |     | 35  | ns   |
|                              |                 |                                               | 150ns  |     | 45  | ns   |
|                              |                 |                                               | 200ns  |     | 75  | ns   |
|                              |                 |                                               | 250ns  |     | 100 | ns   |
|                              |                 |                                               | 350ns  |     | 120 | ns   |
| OE High to Output Float \12  | $T_{DF}$        | CE (E)=V <sub>IL</sub>                        | 70ns   | 0   | 25  | ns   |
|                              |                 | $V_{PP} = V_{CC}$                             | 90ns   | 0   | 25  | ns   |
|                              |                 |                                               | 120ns  | 0   | 35  | ns   |
|                              |                 |                                               | 150ns  | 0   | 40  | ns   |
|                              |                 |                                               | 200ns  | 0   | 55  | ns   |
|                              |                 |                                               | 250ns  | 0   | 55  | ns   |
|                              |                 |                                               | 350ns  | 0   | 105 | ns   |
| Output hold from             | T <sub>OH</sub> | CE (E)=V <sub>IL</sub>                        | 70ns   | 10  |     | ns   |
| Addresses, OE or CE          |                 | $\overline{OE}$ ( $\overline{G}$ ) = $V_{IL}$ | 90ns   | 0   |     | ns   |
| Whichever Occurred First \12 |                 | $V_{PP} = V_{CC}$                             | 120ns  | 0   |     | ns   |
|                              |                 |                                               | 150ns  | 0   |     | ns   |
|                              |                 |                                               | 200ns  | 0   |     | ns   |
|                              |                 |                                               | 250ns  | 0   |     | ns   |
|                              |                 |                                               | 350ns  | 0   |     | ns   |

## **Ordering Information**

| Part Number | Package (Mil-Std-1835)    | Generic       |
|-------------|---------------------------|---------------|
| 8510201YA   | GDIP1-T28 CDIP2-T28 (DIP) | QP27C64-25/YA |
| 8510201ZA   | CQCC1-N32 (LCC)           | QP27C64-25/ZA |
| 8510202YA   | GDIP1-T28 CDIP2-T28 (DIP) | QP27C64-35/YA |
| 8510202ZA   | CQCC1-N32 (LCC)           | QP27C64-35/ZA |
| 8510203YA   | GDIP1-T28 CDIP2-T28 (DIP) | QP27C64-20/YA |
| 8510203ZA   | CQCC1-N32 (LCC)           | QP27C64-20/ZA |
| 8510204YA   | GDIP1-T28 CDIP2-T28 (DIP) | QP27C64-90/YA |
| 8510204ZA   | CQCC1-N32 (LCC)           | QP27C64-90/ZA |
| 8510205YA   | GDIP1-T28 CDIP2-T28 (DIP) | QP27C64-12/YA |
| 8510205ZA   | CQCC1-N32 (LCC)           | QP27C64-12/ZA |
| 8510206YA   | GDIP1-T28 CDIP2-T28 (DIP) | QP27C64-15/YA |
| 8510206ZA   | CQCC1-N32 (LCC)           | QP27C64-15/ZA |
| 8510207YA   | GDIP1-T28 CDIP2-T28 (DIP) | QP27C64-70/YA |
| 8510207ZA   | CQCC1-N32 (LCC)           | QP27C64-70/ZA |
|             |                           |               |

QP Semiconductor supports Source Control Drawing (SCD), and custom package development for this product family.

### Notes:

Package outline information and specifications are defined by Mil-Std-1835 package dimension requirements.

The listed drawings, Mil-PRF-38535, Mil-Std-883 and Mil-Std-1835 are available online at <a href="http://www.dscc.dla.mil/">http://www.dscc.dla.mil/</a>

Additional information is available at our website <a href="http://www.qpsemi.com">http://www.qpsemi.com</a>

<sup>&</sup>quot;-MIL" products manufactured by QP Semiconductor are compliant to the assembly, burn-in, test and quality conformance requirements of Test Methods 5004 & 5005 of Mil-Std-883 for Class B devices. This datasheet defines the electrical test requirements for the device(s).