3 MSPS,10-/12-Bit ADCs in 8-Lead TSOT

## FEATURES

```
Throughput rate: 3 MSPS
Specified for VDD of 2.35 V to 3.6 V
Power consumption
    11.4 mW at 3 MSPS with 3 V supplies
Wide input bandwidth
    70 dB SNR at 1 MHz input frequency
Flexible power/serial clock speed management
No pipeline delays
High speed serial interface
    SPI`-/QSPITM-/MICROWIRE'TM-/DSP-compatible
Temperature range: }-4\mp@subsup{0}{}{\circ}\textrm{C}\mathrm{ to +125}\mp@subsup{}{}{\circ}\textrm{C
Power-down mode: 0.1 \muA typ
8-lead TSOT package
8-lead MSOP package
```


## GENERAL DESCRIPTION

The AD7273/AD7274 are 10-/12-bit, high speed, low power, successive approximation ADCs, respectively. The parts operate from a single 2.35 V to 3.6 V power supply and feature throughput rates of up to 3 MSPS. Each part contains a low noise, wide bandwidth track-and-hold amplifier that can handle input frequencies in excess of 55 MHz .

The conversion process and data acquisition are controlled using $\overline{\mathrm{CS}}$ and the serial clock, allowing the devices to interface with microprocessors or DSPs. The input signal is sampled on the falling edge of $\overline{\mathrm{CS}}$, and the conversion is also initiated at this point. The conversion rate is determined by the SCLK. There are no pipeline delays associated with these parts.

The AD7273/AD7274 use advanced design techniques to achieve very low power dissipation at high throughput rates.

The reference for the parts is applied externally and can be in the range of 1.4 V to $\mathrm{V}_{\mathrm{DD}}$. This allows the widest dynamic input range to the ADC .

## FUNCTIONAL BLOCK DIAGRAM



Figure 1.

Table 1.

| Part Number | Resolution | Package |  |
| :--- | :--- | :--- | :--- |
| AD7273 $^{1}$ | 10 | 8 -lead MSOP | 8-Lead TSOT |
| AD7274 | 12 | 8-lead MSOP | 8-Lead TSOT |
| AD7276 | 12 | 8-lead MSOP | 6-Lead TSOT |
| AD7277 | 10 | 8-lead MSOP | 6-Lead TSOT |
| AD7278 | 8 | 8 -lead MSOP | 6-Lead TSOT |

${ }^{1}$ Parts contain external reference pin.

## PRODUCT HIGHLIGHTS

1. 3 MSPS ADCs in an 8-lead TSOT package.
2. High throughput with low power consumption.
3. Flexible power/serial clock speed management. Allows maximum power efficiency at low throughput rates.
4. Reference can be driven up to the power supply.
5. No pipeline delay.
6. The parts feature a standard successive approximation ADC with accurate control of the sampling instant via a $\overline{\mathrm{CS}}$ input and once-off conversion control.

Rev, 0
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
www.analog.com
Fax: 781.461.3113
© 2005 Analog Devices, Inc. All rights reserved.

## AD7273/AD7274

## TABLE OF CONTENTS

$\qquad$
General Description ..... 1
Functional Block Diagram ..... 1
Product Highlights ..... 1
Revision History ..... 2
Specifications ..... 3
AD7274 Specifications ..... 3
AD7273 Specifications ..... 5
Timing Specifications ..... 7
Timing Examples .....  8
Absolute Maximum Ratings ..... 9
ESD Caution ..... 9
Pin Configurations and Function Descriptions ..... 10
Typical Performance Characteristics ..... 11
Terminology ..... 14
Circuit Information ..... 15
Converter Operation ..... 15
ADC Transfer Function. ..... 15
Typical Connection Diagram ..... 16
Analog Input ..... 16
Digital Inputs ..... 16
Modes of Operation ..... 17
Normal Mode. ..... 17
Partial Power-Down Mode ..... 17
Full Power-Down Mode ..... 17
Power-Up Times ..... 18
Power vs. Throughput Rate. ..... 20
Serial Interface ..... 21
Microprocessor Interfacing. ..... 23
Application Hints ..... 24
Grounding and Layout ..... 24
Evaluating the AD7273/AD7274 Performance ..... 24
Outline Dimensions ..... 25
Ordering Guide ..... 25

## REVISION HISTORY

9/05-Revision 0: Initial Version

## SPECIFICATIONS

## AD7274 SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=2.35 \mathrm{~V}$ to 3.6 V , $\mathrm{V}_{\text {REF }}=2.35 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}, \mathrm{f}_{\mathrm{SCLK}}=48 \mathrm{MHz}$, $\mathrm{f}_{\text {SAMPLE }}=3 \mathrm{MSPS}, \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.
Table 2.

| Parameter | B Grade ${ }^{1}$ | Unit ${ }^{\text {2 }}$ | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> Signal-to-Noise + Distortion (SINAD) ${ }^{3}$ <br> Signal-to-Noise Ratio (SNR) <br> Total Harmonic Distortion (THD) ${ }^{3}$ <br> Peak Harmonic or Spurious Noise (SFDR) ${ }^{3}$ <br> Intermodulation Distortion (IMD) <br> Second-Order Terms <br> Third-Order Terms <br> Aperture Delay <br> Aperture Jitter <br> Full Power Bandwidth <br> Power Supply Rejection Ratio (PSRR) | $\begin{aligned} & 68 \\ & 69.5 \\ & -73 \\ & -78 \\ & -80 \\ & -82 \\ & -82 \\ & -8 \\ & 5 \\ & 18 \\ & 55 \\ & 8 \\ & 82 \end{aligned}$ | dB min dB min dB max dB typ dB typ <br> dB typ dB typ ns typ ps typ MHz typ MHz typ dB typ | $\mathrm{fin}_{\mathrm{in}}=1 \mathrm{MHz}$ sine wave $\begin{aligned} & f \mathrm{fa}=1 \mathrm{MHz}, \mathrm{fb}=0.97 \mathrm{MHz} \\ & \mathrm{fa}=1 \mathrm{MHz}, \mathrm{fb}=0.97 \mathrm{MHz} \end{aligned}$ <br> @ 3 dB <br> @ 0.1 dB |
| DC ACCURACY <br> Resolution <br> Integral Nonlinearity ${ }^{3}$ <br> Differential Nonlinearity ${ }^{3}$ <br> Offset Error ${ }^{3}$ <br> Gain Error ${ }^{3}$ <br> Total Unadjusted Error (TUE) ${ }^{3}$ | $\begin{aligned} & 12 \\ & \pm 1 \\ & \pm 1 \\ & \pm 3 \\ & \pm 3.5 \\ & \pm 3.5 \end{aligned}$ | Bits <br> LSB max LSB max LSB max LSB max LSB max | Guaranteed no missed codes to 12 bits |
| ANALOG INPUT Input Voltage Range DC Leakage Current Input Capacitance | $\begin{aligned} & 0 \text { to } V_{\text {REF }} \\ & \pm 1 \\ & \pm 5.5 \\ & 42 \\ & 10 \end{aligned}$ | V <br> $\mu \mathrm{A}$ max $\mu \mathrm{A}$ max pF typ pF typ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & 85^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \\ & \text { When in track } \\ & \text { When in hold } \end{aligned}$ |
| REFERENCE INPUT <br> $V_{\text {Ref }}$ Input Voltage Range <br> DC leakage Current <br> Input Capacitance <br> Input Impedance | $\begin{aligned} & 1.4 \text { to } \mathrm{VDD}^{2} \\ & \pm 1 \\ & 20 \\ & 32 \end{aligned}$ | V min/V max <br> $\mu \mathrm{A}$ max <br> pF typ <br> $\Omega$ typ |  |
| LOGIC INPUTS Input High Voltage, $\mathrm{V}_{\mathrm{INH}}$ Input Low Voltage, VinL Input Current, In Input Capacitance, $\mathrm{Cin}^{4}$ | $\begin{aligned} & 1.7 \\ & 2 \\ & 0.7 \\ & 0.8 \\ & \pm 1 \\ & 2 \\ & \hline \end{aligned}$ | $\vee$ min <br> $V$ min <br> $V$ max <br> $V$ max <br> $\mu \mathrm{A}$ max <br> pF max | $\begin{aligned} & 2.35 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 2.7 \mathrm{~V} \\ & 2.7 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V} \\ & 2.35 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}}<2.7 \mathrm{~V} \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V} \\ & \text { Typically } 10 \mathrm{nA}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{DD}} \end{aligned}$ |
| LOGIC OUTPUTS <br> Output High Voltage, V $_{\text {он }}$ <br> Output Low Voltage, Vol <br> Floating-State Leakage Current Floating-State Output Capacitance ${ }^{4}$ Output Coding | $$ | $\vee$ min <br> $\checkmark$ max <br> $\mu \mathrm{A}$ max <br> pF max <br> ural) binary | $\begin{aligned} & I_{\text {SOURCE }}=200 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{DD}}=2.35 \mathrm{~V} \text { to } 3.6 \mathrm{~V} \\ & \mathrm{I}_{\text {SINK }}=200 \mu \mathrm{~A} \end{aligned}$ |

## AD7273/AD7274

| Parameter | B Grade ${ }^{1}$ | Unit ${ }^{2}$ | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| CONVERSION RATE <br> Conversion Time <br> Track-and-Hold Acquisition Time ${ }^{3}$ <br> Throughput Rate | $\begin{aligned} & 291 \\ & 60 \\ & 3 \end{aligned}$ | ns max ns max MSPS max | 14 SCLK cycles with SCLK at 48 MHz <br> See the Serial Interface section |
| POWER RQUIREMENTS <br> VD <br> ID <br> Normal Mode (Static) <br> Normal Mode (Operational) <br> Partial Power-Down Mode (Static) <br> Full Power-Down Mode (Static) | $\begin{aligned} & 2.35 / 3.6 \\ & 1 \\ & 5 \\ & 3.8 \\ & 34 \\ & 2 \\ & 10 \end{aligned}$ | V min/V max <br> mA typ <br> mA max <br> mA typ <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> $\mu \mathrm{A}$ max | $\begin{aligned} & \text { Digital I/Ps }=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{DD}} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{SCLK} \text { on or off } \\ & \mathrm{V}_{\mathrm{DD}}=2.35 \mathrm{~V} \text { to } 3.6 \mathrm{~V} \text {, } \mathrm{f}_{\text {SAMPLE }}=3 \mathrm{MSPS} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \text {, typically } 0.1 \mu \mathrm{~A} \\ & 85^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{aligned}$ |
| Power Dissipation ${ }^{5}$ <br> Normal Mode (Operational) <br> Partial Power-Down <br> Full Power-Down | $\begin{aligned} & 18 \\ & 11.4 \\ & 102 \\ & 7.2 \\ & \hline \end{aligned}$ | mW max <br> mW typ <br> $\mu \mathrm{W}$ max <br> $\mu \mathrm{W}$ max | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{f}_{\text {SAMPLE }}=3 \mathrm{MSPS} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=3.6 \mathrm{~V},-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ |

[^0]
## AD7273 SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=2.35 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{~V}_{\text {ReF }}=2.35 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}$, $\mathrm{fSCLK}=48 \mathrm{MHz}$, $\mathrm{f}_{\text {SAMPLE }}=3 \mathrm{MSPS}, \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.
Table 3.

| Parameter | B Grade ${ }^{1}$ | Unit ${ }^{2}$ | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> Signal-to-Noise + Distortion (SINAD) ${ }^{3}$ <br> Total Harmonic Distortion (THD) ${ }^{3}$ <br> Peak Harmonic or Spurious Noise (SFDR) ${ }^{3}$ <br> Intermodulation Distortion (IMD) <br> Second-Order Terms <br> Third-Order Terms <br> Aperture Delay <br> Aperture Jitter <br> Full Power Bandwidth <br> Power Supply Rejection Ratio (PSRR) | $\begin{aligned} & 61 \\ & -72 \\ & -77 \\ & -80 \\ & -81 \\ & -81 \\ & 5 \\ & 18 \\ & 74 \\ & 10 \\ & 82 \end{aligned}$ | dB min dB max dB typ dB typ <br> dB typ dB typ ns typ ps typ MHz typ MHz typ dB typ | $\mathrm{fin}_{\mathrm{IN}}=1 \mathrm{MHz} \text { sine wave }$ $\begin{aligned} & \mathrm{fa}=1 \mathrm{MHz}, \mathrm{fb}=0.97 \mathrm{MHz} \\ & \mathrm{fa}=1 \mathrm{MHz}, \mathrm{fb}=0.97 \mathrm{MHz} \end{aligned}$ <br> @ 3 dB <br> @ 0.1 dB |
| DC ACCURACY <br> Resolution <br> Integral Nonlinearity ${ }^{3}$ <br> Differential Nonlinearity ${ }^{3}$ <br> Offset Error ${ }^{3}$ <br> Gain Error ${ }^{3}$ <br> Total Unadjusted Error (TUE) ${ }^{3}$ | $\begin{aligned} & 10 \\ & \pm 0.5 \\ & \pm 0.5 \\ & \pm 1 \\ & \pm 1.5 \\ & \pm 2.5 \\ & \hline \end{aligned}$ | Bits LSB max LSB max LSB max LSB max LSB max | Guaranteed no missed codes to 10 bits |
| ANALOG INPUT Input Voltage Range DC Leakage Current Input Capacitance | $\begin{aligned} & 0 \text { to } V_{\text {REF }} \\ & \pm 1 \\ & \pm 5.5 \\ & 42 \\ & 10 \end{aligned}$ | V <br> $\mu \mathrm{A}$ max <br> $\mu \mathrm{A}$ max <br> pF typ <br> pF typ | $-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}$ <br> $85^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ <br> When in track <br> When in hold |
| REFERENCE INPUT <br> $V_{\text {VEF }}$ Input Voltage Range DC leakage Current Input Capacitance Input Impedance | $\begin{aligned} & 1.4 \text { to } V_{D D} \\ & \pm 1 \\ & 20 \\ & 32 \end{aligned}$ | V min/V max <br> $\mu \mathrm{A}$ max <br> pF typ <br> $\Omega$ typ |  |
| LOGIC INPUTS Input High Voltage, $\mathrm{V}_{\mathrm{INH}}$ Input Low Voltage, ViN Input Current, In Input Capacitance, $\mathrm{CliN}^{4}$ | $\begin{aligned} & 1.7 \\ & 2 \\ & 0.7 \\ & 0.8 \\ & \pm 1 \\ & 2 \end{aligned}$ | $V$ min <br> $V$ min <br> $V$ max <br> V max <br> $\mu \mathrm{A}$ max <br> pF max | $\begin{aligned} & 2.35 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 2.7 \mathrm{~V} \\ & 2.7 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V} \\ & 2.35 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}}<2.7 \mathrm{~V} \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6 \mathrm{~V} \\ & \text { Typically } 10 \mathrm{nA}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{DD}} \end{aligned}$ |
| LOGIC OUTPUTS <br> Output High Voltage, Voн <br> Output Low Voltage, VoL <br> Floating-State Leakage Current Floating-State Output Capacitance ${ }^{4}$ Output Coding |  | $V$ min <br> V max <br> $\mu \mathrm{A}$ max <br> pF max <br> ural) binary | $\begin{aligned} & I_{\text {source }}=200 \mu \mathrm{~A} ; \mathrm{V}_{\mathrm{DD}}=2.35 \mathrm{~V} \text { to } 3.6 \mathrm{~V} \\ & \mathrm{I}_{\text {SINK }}=200 \mu \mathrm{~A} \end{aligned}$ |
| CONVERSION RATE <br> Conversion Time Track-and-Hold Acquisition Time ${ }^{3}$ Throughput Rate | $\begin{aligned} & 250 \\ & 60 \\ & 3.45 \end{aligned}$ | ns max ns max MSPS max | 12 SCLK cycles with SCLK at 48 MHz <br> See the Serial Interface section |

## AD7273/AD7274

| Parameter | B Grade ${ }^{1}$ | Unit ${ }^{2}$ | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| POWER RQUIREMENTS |  |  |  |
| $V_{\text {D }}$ | 2.35/3.6 | $V$ min/V max |  |
| IDD |  |  | Digital I/Ps $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ |
| Normal Mode (Static) | 0.6 | mA typ | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{SCLK}$ on or off |
| Normal Mode (Operational) | 5 | mA max | $\mathrm{V}_{\mathrm{DD}}=2.35 \mathrm{~V}$ to 3.6 V, $\mathrm{f}_{\text {SAMPLE }}=3 \mathrm{MSPS}$ |
|  | 3.2 | mA typ | $V_{D D}=3 \mathrm{~V}$ |
| Partial Power-Down Mode (Static) | 34 | $\mu \mathrm{A}$ typ |  |
| Full Power-Down Mode (Static) | 2 | $\mu \mathrm{A}$ max | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, typically $0.1 \mu \mathrm{~A}$ |
|  | 10 | $\mu \mathrm{A}$ max | $85^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| Power Dissipation ${ }^{5}$ |  |  |  |
| Normal Mode (Operational) | 18 | mW max | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{f}_{\text {SAMPLE }}=3 \mathrm{MSPS}$ |
|  | 9.6 | mW typ | $V_{D D}=3 \mathrm{~V}$ |
| Partial Power-Down | 102 | $\mu \mathrm{W}$ max | $V_{D D}=3 \mathrm{~V}$ |
| Full Power-Down | 7.2 | $\mu \mathrm{W}$ max | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V},-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

[^1]
## TIMING SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=2.35 \mathrm{~V}$ to $3.6 \mathrm{~V} ; \mathrm{V}_{\text {Ref }}=2.35$ to $\mathrm{V}_{\mathrm{DD}} ; \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. ${ }^{1}$ Guaranteed by characterization. All input signals are specified with $\operatorname{tr}=\mathrm{tf}=2 \mathrm{~ns}\left(10 \%\right.$ to $90 \%$ of $\left.\mathrm{V}_{\mathrm{DD}}\right)$ and timed from a voltage level of 1.6 V .
Table 4.

| Parameter | Limit at $\mathbf{T}_{\text {min, }} \mathbf{T}_{\text {max }}$ AD7273/AD7274 | Unit | Description |
| :---: | :---: | :---: | :---: |
| $\mathrm{fscık}^{2}$ | 500 | kHz min ${ }^{3}$ |  |
|  | 48 | MHz max |  |
| tconvert | $14 \times$ tscık |  | AD7274 |
|  | $12 \times$ tscık |  | AD7273 |
| $\mathrm{t}_{\text {Quiet }}$ | 4 | $n s$ min | Minimum quiet time required between bus relinquish and start of next conversion |
| $\mathrm{t}_{1}$ | 3 | $n s$ min | Minimum $\overline{C S}$ pulse width |
| $\mathrm{t}_{2}$ | 6 | ns min | $\overline{C S}$ to SCLK setup time |
| $\mathrm{t}_{3}{ }^{4}$ | 4 | ns max | Delay from $\overline{C S}$ until SDATA three-state disabled |
| $\mathrm{t}_{4}{ }^{4}$ | 15 | ns max | Data access time after SCLK falling edge |
| $\mathrm{t}_{5}$ | 0.4 tsclk | $n s$ min | SCLK low pulse width |
| $\mathrm{t}_{6}$ | 0.4 tsclk | ns min | SCLK high pulse width |
| $\mathrm{t}_{7}{ }^{4}$ | 5 | $n \mathrm{~ns}$ min | SCLK to data valid hold time |
| $\mathrm{t}_{8}$ | 14 | ns max | SCLK falling edge to SDATA three-state |
|  | 5 | ns min | SCLK falling edge to SDATA three-state |
| $\mathrm{t}_{9}$ | 4.2 | ns max | $\overline{C S}$ rising edge to SDATA three-state |
| $\mathrm{t}_{\text {Power-up }}{ }^{5}$ | 1 | $\mu \mathrm{s}$ max | Power-up time from full power-down |

${ }^{1}$ Sample tested during initial release to ensure compliance. All timing specifications given are with a 10 pF load capacitance. With a load capacitance greater than this value, a digital buffer or latch must be used.
${ }^{2}$ Mark/space ratio for the SCLK input is $40 / 60$ to 60/40
${ }^{3}$ Minimum fsclк at which specifications are guaranteed.
${ }^{4}$ The time required for the output to cross the $\mathrm{V}_{I H}$ or $\mathrm{V}_{I L}$ voltage.
${ }^{5}$ See the Power-Up Times section


Figure 2. Access Time After SCLK Falling Edge


Figure 4. SCLK Falling Edge SDATA Three-State


Figure 3. Hold Time After SCLK Falling Edge

## AD7273/AD7274

## TIMING EXAMPLES

For the AD7274, if $\overline{\mathrm{CS}}$ is brought high during the $14^{\text {th }}$ SCLK rising edge after the two leading zeros and 12 bits of the conversion are provided, the part can achieve the fastest throughput rate, 3 MSPS. If $\overline{\mathrm{CS}}$ is brought high during the $16^{\text {th }}$ SCLK rising edge after the two leading zeros, 12 bits of the conversion, and two trailing zeros are provided, a throughput rate of 2.97 MSPS is achievable. This is illustrated in the following two timing examples.

## Timing Example 1

In Figure 6, using a 14 SCLK cycle, $\mathrm{f}_{\text {SCLK }}=48 \mathrm{MHz}$, and the throughput is 3 MSPS. This produces a cycle time of $\mathrm{t}_{2}+12.5\left(1 / \mathrm{f}_{\mathrm{SCLK}}\right)+\mathrm{t}_{\mathrm{ACQ}}=333 \mathrm{~ns}$, where $\mathrm{t}_{2}=6 \mathrm{~ns} \mathrm{~min}$ and $\mathrm{t}_{\mathrm{ACQ}}=67 \mathrm{~ns}$. This satisfies the requirement of 60 ns for $\mathrm{t}_{\mathrm{ACQ}}$. Figure 6 also shows that $\mathrm{t}_{\mathrm{ACQ}}$ comprises $0.5\left(1 / \mathrm{f}_{\mathrm{SCLK}}\right)+\mathrm{t}_{9}+\mathrm{t}_{\text {QUIET }}$, where $\mathrm{t}_{9}=4.2 \mathrm{~ns}$ max. This allows a value of 52.8 ns for tquiet, satisfying the minimum requirement of 4 ns .

## Timing Example 2

The example in Figure 7 uses a 16 SCLK cycle, fscık $=48 \mathrm{MHz}$, and the throughput is 2.97 MSPS. This produces a cycle time of $\mathrm{t}_{2}+12.5\left(1 / \mathrm{f}_{\mathrm{SCLK}}\right)+\mathrm{t}_{\mathrm{ACQ}}=336 \mathrm{~ns}$, where $\mathrm{t}_{2}=6 \mathrm{~ns} \mathrm{~min}$ and $\mathrm{t}_{\mathrm{ACQ}}=70 \mathrm{~ns}$. Figure 7 shows that $\mathrm{t}_{\mathrm{ACQ}}$ comprises $2.5\left(1 / \mathrm{f}_{\text {SCLK }}\right)+$ $\mathrm{t}_{8}+\mathrm{t}_{\text {QUiet }}$, where $\mathrm{t}_{8}=14 \mathrm{~ns}$ max. This satisfies the minimum requirement of 4 ns for $\mathrm{t}_{\text {QUIET: }}$


Figure 6.AD7274 Serial Interface Timing 14 SCLK Cycle


Figure 7. Serial Interface Timing 16 SCLK Cycle

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 5.

| Parameters | Ratings |
| :---: | :---: |
| VDD to AGND/DGND | -0.3 V to +6 V |
| Analog Input Voltage to AGND | -0.3 V to $\mathrm{V} \mathrm{DD}+0.3 \mathrm{~V}$ |
| Digital Input Voltage to DGND | -0.3 V to +6 V |
| Digital Output Voltage to DGND | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Input Current to Any Pin Except Supplies ${ }^{1}$ | $\pm 10 \mathrm{~mA}$ |
| Operating Temperature Range |  |
| Commercial (B Grade) | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| 6-Lead TSOT Package |  |
| $\theta_{\mathrm{JA}}$ Thermal Impedance | $230^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\text {jc }}$ Thermal Impedance | $92^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead MSOP Package |  |
| $\theta_{\mathrm{JA}}$ Thermal Impedance | $205.9^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\text {ıc }}$ Thermal Impedance | $43.74{ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead Temperature Soldering Reflow ( 10 to 30 sec ) | $255^{\circ} \mathrm{C}$ |
| Lead Temperature Soldering |  |
| Reflow (10 to 30 sec ) | $260^{\circ} \mathrm{C}$ |
| ESD | 1.5 kV |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
${ }^{1}$ Transient currents of up to 100 mA cause SCR latch-up.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## AD7273/AD7274

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 8. 8-Lead MSOP Pin Configuration


Figure 9. 8-Lead TSOT Pin Configuration

Table 6. Pin Function Descriptions

| Pin No. |  | Mnemonic | Description |
| :---: | :---: | :---: | :---: |
| MSOP | TSOT |  |  |
| 1 | 1 | VDD | Power Supply Input. The V $\mathrm{V}_{\text {d }}$ range for the AD7273/AD7274 is from 2.35 V to 3.6 V . |
| 2 | 2 | SDATA | Data Out. Logic output. The conversion result from the AD7273/AD7274 is provided on this output as a serial data stream. The bits are clocked out on the falling edge of the SCLK input. The data stream from the AD7274 consists of two leading zeros followed by the 12 bits of conversion data and two trailing zeros, provided MSB first. The data stream from the AD7273 consists of two leading zeros followed by the 10 bits of conversion data and four trailing zeros, provided MSB first. |
| 3 | 7 | $\overline{C S}$ | Chip Select. Active low logic input. This input provides the dual function of initiating conversion on the AD7273/AD7274 and framing the serial data transfer. |
| 4 | 8 | AGND | Analog Ground. Ground reference point for all circuitry on the AD7273/AD7274. All analog signals and any external reference signal should be referred to this AGND voltage. |
| 5 | 5 | $V_{\text {ReF }}$ | Voltage Reference Input. This pin becomes the reference voltage input. An external reference should be applied at this pin. The external reference input range is 1.4 V to $\mathrm{V}_{\mathrm{DD}} . \mathrm{A} 10 \mu \mathrm{~F}$ capacitor should be tied between this pin and AGND. |
| 6 | 6 | SCLK | Serial Clock. Logic input. SCLK provides the serial clock for accessing data from the part. This clock input is also used as the clock source for the conversion process of AD7273/AD7274. |
| 7 | 3 | DGND | Digital Ground. Ground reference point for all digital circuitry on the AD7273/AD7274. The DGND and AGND voltages ideally should be at the same potential and must not be more than 0.3 V apart, even on a transient basis. |
| 8 | 4 | VIN | Analog Input. Single-ended analog input channel. The input range is 0 to $\mathrm{V}_{\text {REFF }}$. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 10. AD7274 Dynamic Performance at 3 MSPS, Input Tone $=1 \mathrm{MHz}$


Figure 11. AD7273 Dynamic Performance at 3 MSP, Input Tone $=1 \mathrm{MHz}$


Figure 12. AD7274 SINAD vs. Analog Input Frequency at 3 MSPS for Various Supply Voltages, SCLK Frequency $=48 \mathrm{MHz}$


Figure 13. AD7274 SNR vs. Analog Input Frequency at 3 MSPS for Various Supply Voltages, SCLK Frequency $=48 \mathrm{MHz}$


Figure 14. THD vs. Analog Input Frequency at 3 MSPS for Various Supply Voltages, SCLK Frequency $=48 \mathrm{MHz}$


Figure 15. THD vs. Analog Input Frequency at 3 MSPS for Various Source $I$ mpedance, SCLK Frequency $=48 \mathrm{MHz}$, Supply Voltage $=3 \mathrm{~V}$


Figure 16. Power Supply Rejection Ratio (PSRR) vs. Supply Ripple Frequency Without Decoupling


Figure 17. AD7274 INL Performance


Figure 18. AD7274 DNL Performance


Figure 19. Change in INL vs. Reference Voltage, 3 V Supply


Figure 20. Change in DNL vs. Reference Voltage, 3 V Supply


Figure 21. Maximum Current vs. Supply Voltage for Different SCLK Frequencies


Figure 22. Histogram of Codes for 30,000 Samples


Figure 23. ENOB/SINAD vs. Reference Voltage

## AD7273/AD7274

## TERMINOLOGY

## Integral Nonlinearity (INL)

The maximum deviation from a straight line passing through the endpoints of the ADC transfer function. For the AD7273/ AD7274, the endpoints of the transfer function are zero scale at 0.5 LSB below the first code transition and full scale at 0.5 LSB above the last code transition.

## Differential Nonlinearity (DNL)

The difference between the measured and the ideal 1 LSB change between any two adjacent codes in the ADC.

## Offset Error

The deviation of the first code transition ( $00 \ldots 000$ ) to ( $00 \ldots$ 001 ) from the ideal, that is, AGND + 0.5 LSB.

## Gain Error

The deviation of the last code transition $(111 \ldots 110)$ to ( $111 \ldots 111$ ) from the ideal, that is, VREF - 1.5 LSB, after adjusting for the offset error.

## Total Unadjusted Error (TUE)

A comprehensive specification that includes gain, linearity, and offset errors.

## Track-and-Hold Acquisition Time

The time required for the output of the track-and-hold amplifier to reach its final value, within $\pm 0.5 \mathrm{LSB}$, after the end of the conversion. See the Serial Interface section for more details.
Signal-to-Noise + Distortion Ratio (SINAD)
The measured ratio of signal to noise plus distortion at the output of the ADC. The signal is the rms amplitude of the fundamental, and noise is the rms sum of all nonfundamental signals up to half the sampling frequency ( $\mathrm{f}_{\mathrm{s}} / 2$ ), including harmonics but excluding dc. The ratio is dependent on the number of quantization levels in the digitization process: the more levels, the smaller the quantization noise. For an ideal N-bit converter, the SINAD is

$$
S I N A D=6.02 \mathrm{~N}+1.76 \mathrm{~dB}
$$

According to this equation, the SINAD is 74 dB for a 12 -bit converter and 62 dB for a 10 -bit converter. However, various error sources in the ADC, including integral and differential nonlinearities and internal ac noise sources, cause the measured SINAD to be less than its theoretical value.

## Total Harmonic Distortion (THD)

The ratio of the rms sum of harmonics to the fundamental. It is defined as:

$$
T H D(\mathrm{~dB})=20 \log \frac{\sqrt{V_{2}{ }^{2}+V_{3}{ }^{2}+V_{4}{ }^{2}+V_{5}{ }^{2}+V_{6}{ }^{2}}}{V_{1}}
$$

where $V_{1}$ is the rms amplitude of the fundamental, and $V_{2}, V_{3}$, $V_{4}, V_{5}$, and $V_{6}$ are the rms amplitudes of the second through the sixth harmonics.

## Peak Harmonic or Spurious Noise (SFDR)

The ratio of the rms value of the next largest component in the ADC output spectrum (up to $\mathrm{f}_{\mathrm{s}} / 2$, excluding dc) to the rms value of the fundamental. Normally, the value of this specification is determined by the largest harmonic in the spectrum; however, for ADCs with harmonics buried in the noise floor, it is determined by a noise peak.

## Intermodulation Distortion (IMD)

With inputs consisting of sine waves at two frequencies, fa and fb , any active device with nonlinearities creates distortion products at sum and difference frequencies of $\mathrm{mfa} \pm \mathrm{nfb}$, where m and $\mathrm{n}=0,1,2,3, \ldots$ Intermodulation distortion terms are those for which neither $m$ nor $n$ are equal to zero. For example, the secondorder terms include ( $\mathrm{fa}+\mathrm{fb}$ ) and ( $\mathrm{fa}-\mathrm{fb}$ ), and the third-order terms include $(2 \mathrm{fa}+\mathrm{fb})$, $(2 \mathrm{fa}-\mathrm{fb})$, $(\mathrm{fa}+2 \mathrm{fb})$, and $(\mathrm{fa}-2 \mathrm{fb})$.

The AD7273/AD7274 are tested using the CCIF standard in which two input frequencies are used (see fa and fb in the Specifications section). In this case, the second-order terms are usually distanced in frequency from the original sine waves, and the third-order terms are usually at a frequency close to the input frequencies. As a result, the second- and third-order terms are specified separately. The calculation of the intermodulation distortion is as per the THD specification, where it is the ratio of the rms sum of the individual distortion products to the rms amplitude of the sum of the fundamentals expressed in decibels.

## Power Supply Rejection Ratio (PSRR)

The ratio of the power in the ADC output at full-scale frequency, $f$, to the power of a 100 mV p-p sine wave applied to the $A D C V_{D D}$ supply of frequency fs .

$$
\operatorname{PSRR}(\mathrm{dB})=10 \log \left(P f / P f_{S}\right)
$$

where $P f$ is the power at frequency $f$ in the ADC output; $P f_{s}$ is the power at frequency $f_{s}$ coupled onto the $\operatorname{ADC} V_{D D}$ supply.

## Aperture Delay

The measured interval between the leading edge of the sampling clock and the point at which the ADC actually takes the sample.

## Aperture Jitter

The sample-to-sample variation in the effective point in time at which the sample is taken.

## CIRCUIT INFORMATION

The AD7273/AD7274 are high speed, low power, 10-/12-bit, single supply ADCs, respectively. The parts can be operated from a 2.35 V to 3.6 V supply. When operated from any supply voltage within this range, the AD7273/AD7274 are capable of throughput rates of 3 MSPS when provided with a 48 MHz clock.

The AD7273/AD7274 provide the user with an on-chip track-and-hold ADC and a serial interface housed in an 8-lead TSOT or an 8-lead MSOP package, which offers the user considerable space-saving advantages over alternative solutions. The serial clock input accesses data from the part and provides the clock source for the successive approximation ADC. The analog input range is 0 to $\mathrm{V}_{\mathrm{REFF}}$. An external reference in the range of 1.4 V to $V_{D D}$ is required by the $A D C$.

The AD7273/AD7274 also feature a power-down option to save power between conversions. The power-down feature is implemented across the standard serial interface as described in the Modes of Operation section.

## CONVERTER OPERATION

The AD7273/AD7274 are successive approximation ADCs based on a charge redistribution DAC. Figure 24 and Figure 25 show simplified schematics of the ADC. Figure 24 shows the ADC during its acquisition phase, where SW2 is closed, SW1 is in Position A, the comparator is held in a balanced condition, and the sampling capacitor acquires the signal on Vin.


Figure 24. ADC Acquisition Phase

When the ADC starts a conversion, SW2 opens and SW1 moves to Position B , causing the comparator to become unbalanced (see Figure 25). The control logic and the charge redistribution DAC are used to add and subtract fixed amounts of charge from the sampling capacitor to bring the comparator back into a balanced condition. When the comparator is rebalanced, the conversion is complete. The control logic generates the ADC output code. Figure 26 shows the ADC transfer function.


Figure 25. ADC Conversion Phase

## ADC TRANSFER FUNCTION

The output coding of the AD7273/AD7274 is straight binary. The designed code transitions occur midway between successive integer LSB values, such as 0.5 LSB and 1.5 LSB. The LSB size is $\mathrm{V}_{\text {ref }} / 4,096$ for the $\mathrm{AD7274}$ and $\mathrm{V}_{\text {ref }} / 1,024$ for the AD7273. The ideal transfer characteristic for the AD7273/AD7274 is shown in Figure 26.


Figure 26. AD7273/AD7274 Transfer Characteristic

## AD7273/AD7274

## TYPICAL CONNECTION DIAGRAM

Figure 27 shows a typical connection diagram for the AD7273/ AD7274. An external reference must be applied to the ADC. This reference can be in the range of 1.4 V to $\mathrm{V}_{\mathrm{DD}}$. A precision reference, such as the REF19x family or the ADR421, can be used to supply the reference voltage to the AD7273/AD7274.

The conversion result is output in a 16-bit word with two leading zeros followed by the 12 -bit or 10 -bit result. The 12 -bit result from the AD7274 is followed by two trailing zeros, and the 10-bit result from the AD7273 is followed by four trailing zeros.

Table 7 provides some typical performance data with various references under the same setup conditions for the AD7274.
Table 7. AD7274 Performance (Various Voltage Reference IC)

| Voltage Reference | AD7274 SNR Performance <br> $\mathbf{1 ~ M H z ~ I n p u t ~}$ |
| :--- | :--- |
| AD780 @ 2.5 V | 71.3 dB |
| AD780 @ 3V | 70.1 dB |
| REF195 | 70.9 dB |



Figure 27. AD7273/AD7274 Typical Connection Diagram

## ANALOG INPUT

Figure 28 shows an equivalent circuit of the analog input structure of the AD7273/AD7274. The two diodes, D1 and D2, provide ESD protection for the analog inputs. Care must be taken to ensure that the analog input signal never exceeds the supply rails by more than 300 mV . Signals exceeding this value cause these diodes to become forward biased and to start conducting current into the substrate. These diodes can conduct a maximum current of 10 mA without causing irreversible damage to the part. Capacitor C 1 in Figure 28 is typically about 4 pF and can primarily be attributed to pin capacitance. Resistor R1 is a lumped component made up of the
on resistance of a switch. This resistor is typically about $75 \Omega$. Capacitor C 2 is the ADC sampling capacitor and has a capacitance of 32 pF typically. For ac applications, removing high frequency components from the analog input signal is recommended by using a band-pass filter on the relevant analog input pin. In applications where harmonic distortion and signal-to-noise ratio are critical, the analog input should be driven from a low impedance source. Large source impedances significantly affect the ac performance of the ADCs. This may necessitate the use of an input buffer amplifier. The AD8021 op amp is compatible with this device; however, the choice of the op amp is a function of the particular application.


Figure 28. Equivalent Analog Input Circuit

When no amplifier is used to drive the analog input, the source impedance should be limited to a low value. The maximum source impedance depends on the amount of THD that can be tolerated. The THD increases as the source impedance increases and performance degrades. Figure 14 shows a graph of the THD vs. the analog input frequency for different source impedances when using a supply voltage of 3 V and sampling at a rate of 3 MSPS.

## DIGITAL INPUTS

The digital inputs applied to the AD7273/AD7274 are not limited by the maximum ratings that limit the analog inputs. Instead, the digital inputs can be applied at up to 6 V and are not restricted by the $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ limit of the analog inputs. For example, if the AD7273/AD7274 were operated with a VDD of 3 V , then 5 V logic levels could be used on the digital inputs. However, it is important to note that the data output on SDATA still has 3 V logic levels when $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$. Another advantage of SCLK and $\overline{\mathrm{CS}}$ not being restricted by the $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ limit is that power supply sequencing issues are avoided. For example, unlike with the analog inputs, with the digital inputs, if $\overline{\mathrm{CS}}$ or SCLK are applied before $V_{D D}$, there is no risk of latch-up.

## MODES OF OPERATION

The mode of operation of the AD7273/AD7274 is selected by controlling the logic state of the $\overline{\mathrm{CS}}$ signal during a conversion. There are three possible modes of operation: normal mode, partial power-down mode, and full power-down mode. The point at which $\overline{\mathrm{CS}}$ is pulled high after the conversion is initiated determines which power-down mode, if any, the device enters. Similarly, if the device is already in power-down mode, $\overline{\mathrm{CS}}$ can control whether the device returns to normal operation or remains in power-down mode. These modes of operation are designed to provide flexible power management options, which can be chosen to optimize the power dissipation/throughput rate ratio for different application requirements.

## NORMAL MODE

This mode is intended for fastest throughput rate performance because the AD7273/AD7274 remain fully powered at all times, eliminating worry about power-up times. Figure 29 shows the general diagram of the operation of the AD7273/AD7274 in this mode.

The conversion is initiated on the falling edge of $\overline{\mathrm{CS}}$ as described in the Serial Interface section. To ensure that the part remains fully powered up at all times, $\overline{\mathrm{CS}}$ must remain low until at least 10 SCLK falling edges elapse after the falling edge of $\overline{\mathrm{CS}}$. If $\overline{\mathrm{CS}}$ is brought high any time after the $10^{\text {th }}$ SCLK falling, but before the $16_{\text {th }}$ SCLK falling edge, the part remains powered up, but the conversion is terminated, and SDATA goes back into three-state.

For the AD7274, a minimum of 14 serial clock cycles are required to complete the conversion and access the complete conversion result. For the AD7273, a minimum of 12 serial clock cycles are required to complete the conversion and access the complete conversion result.
$\overline{\mathrm{CS}}$ can idle high until the next conversion or low until $\overline{\mathrm{CS}}$ returns high before the next conversion (effectively idling $\overline{\mathrm{CS}}$ low). Once a data transfer is complete (SDATA has returned to three-state), another conversion can be initiated after the quiet time, t ${ }_{\text {Quiet }}$, has elapsed by bringing $\overline{\mathrm{CS}}$ low again.

## PARTIAL POWER-DOWN MODE

This mode is intended for use in applications where slower throughput rates are required. An example of this is when either the ADC is powered down between each conversion or a series of conversions is performed at a high throughput rate and then the ADC is powered down for a relatively long duration between these bursts of several conversions.

When the AD7273/AD7274 are in partial power-down mode, all analog circuitry is powered down except the bias generation circuit.

To enter partial power-down mode, interrupt the conversion process by bringing $\overline{\mathrm{CS}}$ high between the second and $10^{\text {th }}$ falling edges of SCLK, as shown in Figure 30. Once $\overline{\mathrm{CS}}$ is brought high in this window of SCLKs, the part enters partial power-down mode, the conversion that was initiated by the falling edge of $\overline{\mathrm{CS}}$ is terminated, and SDATA goes back into three-state. If $\overline{\mathrm{CS}}$ is brought high before the second SCLK falling edge, the part remains in normal mode and does not power down. This prevents accidental power-down due to glitches on the $\overline{\mathrm{CS}}$ line.

To exit this mode of operation and power up the AD7274/ AD7273, perform a dummy conversion. On the falling edge of $\overline{\mathrm{CS}}$, the device begins to power up and continues to power up as long as $\overline{\mathrm{CS}}$ is held low until after the falling edge of the $10^{\text {th }}$ SCLK. The device is fully powered up once 16 SCLKs elapse; valid data results from the next conversion, as shown in Figure 31. If $\overline{\mathrm{CS}}$ is brought high before the $10^{\text {th }}$ falling edge of SCLK, the AD7274/ AD7273 goes into full power-down mode. Therefore, although the device may begin to power up on the falling edge of $\overline{\mathrm{CS}}$, it powers down on the rising edge of $\overline{\mathrm{CS}}$ as long as this occurs before the $10^{\text {th }}$ SCLK falling edge.

If the AD7273/AD7274 is already in partial power-down mode and $\overline{\mathrm{CS}}$ is brought high before the $10^{\text {th }}$ falling edges of SCLK, the device enters full power-down mode. For more information on the power-up times associated with partial power-down mode in various configurations, see the Power-Up Times section.

## FULL POWER-DOWN MODE

This mode is intended for use in applications where throughput rates slower than those in the partial power-down mode are required, because power-up from a full power-down takes substantially longer than that from a partial power-down. This mode is suited to applications where a series of conversions performed at a relatively high throughput rate are followed by a long period of inactivity and thus power-down.

When the AD7273/AD7274 are in full power-down mode, all analog circuitry is powered down. To enter full power-down mode put the device into partial power-down mode by bringing $\overline{\mathrm{CS}}$ high between the second and $10^{\text {th }}$ falling edges of SCLK. In the next conversion cycle, interrupt the conversion process in the way shown in Figure 32 by bringing $\overline{\mathrm{CS}}$ high before the $10^{\text {th }}$ SCLK falling edge. Once $\overline{\mathrm{CS}}$ is brought high in this window of SCLKs, the part powers down completely. Note that it is not necessary to complete 16 SCLKs once $\overline{\mathrm{CS}}$ is brought high to enter either of the power-down modes. Glitch protection is not available when entering full power-down mode.

To exit full power-down mode and power up the AD7273/ AD7274 again, perform a dummy conversion, similar to when powering up from partial power-down mode. On the falling

## AD7273/AD7274

edge of $\overline{\mathrm{CS}}$, the device begins to power up and continues to power up until after the falling edge of the $10^{\text {th }}$ SCLK as long as $\overline{\mathrm{CS}}$ is held low. The power-up time required must elapse before a conversion can be initiated, as shown in Figure 33. See the Power-Up Times section for the power-up times associated with the AD7273/AD7274.

## POWER-UP TIMES

The AD7273/AD7274 has two power-down modes, partial power-down and full power-down, which are described in detail in the Modes of Operation section. This section deals with the power-up time required when coming out of either of these modes.

To power up from partial power-down mode, one cycle is required. Therefore, with a SCLK frequency of up to 48 MHz , one dummy cycle is sufficient to allow the device to power up from partial power-down mode. Once the dummy cycle is complete, the ADC is fully powered up and the input signal is acquired properly. The quiet time, tquiet, must be allowed from the point where the bus goes back into three-state after the dummy conversion to the next falling edge of $\overline{\mathrm{CS}}$.

To power up from full power-down, approximately $1 \mu \mathrm{~s}$ should be allowed from the falling edge of $\overline{\mathrm{CS}}$, shown in Figure 33 as $t_{\text {power-up. Note that during power-up from partial power-down }}$
mode, the track-and-hold, which is in hold mode while the part is powered down, returns to track mode after the first SCLK edge is received after the falling edge of $\overline{\mathrm{CS}}$. This is shown as Point A in Figure 31.

When power supplies are first applied to the AD7273/AD7274, the ADC can power up in either of the power-down modes or in normal mode. Because of this, it is best to allow a dummy cycle to elapse to ensure that the part is fully powered up before attempting a valid conversion. Likewise, if the part is to be kept in partial power-down mode immediately after the supplies are applied, two dummy cycles must be initiated. The first dummy cycle must hold $\overline{\mathrm{CS}}$ low until after the $10^{\text {th }}$ SCLK falling edge (see Figure 29). In the second cycle, $\overline{\mathrm{CS}}$ must be brought high between the second and $10^{\text {th }}$ SCLK falling edges (see Figure 30).

Alternatively, if the part is to be placed into full power-down mode after the supplies are applied, three dummy cycles must be initiated. The first dummy cycle must hold $\overline{\mathrm{CS}}$ low until after the $10^{\text {th }}$ SCLK falling edge (see Figure 29); the second and third dummy cycles place the part into full power-down mode (see Figure 32). See also the Modes of Operation section.


Figure 29. Normal Mode Operation


Figure 31. Exiting Partial Power-Down Mode


Figure 33. Exiting Full Power-Down Mode

## AD7273/AD7274

## POWER VS. THROUGHPUT RATE

Figure 34 shows the power consumption of the device in normal mode, in which the part is never powered down. By using the power-down mode of the AD7273/AD7274 when not performing a conversion, the average power consumption of the ADC decreases as the throughput rate decreases.

Figure 35 shows that as the throughput rate is reduced, the device remains in its power-down state longer and the average power consumption over time drops accordingly. For example, if the AD7273/AD7274 are operated in continuous sampling mode with a throughput rate of 200 kSPS and a SCLK of 48 MHz $\left(\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}\right)$ and the devices are placed into power-down mode between conversions, the power consumption is calculated as follows. The power dissipation during normal operation is $11.6 \mathrm{~mW}\left(\mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V}\right)$. If the power-up time is one dummy cycle, that is, 333 ns , and the remaining conversion time is 290 ns , the AD7273/AD7274 can be said to dissipate 11.6 mW for 623 ns during each conversion cycle. If the throughput rate is 200 kSPS , the cycle time is $5 \mu \mathrm{~s}$ and the average power dissipated during each cycle is $623 / 5,000 \times 9.6 \mathrm{~mW}=1.42 \mathrm{~mW}$. Figure 35 shows the power vs. throughput rate when using the partial power-down mode between conversions at 3 V . The powerdown mode is intended for use with throughput rates of less than 600 kSPS , because at higher sampling rates there is no power saving achieved by using the power-down mode.


Figure 34. Power vs. Throughput, Normal Mode


Figure 35. Power vs. Throughput, Partial Power-Down Mode

## SERIAL INTERFACE

Figure 36 through Figure 38 show the detailed timing diagrams for serial interfacing to the AD7274 and AD7273, respectively. The serial clock provides the conversion clock and controls the transfer of information from the AD7273/AD7274 during conversion.

The $\overline{\mathrm{CS}}$ signal initiates the data transfer and conversion process. The falling edge of $\overline{\mathrm{CS}}$ puts the track-and-hold into hold mode and takes the bus out of three-state. The analog input is sampled and the conversion is initiated at this point.

For the AD7274, the conversion requires completing 14 SCLK cycles. Once 13 SCLK falling edges have elapsed, the track-andhold goes back into track mode on the next SCLK rising edge, as shown in Figure 36 at Point B. If the rising edge of $\overline{\mathrm{CS}}$ occurs before 14 SCLKs have elapsed, the conversion is terminated and the SDATA line goes back into three-state. If 16 SCLKs are considered in the cycle, the last two bits are zeros and SDATA returns to three-state on the $16^{\text {th }}$ SCLK falling edge, as shown in Figure 37.

For the AD7273, the conversion requires completing 12 SCLK cycles. Once 11 SCLK falling edges elapse, the track-and-hold goes back into track mode on the next SCLK rising edge, as shown in Figure 38 at Point B. If the rising edge of $\overline{\mathrm{CS}}$ occurs before 12 SCLKs elapse, the conversion is terminated and the SDATA line goes back into three-state. If 16 SCLKs are considered in the cycle, the AD7273 clocks out four trailing zeros for the last four bits and SDATA returns to three-state on the $16^{\text {th }}$ SCLK falling edge, as shown in Figure 38.

If the user considers a 14 -SCLK cycle serial interface for the AD7273/AD7274, $\overline{\mathrm{CS}}$ must be brought high after the $14^{\text {th }}$ SCLK falling edge. Then the last two trailing zeros are ignored, and SDATA goes back into three-state. In this case, the 3 MSPS throughput can be achieved by using a 48 MHz clock frequency.
$\overline{\mathrm{CS}}$ going low clocks out the first leading zero to be read by the microcontroller or DSP. The remaining data is then clocked out by subsequent SCLK falling edges, beginning with the second leading zero. Therefore, the first falling clock edge on the serial clock provides the first leading zero and clocks out the second leading zero. The final bit in the data transfer is valid on the $16^{\text {th }}$ falling edge, because it is clocked out on the previous $\left(15^{\text {th }}\right)$ falling edge.

In applications with a slower SCLK, it is possible to read data on each SCLK rising edge. In such cases, the first falling edge of SCLK clocks out the second leading zero and can be read on the first rising edge. However, the first leading zero clocked out when $\overline{\mathrm{CS}}$ goes low is missed if read within the first falling edge. The $15^{\text {th }}$ falling edge of SCLK clocks out the last bit and can be read on the $15^{\text {th }}$ rising SCLK edge.

If $\overline{\mathrm{CS}}$ goes low just after one SCLK falling edge elapses, $\overline{\mathrm{CS}}$ clocks out the first leading zero and can be read on the SCLK rising edge. The next SCLK falling edge clocks out the second leading zero and can be read on the following rising edge.


Figure 36. AD7274 Serial Interface Timing Diagram 14 SCLK Cycle

## AD7273/AD7274



Figure 37. AD7274 Serial Interface Timing Diagram 16 SCLK Cycle


Figure 38. AD7273 Serial Interface Timing Diagram

## AD7273/AD7274

## MICROPROCESSOR INTERFACING

## AD7273/AD7274 to ADSP-BF53x

The ADSP-BF53x family of DSPs interfaces directly to the AD7273/AD7274 without requiring glue logic. The SPORT0 Receive Configuration 1 register should be set up as outlined in Table 8.


Figure 39. Interfacing to the ADSP-BF53x

Table 8. The SPORT0 Receive Configuration 1 Register (SPORT0_RCR1)

| Setting | Description |
| :--- | :--- |
| RCKFE $=1$ | Sample data with falling edge of RSCLK |
| LRFS $=1$ | Active low frame signal |
| RFSR $=1$ | Frame every word |
| IRFS $=1$ | Internal RFS used |
| RLSBIT $=0$ | Receive MSB first |
| RDTYPE $=00$ | Zero fill |
| IRCLK $=1$ | Internal receive clock |
| RSPEN $=1$ | Receive enabled |
| SLEN $=1111$ | 16-bit data-word (or can be set to 1101 for a |
| TFSR $=$ RFSR $=1$ | 14-bit data-word) |

To implement the power-down modes, set SLEN to 1001 to issue an 8-bit SCLK burst.

## AD7273/AD7274

## APPLICATION HINTS

## GROUNDING AND LAYOUT

The printed circuit board that houses the AD7273/AD7274 should be designed so that the analog and digital sections are separated and confined to certain areas of the board. This design facilitates using ground planes that can be easily separated.

To provide optimum shielding for ground planes, a minimum etch technique is generally best. All AGND pins of the AD7273/ AD7274 should be sunk into the AGND plane. Digital and analog ground planes should be joined in only one place. If the AD7273/AD7274 are in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at only one point, a star ground point, established as close as possible to the ground pin on the AD7273/AD7274.

Avoid running digital lines under the device, because this couples noise onto the die. However, the analog ground plane should be allowed to run under the AD7273/AD7274 to avoid noise coupling. The power supply lines to the AD7273/AD7274 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line.

To avoid radiating noise to other sections of the board, components with fast-switching signals, such as clocks, should be shielded with digital ground, and they should never be run near the analog inputs. Avoid crossover of digital and analog signals. To reduce the effects of feedthrough within the board, traces on opposite sides of the board should run at right angles to each other. A microstrip technique is by far the best method, but it is not always possible to use this approach with a doublesided board. In this technique, the component side of the board is dedicated to ground planes, and signals are placed on the solder side.

## OUTLINE DIMENSIONS



## ORDERING GUIDE

| Model | Temperature Range | Linearity Error (LSB) ${ }^{1}$ | Package Description | Package Option | Branding |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD7274BRM | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1$ max | 8-Lead Mini Small Outline Package (MSOP) | RM-8 | C1V |
| AD7274BRMZ ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1$ max | 8-Lead Mini Small Outline Package (MSOP) | RM-8 | C34 |
| AD7274BRMZ-REEL ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1$ max | 8-Lead Mini Small Outline Package (MSOP) | RM-8 | C34 |
| AD7274BUJ-500RL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1$ max | 8-Lead Mini Small Outline Package (MSOP) | UJ-8 | C1V |
| AD7274BUJZ-500RL7 ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1$ max | 8-Lead Thin Small Outline Transistor Package (TSOT) | UJ-8 | C34 |
| AD7274BUJZ-REEL7 ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1$ max | 8-Lead Thin Small Outline Transistor Package (TSOT) | UJ-8 | C34 |
| AD7273BRMZ ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 0.5$ max | 8-Lead Mini Small Outline Package (MSOP) | RM-8 | C33 |
| AD7273BRMZ-REEL² | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 0.5$ max | 8-Lead Mini Small Outline Package (MSOP) | RM-8 | C33 |
| AD7273BUJ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 0.5$ max | 8-Lead Thin Small Outline Transistor Package (TSOT) | UJ-8 | C1U |
| AD7273BUJZ-500RL7 ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 0.5$ max | 8-Lead Thin Small Outline Transistor Package (TSOT) | UJ-8 | C33 |
| EVAL-AD7274CB ${ }^{3}$ |  |  | Evaluation Board |  |  |
| EVAL-AD7273CB ${ }^{3}$ |  |  | Evaluation Board |  |  |
| EVAL-CONTROL BRD2 ${ }^{4}$ |  |  | Control Board |  |  |

[^2]NOTES

AD7273/AD7274

## NOTES


[^0]:    ${ }^{1}$ Temperature range from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.
    ${ }^{2}$ Typical specifications are tested with $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and $\mathrm{V}_{\text {REF }}=3 \mathrm{~V}$ at $25^{\circ} \mathrm{C}$.
    ${ }^{3}$ See the Terminology section.
    ${ }^{4}$ Guaranteed by characterization.
    ${ }^{5}$ See the Power vs. Throughput Rate section.

[^1]:    ${ }^{1}$ Temperature range from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.
    ${ }^{2}$ Typical specifications are tested with $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and $\mathrm{V}_{\text {REF }}=3 \mathrm{~V}$ at $25^{\circ} \mathrm{C}$.
    ${ }^{3}$ See the Terminology section.
    ${ }^{4}$ Guaranteed by characterization.
    ${ }^{5}$ See the Power vs. Throughput Rate section.

[^2]:    ${ }^{1}$ Linearity error refers to integral nonlinearity.
    ${ }^{2} Z=P b$-free part.
    ${ }^{3}$ This can be used as a standalone evaluation board or in conjunction with the EVAL-CONTROL board for evaluation/demonstration purposes.
    ${ }^{4}$ This board is a complete unit that allows a PC to control and communicate with all Analog Devices evaluation boards that end in a CB designator. To order a complete evaluation kit, the particular ADC evaluation board (such as EVAL-AD7273CB/AD7274CB), the EVAL-CONTROL BRD2, and a 12 V transformer must be ordered. See the relevant evaluation board technical note for more information.

