# FDC658AP # Single P-Channel Logic Level PowerTrench® MOSFET -30V, -4A, 50mΩ # **General Description** This P-Channel Logic Level MOSFET is produced using Fairchild's advanced PowerTrench process. It has been optimized for battery power management applications. # **Applications** - Battery management - Load switch - Battery protection - DC/DC conversion ## **Features** - Max $r_{DS(on)} = 50 \text{ m}\Omega$ @ $V_{GS} = -10 \text{ V}$ , $I_D = -4\text{A}$ - Max $r_{DS(on)} = 75 \text{ m}\Omega$ @ $V_{GS} = -4.5 \text{ V}$ , $I_D = -3.4 \text{A}$ - Low Gate Charge - High performance trench technology for extremely low rDS(on) - RoHS Compliant # **Absolute Maximum Ratings** T<sub>A</sub> = 25°C unless otherwise noted | Symbol | Parameter | | Ratings | Units | |-----------------------------------|--------------------------------------------------|-----------|-------------|-------| | V <sub>DS</sub> | Drain-Source Voltage | | -30 | V | | $V_{GS}$ | Gate-Source Voltage | | ±25 | V | | | Drain Current - Continuous (Note 1a | | -4 | Α | | 'D | - Pulsed | | -20 | A | | D | Maximum Power dissipation | (Note 1a) | 1.6 | W | | $P_{D}$ | | (Note 1b) | 0.8 | VV | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | | -55 to +150 | °C | ## **Thermal Characteristics** | $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78 | °C/W | |-----------------|-----------------------------------------|-----------|----|------| | $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case | (Note 1) | 30 | °C/W | # **Package Marking and Ordering Information** | Device Marking | Device | Reel Size | Tape Width | Quantity | |----------------|----------|-----------|------------|------------| | .58A | FDC658AP | 7inch | 8mm | 3000 units | Max Тур Min Units # **Electrical Characteristics** $T_J = 25^{\circ}C$ unless otherwise noted Parameter | Off Characteristics | | | | | | | | | |----------------------------------------|----------------------------------------------|------------------------------------------------|-----|-----|------|-------|--|--| | BV <sub>DSS</sub> | Drain-Source Breakdown Voltage | $I_D = -250 \mu A, V_{GS} = 0 V$ | -30 | | | V | | | | $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature<br>Coefficient | I <sub>D</sub> = -250μA,<br>Referenced to 25°C | | -22 | | mV/°C | | | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | $V_{GS} = 0V, V_{DS} = -24V$ | | | -1 | μΑ | | | | I <sub>GSS</sub> | Gate-Body Leakage | $V_{GS} = \pm 25V, V_{DS} = 0V$ | | | ±100 | nA | | | **Test Conditions** ### On Characteristics (Note 2) Symbol | V <sub>GS(TH)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$ | -1 | -1.8 | -3 | V | |----------------------------------------|------------------------------------------------|---------------------------------------------------|-----|------|----|-------| | $\frac{\Delta V_{GS(TH)}}{\Delta T_J}$ | Gate Threshold Voltage Temperature Coefficient | I <sub>D</sub> = -250μA,<br>Referenced to 25°C | | 4 | | mV/°C | | r | Static Drain-Source On-Resistance | $I_D = -4A, V_{GS} = -10V$ | | 44 | 50 | mΩ | | | | $I_D = -3.4A, V_{GS} = -4.5V$ | | 67 | 75 | | | r <sub>DS(on)</sub> | Statio Brain Course on Nesistance | $I_D = -4A$ , $V_{GS} = -10V$ ,<br>$T_J = 125$ °C | | 60 | 70 | 11132 | | I <sub>D(ON)</sub> | On-State Drain Current | $V_{GS} = -10V, V_{DS} = -5V$ | -20 | | | Α | | g <sub>FS</sub> | Forward Transconductance | $I_D = -4A, V_{DS} = -5V$ | | 8.4 | | S | ## **Dynamic Characteristics** | C <sub>iss</sub> | Input Capacitance | V 45V V 0V | 470 | pF | |------------------|------------------------------|-------------------------------------------|-----|----| | Coss | Output Capacitance | $V_{DS} = -15V, V_{GS} = 0V,$<br>f = 1MHz | 126 | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | 1 - 11411 12 | 61 | pF | ### **Switching Characteristics** (Note 2) | t <sub>d(on)</sub> | Turn-On Delay Time | | 7 | 14 | ns | |---------------------|---------------------|-------------------------------------------------|-----|-----|----| | t <sub>r</sub> | Turn-On Rise Time | V <sub>DD</sub> = -15V, I <sub>D</sub> = -1A | 12 | 22 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | $V_{GS} = -10V, R_{GEN} = 6\Omega$ | 16 | 29 | ns | | t <sub>f</sub> | Turn-Off Fall Time | | 6 | 12 | ns | | $Q_g$ | Total Gate Charge | 151/ 1 44 | 6 | 8.1 | nC | | $Q_{gs}$ | Gate-Source Charge | $V_{DS} = -15V, I_{D} = -4A,$<br>$V_{GS} = -5V$ | 2.1 | | nC | | $Q_{gd}$ | Gate-Drain Charge | VGS - 5V | 2 | | nC | ## **Drain-Source Diode Characteristics and Maximum Ratings** | I <sub>S</sub> | Maximum Continuous Drain-Source Diode Forward Current | | | -1.3 | Α | |----------------|-------------------------------------------------------|-----------------------------------------|-------|------|---| | $V_{SD}$ | Drain-Source Diode Forward Voltage | $V_{GS} = 0V$ , $I_S = -1.3$ A (Note 2) | -0.77 | -1.2 | V | #### Notes: <sup>1:</sup> R<sub>0,JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>0,JC</sub> is guaranteed by design while R<sub>0,CA</sub> is determined by the user's board design. a) 78°C/W when mounted on a 1 in² pad of 2 oz copper b) 156°C/W whe mounted on a minimum pad of 2 oz copper Scale 1: 1 on letter size paper 2: Pulse Test: Pulse Width < 300 $\mu$ s, Duty Cycle < 2.0% Figure 1. On-Region Characteristics 2 3 -V<sub>DS</sub>, DRAIN TO SOURCE VOLTAGE (V) 4 Figure 2. Normalized On-Resistance vs Drain Current and Gate Voltage Figure 3. Normalized On-Resistance vs Junction Temperature Figure 4. On-Resistance vs Gate to Source Voltage Figure 5. Transfer Characteristics Figure 6. Source to Drain Diode Forward Voltage vs Source Current 3 www.fairchildsemi.com Downloaded from Elcodis.com electronic components distributor Figure 9. Forward Bias Safe Operating Area -V<sub>DS</sub>, DRAIN TO SOURCE VOLTAGE (V) Figure 10. Single Pulse Maximum Power Dissipation t, PULSE WIDTH (s) Figure 11. Transient Thermal Response Curve Thermal characterization performed using the conditions described in Note 1b. Transient thermal response will change depending on the circuit board design. #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. $ACEx^{TM}$ PowerSaver™ **FAST®** ISOPLANAR™ SuperSOT™-6 ActiveArray™ $\mathsf{PowerTrench}^{\circledR}$ SuperSOT™-8 $FASTr^{\intercal_{M}}$ LittleFET™ Bottomless™ QFET<sup>®</sup> SyncFET™ FPS™ MICROCOUPLER™ Build it Now™ $MicroFET^{TM}$ QSTM ТСМ™ FRFET™ TinyLogic<sup>®</sup> CoolFET™ MicroPak™ QT Optoelectronics™ GlobalOptoisolator™ $TINYOPTO^{TM}$ $CROSSVOLT^{TM}$ MICROWIRE™ Quiet Series™ $\mathsf{GTO}^\mathsf{TM}$ RapidConfigure™ $TruTranslation ^{\intercal_{M}}$ $\mathsf{DOME}^\mathsf{TM}$ MSX™ HiSeC™ $\mathsf{UHC}^{\mathsf{TM}}$ $\mathsf{EcoSPARK}^{\mathsf{TM}}$ RapidConnect™ $MSXPro^{TM}$ $I^2C^{TM}$ $\mathsf{UltraFET}^{\circledR}$ E<sup>2</sup>CMOS<sup>TM</sup> $OCX^{TM}$ uSerDes™ i-Lo™ ScalarPump™ UniFET™ EnSigna™ $OCXPro^{TM}$ ImpliedDisconnect™ $\mathsf{OPTOLOGIC}^{\circledR}$ SILENT SWITCHER® $VCX^{TM}$ FACT™ IntelliMAX™ OPTOPLANAR™ SMART START™ Wire™ FACT Quiet Series™ PACMAN™ SPM™ Across the board. Around the world.™ $POP^{TM}$ Stealth™ The Power Franchise® Power247™ SuperFET™ Programmable Active Droop™ SuperSOT™-3 PowerEdge™ #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. | Rev. I18