

## STB21NK50Z

# N-channel 500 V, 0.23 $\Omega$ , 17 A, D<sup>2</sup>PAK Zener-protected superMESH<sup>TM</sup> Power MOSFET

#### **Features**

| Туре       | V <sub>DSS</sub> | R <sub>DS(on)</sub><br>max | I <sub>D</sub> | Pw    |
|------------|------------------|----------------------------|----------------|-------|
| STB21NK50Z | 500 V            | < 0.27 Ω                   | 17 A           | 190 W |

- Extremely high dv/dt capability
- 100% avalanche tested
- Gate charge minimized
- Very low intrinsic capacitances
- Very good manufacturing repeatability

### **Applications**

- Switching applications
  - Automotive



The SuperMESH™ series is obtained through an extreme optimization of ST's well established strip-based PowerMESH™ layout. In addition to pushing on-resistance significantly down, special care is taken to ensure a very good dv/dt capability for the most demanding applications.



Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code |            | Marking | Package            | Packaging     |
|------------|------------|---------|--------------------|---------------|
|            | STB21NK50Z | 21NK50Z | D <sup>2</sup> PAK | Tape and reel |

 September 2008
 Rev 1
 1/13

Contents STB21NK50Z

## **Contents**

| 1 | Electrical ratings                      | 3  |
|---|-----------------------------------------|----|
| 2 | Electrical characteristics              | 4  |
|   | 2.1 Electrical characteristics (curves) | 6  |
| 3 | Test circuits                           | 8  |
| 4 | Package mechanical data                 | 9  |
| 5 | Packaging mechanical data1              | 1  |
| 6 | Revision history                        | 12 |

STB21NK50Z Electrical ratings

# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                         | Parameter                                            | Value      | Unit |
|--------------------------------|------------------------------------------------------|------------|------|
| V <sub>DS</sub>                | Drain-source voltage (V <sub>GS</sub> = 0)           | 500        | V    |
| V <sub>GS</sub>                | Gate-source voltage                                  | ± 30       | V    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 25 °C | 17         | Α    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> =100 °C | 10.71      | Α    |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                               | 68         | Α    |
| P <sub>TOT</sub>               | Total dissipation at T <sub>C</sub> = 25 °C          | 190        | W    |
|                                | Derating Factor                                      | 1.51       | W/°C |
| Vesd(G-S)                      | G-S ESD (HBM C=100 pF, R=1.5 kΩ)                     | 6000       | V    |
| dv/dt <sup>(2)</sup>           | Peak diode recovery voltage slope                    | 4.5        | V/ns |
| T <sub>stg</sub>               | Storage temperature                                  | -55 to 150 | °C   |
| T <sub>J</sub>                 | Max operating junction temperature                   | 150        | °C   |

<sup>1.</sup> Pulse width limited by safe operating area

Table 3. Thermal data

| Symbol                | Parameter                                      | Value | Unit |
|-----------------------|------------------------------------------------|-------|------|
| R <sub>thj-case</sub> | Thermal resistance junction-case max           | 0.66  | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient max        | 62.5  | °C/W |
| T <sub>I</sub>        | Maximum lead temperature for soldering purpose | 300   | °C   |

Table 4. Avalanche characteristics

| Symbol          | Parameter                                                                          | Value | Unit |
|-----------------|------------------------------------------------------------------------------------|-------|------|
| I <sub>AR</sub> | Avalanche current, repetitive or not-repetitive (pulse width limited by Tj Max)    | 17    | Α    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_J=25$ °C, $I_D=I_{AR}$ , $V_{DD}=50$ V) | 850   | mJ   |

 $<sup>2. \</sup>quad I_{SD} \; \leq \; 17 \; A, \; di/dt \; \leq \; 200 \; A/\mu s, V_{DD} \; \leq \; V_{\left(BR\right)DSS}, \; T_{J} \; \leq \; T_{JMAX}$ 

Electrical characteristics STB21NK50Z

## 2 Electrical characteristics

(T<sub>CASE</sub> = 25 °C unless otherwise specified)

Table 5. On/off states

| Symbol               | Parameter                                             | Test conditions                                                        | Min. | Тур. | Max.    | Unit     |
|----------------------|-------------------------------------------------------|------------------------------------------------------------------------|------|------|---------|----------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage                        | I <sub>D</sub> = 1mA, V <sub>GS</sub> = 0                              | 500  |      |         | ٧        |
| I <sub>DSS</sub>     | Zero gate voltage drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = Max rating,<br>V <sub>DS</sub> = Max rating @ 125 °C |      |      | 1<br>50 | μA<br>μA |
| I <sub>GSS</sub>     | Gate body leakage current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ±20 V                                                |      |      | ±10     | μΑ       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                | $V_{DS} = V_{GS}, I_{D} = 100 \mu A$                                   | 3    | 3.75 | 4.5     | ٧        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 8.5 A                         |      | 0.23 | 0.27    | Ω        |

Table 6. Dynamic

| Symbol                                                   | Parameter                                                         | Test conditions                                                      | Min. | Тур.              | Max. | Unit           |
|----------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------|------|-------------------|------|----------------|
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | $V_{DS} = 25 \text{ V, f=1 MHz, } V_{GS} = 0$                        |      | 2600<br>328<br>72 |      | pF<br>pF<br>pF |
| C <sub>oss eq</sub> <sup>(1)</sup> .                     | Equivalent output capacitance                                     | V <sub>GS</sub> =0, V <sub>DS</sub> =0 to 400 V                      |      | 187               |      | pF             |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>     | Total gate charge<br>Gate-source charge<br>Gate-drain charge      | $V_{DD}$ =400 V, $I_{D}$ = 17 A<br>$V_{GS}$ =10 V<br>(see Figure 15) |      | 85<br>15.5<br>42  | 119  | nC<br>nC<br>nC |

<sup>1.</sup>  $C_{oss\ eq.}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ 

Table 7. Switching times

| Symbol              | Parameter                        | Test conditions                                                                             | Min. | Тур.     | Max. | Unit     |
|---------------------|----------------------------------|---------------------------------------------------------------------------------------------|------|----------|------|----------|
| t <sub>d(on)</sub>  | Turn-on delay time<br>Rise time  | $V_{DD}$ = 250 V, $I_{D}$ = 8.5 A, $R_{G}$ = 4.7 $\Omega$ , $V_{GS}$ = 10 V (see Figure 16) |      | 28<br>20 |      | ns<br>ns |
| t <sub>d(off)</sub> | Turn-off delay time<br>Fall time | $V_{DD}$ = 250 V, $I_{D}$ = 8.5 A, $R_{G}$ = 4.7 $\Omega$ , $V_{GS}$ =10 V (see Figure 16)  |      | 70<br>15 |      | ns<br>ns |

Table 8. Gate-source Zener diode

| Sym              | bol               | Parameter                     | Test conditions           | Min. | Тур. | Max. | Unit |
|------------------|-------------------|-------------------------------|---------------------------|------|------|------|------|
| BV <sub>GS</sub> | so <sup>(1)</sup> | Gate-source breakdown voltage | lgs=±1 mA<br>(open drain) | 30   |      |      | ٧    |

<sup>1.</sup> The built-in back-to-back Zener diodes have specifically been designed to enhance not only the device's ESD capability, but also to make them safely absorb possible voltage transients that may occasionally be applied from gate to source. In this respect the Zener voltage is appropriate to achieve an efficient and cost-effective intervention to protect the device's integrity. These integrated Zener diodes thus avoid the usage of external components.

Table 9. Source drain diode

| Symbol                                                 | Parameter                                                              | Test conditions                                                                              | Min | Тур.              | Max | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----|-------------------|-----|---------------|
| I <sub>SD</sub>                                        | Source-drain current                                                   |                                                                                              |     |                   | 17  | Α             |
| I <sub>SDM</sub> <sup>(1)</sup>                        | Source-drain current (pulsed)                                          |                                                                                              |     |                   | 68  | Α             |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                     | I <sub>SD</sub> = 17 A, V <sub>GS</sub> =0                                                   |     |                   | 1.6 | ٧             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD}$ = 17 A,<br>di/dt = 100 A/ $\mu$ s,<br>$V_{R}$ = 100 V<br>(see Figure 16)            |     | 355<br>3.90<br>22 |     | ns<br>μC<br>Α |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD}$ = 17 A,<br>di/dt = 100 A/ $\mu$ s,<br>$V_{R}$ = 100 V, Tj=150 °C<br>(see Figure 16) |     | 440<br>5.72<br>25 |     | ns<br>μC<br>A |

<sup>1.</sup> Pulse width limited by safe operating area

577

<sup>2.</sup> Pulsed: pulse duration=300µs, duty cycle 1.5%

Electrical characteristics STB21NK50Z

## 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

Figure 3. Thermal impedance



Figure 4. Output characteristics

Figure 5. Transfer characteristics



Figure 6. Normalized  $B_{VDSS}$  vs temperature

Figure 7. Static drain-source on resistance



Figure 8. Gate charge vs gate-source voltage Figure 9. Capacitance variations



Figure 10. Normalized gate threshold voltage vs temperature

Figure 11. Normalized on resistance vs temperature



Figure 12. Source-drain diode forward characteristics

Figure 13. Maximum avalanche energy vs temperature



Test circuits STB21NK50Z

## 3 Test circuits

Figure 14. Switching times test circuit for resistive load

Figure 15. Gate charge test circuit



Figure 16. Test circuit for inductive load switching and diode recovery times

Figure 17. Unclamped Inductive load test circuit



Figure 18. Unclamped inductive waveform

Figure 19. Switching time waveform



Downloaded from **Elcodis.com** electronic components distributor

## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com

577

#### D<sup>2</sup>PAK (TO-263) mechanical data

| Dim |      | mm   |       | inch  |       |       |  |
|-----|------|------|-------|-------|-------|-------|--|
| Dim | Min  | Тур  | Max   | Min   | Тур   | Max   |  |
| А   | 4.40 |      | 4.60  | 0.173 |       | 0.181 |  |
| A1  | 0.03 |      | 0.23  | 0.001 |       | 0.009 |  |
| b   | 0.70 |      | 0.93  | 0.027 |       | 0.037 |  |
| b2  | 1.14 |      | 1.70  | 0.045 |       | 0.067 |  |
| С   | 0.45 |      | 0.60  | 0.017 |       | 0.024 |  |
| c2  | 1.23 |      | 1.36  | 0.048 |       | 0.053 |  |
| D   | 8.95 |      | 9.35  | 0.352 |       | 0.368 |  |
| D1  | 7.50 |      |       | 0.295 |       |       |  |
| E   | 10   |      | 10.40 | 0.394 |       | 0.409 |  |
| E1  | 8.50 |      |       | 0.334 |       |       |  |
| е   |      | 2.54 |       |       | 0.1   |       |  |
| e1  | 4.88 |      | 5.28  | 0.192 |       | 0.208 |  |
| Н   | 15   |      | 15.85 | 0.590 |       | 0.624 |  |
| J1  | 2.49 |      | 2.69  | 0.099 |       | 0.106 |  |
| L   | 2.29 |      | 2.79  | 0.090 |       | 0.110 |  |
| L1  | 1.27 |      | 1.40  | 0.05  |       | 0.055 |  |
| L2  | 1.30 |      | 1.75  | 0.051 | İ     | 0.069 |  |
| R   |      | 0.4  |       |       | 0.016 |       |  |
| V2  | 0°   |      | 8°    | 0°    |       | 8°    |  |



## 5 Packaging mechanical data

#### D<sup>2</sup>PAK FOOTPRINT



#### **TAPE AND REEL SHIPMENT**



\* on sales type

**577** 

Revision history STB21NK50Z

# 6 Revision history

Table 10. Document revision history

| Date        | Revision | Changes     |
|-------------|----------|-------------|
| 16-Sep-2008 | 1        | First issue |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

577