

FDMS6681Z P-Channel PowerTrench<sup>®</sup> MOSFET

## -30 V, -49 A, 3.2 mΩ

## Features

- Max  $r_{DS(on)}$  = 3.2 m $\Omega$  at V<sub>GS</sub> = -10 V, I<sub>D</sub> = -21.1 A
- Max r<sub>DS(on)</sub> = 5.0 mΩ at V<sub>GS</sub> = -4.5 V, I<sub>D</sub> = -15.7 A
- Advanced Package and Silicon combination for low r<sub>DS(on)</sub>
- HBM ESD protection level of 8kV typical(note 3)
- MSL1 robust package design
- RoHS Compliant



# **General Description**

The FDMS6681Z has been designed to minimize losses in load switch applications. Advancements in both silicon and package technologies have been combined to offer the lowest  $r_{\text{DS(on)}}$  and ESD protection.

# Applications

- Load Switch in Notebook and Server
- Notebook Battery Pack Power Management



# MOSFET Maximum Ratings T<sub>A</sub> = 25 °C unless otherwise noted

| Symbol                            | Parameter                                                          |                        |           | Ratings     | Units |
|-----------------------------------|--------------------------------------------------------------------|------------------------|-----------|-------------|-------|
| V <sub>DS</sub>                   | Drain to Source Voltage                                            |                        |           | -30         | V     |
| V <sub>GS</sub>                   | Gate to Source Voltage                                             |                        |           | ±25         | V     |
| ID                                | Drain Current -Continuous (Package limited) T <sub>C</sub> = 25 °C |                        |           | -49         |       |
|                                   | -Continuous (Silicon limited)                                      | T <sub>C</sub> = 25 °C |           | -116        |       |
|                                   | -Continuous                                                        | T <sub>A</sub> = 25 °C | (Note 1a) | -21.1       | — A   |
|                                   | -Pulsed                                                            |                        |           | -90         |       |
| P <sub>D</sub>                    | Power Dissipation                                                  | T <sub>C</sub> = 25 °C |           | 73          | w     |
|                                   | Power Dissipation                                                  | T <sub>A</sub> = 25 °C | (Note 1a) | 2.5         | VV    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range                   |                        |           | -55 to +150 | °C    |

## **Thermal Characteristics**

| $R_{\thetaJC}$      | Thermal Resistance, Junction to Case             | 1.7  | °C/M |
|---------------------|--------------------------------------------------|------|------|
| $R_{	ext{	heta}JA}$ | Thermal Resistance, Junction to Ambient (Note 1a | ) 50 | °C/W |

## Package Marking and Ordering Information

| Device Marking | Device    | Package  | Reel Size | Tape Width | Quantity   |
|----------------|-----------|----------|-----------|------------|------------|
| FDMS6681Z      | FDMS6681Z | Power 56 | 13 "      | 12 mm      | 3000 units |

©2009 Fairchild Semiconductor Corporation FDMS6681Z Rev.C4 1

May 2009

| Symbol                                                    | Parameter                                                                                               | Test Conditions                                                                                                                                         | Min        | Тур                        | Max                        | Units       |
|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------|----------------------------|-------------|
| Off Chara                                                 | cteristics                                                                                              |                                                                                                                                                         |            |                            |                            |             |
| BV <sub>DSS</sub>                                         | Drain to Source Breakdown Voltage                                                                       | I <sub>D</sub> = -250 μA, V <sub>GS</sub> = 0 V                                                                                                         | -30        |                            |                            | V           |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$                    | Breakdown Voltage Temperature<br>Coefficient                                                            | $I_D = -250 \ \mu\text{A}$ , referenced to 25 °C                                                                                                        |            | 20                         |                            | mV/°C       |
| I <sub>DSS</sub>                                          | Zero Gate Voltage Drain Current                                                                         | V <sub>DS</sub> = -24 V, V <sub>GS</sub> = 0 V                                                                                                          |            |                            | -1                         | μA          |
| I <sub>GSS</sub>                                          | Gate to Source Leakage Current                                                                          | V <sub>GS</sub> = ±25 V, V <sub>DS</sub> = 0 V                                                                                                          |            |                            | ±10                        | μA          |
|                                                           | atoriation                                                                                              |                                                                                                                                                         |            |                            | •                          |             |
|                                                           | cteristics                                                                                              |                                                                                                                                                         | 4          | 4 7                        | 2                          | N           |
| V <sub>GS(th)</sub>                                       | Gate to Source Threshold Voltage<br>Gate to Source Threshold Voltage                                    | $V_{GS} = V_{DS}, I_D = -250 \ \mu A$                                                                                                                   | -1         | -1.7                       | -3                         | V           |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$                    | Temperature Coefficient                                                                                 | $I_D = -250 \ \mu\text{A}$ , referenced to 25 °C                                                                                                        |            | -7                         |                            | mV/°C       |
| -                                                         |                                                                                                         | $V_{GS}$ = -10 V, $I_D$ = -22.1 A<br>$V_{GS}$ = -4.5 V, $I_D$ = -15.7 A                                                                                 |            | 2.7<br>4.0                 | 3.2<br>5.0                 | mΩ          |
| r <sub>DS(on)</sub>                                       | Static Drain to Source On Resistance                                                                    | $V_{GS} = -4.5 \text{ V}, \text{ I}_{D} = -15.7 \text{ A}$<br>$V_{GS} = -10 \text{ V}, \text{ I}_{D} = -22.1 \text{ A}, \text{ T}_{J} = 125 \text{ °C}$ |            | 3.9                        | 5.0                        | 1115.2      |
| 9 <sub>FS</sub>                                           | Forward Transconductance                                                                                | $V_{\text{GS}} = -10 \text{ V}, \text{ I}_{\text{D}} = -22.1 \text{ A}$                                                                                 |            | 143                        | 5.0                        | S           |
| -                                                         |                                                                                                         |                                                                                                                                                         |            | 140                        |                            | 0           |
| -                                                         | Characteristics                                                                                         |                                                                                                                                                         |            |                            |                            |             |
| C <sub>iss</sub>                                          | Input Capacitance                                                                                       | – V <sub>DS</sub> = -15 V, V <sub>GS</sub> = 0 V,                                                                                                       |            | 7803                       | 10380                      | pF          |
| C <sub>oss</sub>                                          | Output Capacitance                                                                                      | $v_{\text{DS}} = -15 \text{ v}, \text{ v}_{\text{GS}} = 0 \text{ v},$<br>-f = 1  MHz                                                                    |            | 1540                       | 2050                       | pF          |
| C <sub>rss</sub>                                          | Reverse Transfer Capacitance                                                                            |                                                                                                                                                         |            | 1345                       | 2020                       | pF          |
| Switching                                                 | g Characteristics                                                                                       |                                                                                                                                                         |            |                            |                            |             |
| t <sub>d(on)</sub>                                        | Turn-On Delay Time                                                                                      |                                                                                                                                                         |            | 15                         | 24                         | ns          |
| t <sub>r</sub>                                            | Rise Time                                                                                               |                                                                                                                                                         |            | 38                         | 61                         | ns          |
| t <sub>d(off)</sub>                                       | Turn-Off Delay Time                                                                                     | $V_{GS} = -10 V, R_{GEN} = 6 \Omega$                                                                                                                    |            | 260                        | 416                        | ns          |
| t <sub>f</sub>                                            | Fall Time                                                                                               |                                                                                                                                                         |            | 197                        | 316                        | ns          |
| Q <sub>g</sub>                                            | Total Gate Charge                                                                                       | V <sub>GS</sub> = 0 V to -10 V                                                                                                                          |            | 172                        | 241                        | nC          |
| Q <sub>g</sub>                                            | Total Gate Charge                                                                                       | $V_{GS} = 0 V \text{ to } -5 V$ $V_{DD} = -15 V,$                                                                                                       |            | 97                         | 136                        | nC          |
| Q <sub>gs</sub>                                           | Gate to Source Charge                                                                                   | I <sub>D</sub> = -22.1 A                                                                                                                                |            | 22                         |                            | nC          |
| Q <sub>gd</sub>                                           | Gate to Drain "Miller" Charge                                                                           | -                                                                                                                                                       |            | 46                         |                            | nC          |
| Drain-Sou                                                 | urce Diode Characteristics                                                                              |                                                                                                                                                         |            |                            |                            |             |
|                                                           |                                                                                                         | V <sub>GS</sub> = 0 V, I <sub>S</sub> = -2.1 A (Note 2)                                                                                                 |            | 0.68                       | 1.2                        | V           |
| V <sub>SD</sub>                                           | Source to Drain Diode Forward Voltage                                                                   | $V_{GS} = 0 V, I_S = -22.1 A$ (Note 2)                                                                                                                  |            | 0.79                       | 1.25                       | V           |
| t <sub>rr</sub>                                           | Reverse Recovery Time                                                                                   |                                                                                                                                                         |            | 44                         | 71                         | ns          |
| Q <sub>rr</sub>                                           | Reverse Recovery Charge                                                                                 | - I <sub>F</sub> = -22.1 A, di/dt = 100 A/μs                                                                                                            |            | 39                         | 63                         | nC          |
| NOTES:<br>1. R <sub>0JA</sub> is determ<br>the user's boa | ined with the device mounted on a 1 in <sup>2</sup> pad 2 oz copper p<br>rd design.                     | bad on a 1.5 x 1.5 in. board of FR-4 material. $R_{\theta JC}$ is gua                                                                                   | aranteed b | y design whi               | lle R <sub>θCA</sub> is de | termined by |
|                                                           | a. 50 °C/W when r<br>a 1 in <sup>2</sup> pad of 2                                                       |                                                                                                                                                         |            | mounted on<br>f 2 oz coppe |                            |             |
|                                                           |                                                                                                         | <b>T</b><br>88888                                                                                                                                       |            |                            |                            |             |
| 2. Pulse Test: Pi<br>3. The diode cor                     | ulse Width < 300 $\mu s,$ Duty cycle < 2.0%.<br>nected between the gate and source servers only as pro- | tection against ESD. No gate overvoltage rating is impli                                                                                                | ed.        |                            |                            |             |
|                                                           |                                                                                                         |                                                                                                                                                         |            |                            |                            |             |



©2009 Fairchild Semiconductor Corporation FDMS6681Z Rev.C4



FDMS6681Z Rev.C4



©2009 Fairchild Semiconductor Corporation FDMS6681Z Rev.C4

FDMS6681Z P-Channel PowerTrench<sup>®</sup> MOSFET

FDMS6681Z P-Channel PowerTrench<sup>®</sup> MOSFET





| B                          |
|----------------------------|
| <b>T</b>                   |
| Fairchild®                 |
| Fairchild Semiconductor®   |
| FACT Quiet Series™         |
| FACT®                      |
| FAST <sup>®</sup>          |
| FastvCore™                 |
| FETBench™                  |
| FlashWriter <sup>®</sup> * |
| FPS™                       |
|                            |

GENERAL ®\* \*Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

**OPTOPLANAR<sup>®</sup>** 

R

PDP SPM™

Power-SPM™

### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

SuperSOT™-8

SupreMOS™

SyncFET™ Sync-Lock™

LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- Life support devices or systems are devices or systems which, (a) are 1. intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or 2. system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness

Ultra FRFET™

UniFET™ VCX™

XS™

VisualMax™

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### **PRODUCT STATUS DEFINITIONS** Definition of Terms

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |
|                          | •                     | Rev.                                                                                                                                                                                                |

©2009 Fairchild Semiconductor Corporation FDMS6681Z Rev.C4