

# FDS9933

# Dual P-Channel 2.5V Specified PowerTrench<sup>O</sup> MOSFET

### **General Description**

This P-Channel MOSFET is a rugged gate version of Fairchild Semiconductor's advanced PowerTrench process. It has been optimized for power management applications with a wide range of gate drive voltage (2.5V – 12V).

### **Applications**

- Load switch
- Motor drive
- DC/DC conversion
- Power management

### **Features**

- -5 A, -20 V,  $R_{DS(ON)} = 55 \text{ m}\Omega$  @  $V_{GS} = -4.5 \text{ V}$   $R_{DS(ON)} = 90 \text{ m}\Omega$  @  $V_{GS} = -2.5 \text{ V}$
- Extended V<sub>GSS</sub> range (±12V) for battery applications
- · Low gate charge
- High performance trench technology for extremely low  $R_{\mbox{\scriptsize DS(ON)}}$
- High power and current handling capability





## Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                               |            | Ratings     | Units |
|-----------------------------------|-----------------------------------------|------------|-------------|-------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                    |            | -20         | V     |
| V <sub>GSS</sub>                  | Gate-Source Voltage                     |            | ±12         | V     |
| I <sub>D</sub>                    | Drain Current - Continuous              | (Note 1a)  | -5          | Α     |
|                                   | - Pulsed                                |            | -30         |       |
| P <sub>D</sub>                    | Power Dissipation for Dual Operation    |            | 2           | W     |
|                                   | Power Dissipation for Single Operation  | (Note 1a)  | 1.6         |       |
|                                   |                                         | (Note 1b)  | 1           |       |
|                                   |                                         | (Note 1c)  | 0.9         |       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperat | ture Range | -55 to +175 | °C    |

### **Thermal Characteristics**

| $R_{\theta JA}$   | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78 | °C/W |
|-------------------|-----------------------------------------|-----------|----|------|
| R <sub>e,JC</sub> | Thermal Resistance, Junction-to-Case    | (Note 1)  | 40 | °C/W |

Package Marking and Ordering Information

|   |                | <u> </u> | <u> </u>  |            |            |
|---|----------------|----------|-----------|------------|------------|
|   | Device Marking | Device   | Reel Size | Tape width | Quantity   |
| _ | 9933           | FDS9933  | 13"       | 12mm       | 2500 units |

©2006 Fairchild Semiconductor International

| Symbol                                                                                                                              | Parameter                                                                                                                                                                                           | Test Conditions                                                                                                                                           | Min    | Tvn                               | Max            | Units                 |
|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------|----------------|-----------------------|
| Symbol                                                                                                                              | Parameter                                                                                                                                                                                           | rest Conditions                                                                                                                                           | IVIIII | Тур                               | IVIAX          | Ullits                |
| Off Chai                                                                                                                            | racteristics                                                                                                                                                                                        |                                                                                                                                                           |        |                                   |                |                       |
| BV <sub>DSS</sub>                                                                                                                   | Drain-Source Breakdown Voltage                                                                                                                                                                      | $V_{GS} = 0 \text{ V}, I_{D} = -250 \mu\text{A}$                                                                                                          | -20    |                                   |                | V                     |
| <u>ΔBV<sub>DSS</sub></u><br>ΔT <sub>J</sub>                                                                                         | Breakdown Voltage Temperature Coefficient                                                                                                                                                           | $I_D = -250 \mu A$ , Referenced to 25°C                                                                                                                   |        | -12                               |                | mV/°C                 |
| $I_{\text{DSS}}$                                                                                                                    | Zero Gate Voltage Drain Current                                                                                                                                                                     | $V_{DS} = -16 \text{ V},  V_{GS} = 0 \text{ V}$                                                                                                           |        |                                   | -1             | μΑ                    |
| $I_{GSS}$                                                                                                                           | Gate-Body Leakage                                                                                                                                                                                   | $V_{GS} = \pm 12 \text{ V}, \qquad V_{DS} = 0 \text{ V}$                                                                                                  |        |                                   | ±100           | nA                    |
| On Char                                                                                                                             | acteristics (Note 2)                                                                                                                                                                                |                                                                                                                                                           |        |                                   |                |                       |
| V <sub>GS(th)</sub>                                                                                                                 | Gate Threshold Voltage                                                                                                                                                                              | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$                                                                                                                     | -0.6   | -0.8                              | -1.2           | V                     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$                                                                                              | Gate Threshold Voltage<br>Temperature Coefficient                                                                                                                                                   | $I_D = -250 \mu A$ , Referenced to 25°C                                                                                                                   |        | 3                                 |                | mV/°C                 |
| R <sub>DS(on)</sub>                                                                                                                 | Static Drain–Source<br>On–Resistance                                                                                                                                                                | $V_{GS} = -4.5 \text{ V}, \qquad I_D = -3.2 \text{ A}$<br>$V_{GS} = -2.5 \text{ V}, \qquad I_D = -1.0 \text{ A}$                                          |        | 44<br>72                          | 55<br>90       | mΩ                    |
| I <sub>D(on)</sub>                                                                                                                  | On-State Drain Current                                                                                                                                                                              | $V_{GS} = -2.5 \text{ V}, \qquad I_{D} = -1.0 \text{ A}$<br>$V_{GS} = -4.5 \text{ V}, \qquad V_{DS} = -5 \text{ V}$                                       | -16    |                                   |                | Α                     |
| <b>g</b> FS                                                                                                                         | Forward Transconductance                                                                                                                                                                            | $V_{DS} = -9 \text{ V}, \qquad I_{D} = -3.4 \text{ A}$                                                                                                    |        | 8                                 |                | S                     |
| Dvnami                                                                                                                              | Characteristics                                                                                                                                                                                     | •                                                                                                                                                         | •      |                                   | •              | •                     |
| C <sub>iss</sub>                                                                                                                    | Input Capacitance                                                                                                                                                                                   | $V_{DS} = -10 \text{ V}, \qquad V_{GS} = 0 \text{ V},$ $f = 1.0 \text{ MHz}$                                                                              |        | 825                               |                | pF                    |
| Coss                                                                                                                                | Output Capacitance                                                                                                                                                                                  |                                                                                                                                                           |        | 420                               |                | _                     |
|                                                                                                                                     | a sup sur a sup succession                                                                                                                                                                          |                                                                                                                                                           |        |                                   |                | pF                    |
| $C_{rss}$                                                                                                                           | Reverse Transfer Capacitance                                                                                                                                                                        | 1                                                                                                                                                         |        | 150                               |                | p⊦<br>pF              |
|                                                                                                                                     | Reverse Transfer Capacitance                                                                                                                                                                        | 1                                                                                                                                                         |        | 150                               |                | <u> </u>              |
|                                                                                                                                     | <u> </u>                                                                                                                                                                                            | $V_{DD} = -10 \text{ V}, \qquad I_D = -1 \text{ A},$                                                                                                      |        | 150                               | 40             | <u> </u>              |
| Switchir t <sub>d(on)</sub>                                                                                                         | Reverse Transfer Capacitance  ng Characteristics (Note 2)                                                                                                                                           | $V_{DD} = -10 \text{ V}, \qquad I_{D} = -1 \text{ A}, \ V_{GS} = -4.5 \text{ V}, \qquad R_{GEN} = 6 \Omega$                                               |        | 1                                 | 40             | pF                    |
| Switchir t <sub>d(on)</sub>                                                                                                         | Reverse Transfer Capacitance  ng Characteristics (Note 2)  Turn-On Delay Time                                                                                                                       |                                                                                                                                                           |        | 16                                |                | pF<br>ns              |
| Switchir<br>t <sub>d(on)</sub><br>t <sub>r</sub>                                                                                    | Reverse Transfer Capacitance  ng Characteristics (Note 2)  Turn-On Delay Time  Turn-On Rise Time                                                                                                    |                                                                                                                                                           |        | 16<br>46                          | 80             | pF<br>ns<br>ns        |
| Switchir<br>t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub>                                                             | Reverse Transfer Capacitance  ng Characteristics (Note 2)  Turn-On Delay Time  Turn-On Rise Time  Turn-Off Delay Time                                                                               | $V_{GS} = -4.5 \text{ V}, \qquad R_{GEN} = 6 \Omega$ $V_{DS} = -6 \text{ V}, \qquad I_{D} = -3.2 \text{A},$                                               |        | 16<br>46<br>40                    | 80<br>70       | pF<br>ns<br>ns        |
| $\begin{array}{c} \textbf{Switchir} \\ t_{d(on)} \\ t_{r} \\ t_{d(off)} \\ t_{f} \end{array}$                                       | Reverse Transfer Capacitance  ng Characteristics (Note 2)  Turn-On Delay Time  Turn-On Rise Time  Turn-Off Delay Time  Turn-Off Fall Time                                                           | $V_{GS} = -4.5 \text{ V}, \qquad R_{GEN} = 6 \Omega$                                                                                                      |        | 16<br>46<br>40<br>25              | 80<br>70<br>40 | pF  ns ns ns ns       |
|                                                                                                                                     | Reverse Transfer Capacitance  ng Characteristics (Note 2)  Turn-On Delay Time  Turn-On Rise Time  Turn-Off Delay Time  Turn-Off Fall Time  Total Gate Charge                                        | $V_{GS} = -4.5 \text{ V}, \qquad R_{GEN} = 6 \Omega$ $V_{DS} = -6 \text{ V}, \qquad I_{D} = -3.2 \text{A},$                                               |        | 16<br>46<br>40<br>25<br>10        | 80<br>70<br>40 | pF  ns ns ns ns nc    |
| $\begin{tabular}{lll} Switching \\ t_{d(on)} & \\ t_r & \\ t_{d(off)} & \\ t_f & \\ Q_g & \\ Q_{gs} & \\ Q_{gd} & \\ \end{tabular}$ | Reverse Transfer Capacitance  ng Characteristics (Note 2)  Turn-On Delay Time  Turn-On Rise Time  Turn-Off Delay Time  Turn-Off Fall Time  Total Gate Charge  Gate-Source Charge  Gate-Drain Charge | $V_{GS} = -4.5 \text{ V}, \qquad R_{GEN} = 6 \Omega$ $V_{DS} = -6 \text{ V}, \qquad I_{D} = -3.2 \text{A},$ $V_{GS} = -4.5 \text{ V}$                     |        | 16<br>46<br>40<br>25<br>10<br>2.1 | 80<br>70<br>40 | pF  ns ns ns ns nc nC |
| $\begin{tabular}{lll} Switching \\ t_{d(on)} & \\ t_r & \\ t_{d(off)} & \\ t_f & \\ Q_g & \\ Q_{gs} & \\ Q_{gd} & \\ \end{tabular}$ | Reverse Transfer Capacitance  In Characteristics (Note 2)  Turn-On Delay Time  Turn-On Rise Time  Turn-Off Delay Time  Turn-Off Fall Time  Total Gate Charge  Gate-Source Charge                    | $V_{GS} = -4.5 \text{ V}, \qquad R_{GEN} = 6 \ \Omega$ $V_{DS} = -6 \text{ V}, \qquad I_D = -3.2 \text{A},$ $V_{GS} = -4.5 \text{ V}$ and Maximum Ratings |        | 16<br>46<br>40<br>25<br>10<br>2.1 | 80<br>70<br>40 | pF  ns ns ns ns nc nC |

#### Notes:

 R<sub>8JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>8JC</sub> is guaranteed by design while R<sub>8CA</sub> is determined by the user's board design.



a) 78°C/W when mounted on a 0.5in² pad of 2 oz copper



125°C/W when mounted on a 0.02 in<sup>2</sup> pad of 2 oz copper



c) 135°0 moun minin

135°C/W when mounted on a minimum pad.

Scale 1 : 1 on letter size paper

**2.** Pulse Test: Pulse Width <  $300\mu$ s, Duty Cycle < 2.0%

FDS9933 Rev C

# **Typical Characteristics:**



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation with Temperature.



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

FDS9933 Rev C

# **Typical Characteristics:**





Figure 7. Gate Charge Characteristics.







Figure 9. Maximum Safe Operating Area.

Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1c. Transient thermal response will change depending on the circuit board design.

FDS9933 Rev C

### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

SILENT SWITCHER® ACEx™ FACT Quiet Series™  $OCX^{TM}$ UniFET™  $\mathsf{UltraFET}^{\circledR}$ ActiveArray™ GlobalOptoisolator™  $\mathsf{OCXPro}^{\mathsf{TM}}$ SMART START™  $\mathsf{OPTOLOGIC}^{\circledR}$ GTO™ SPM™ VCX™ Bottomless™ Build it Now™ HiSeC™ OPTOPLANAR™ Stealth™ Wire™ CoolFET™ I<sup>2</sup>C™  $\mathsf{PACMAN^{TM}}$ SuperFET™ SuperSOT™-3 i-Lo™ POP™ CROSSVOLT™ DOME™  $ImpliedDisconnect^{\mathsf{TM}}$ Power247™ SuperSOT™-6 EcoSPARK™ IntelliMAX™ PowerEdge™ SuperSOT™-8 E<sup>2</sup>CMOS™ ISOPLANAR™ PowerSaver™ SyncFET™ EnSigna™ LittleFET™ PowerTrench<sup>®</sup> ТСМ™  $\mathsf{MICROCOUPLER}^{\mathsf{TM}}$ QFET® FACT™ TinyBoost™  $\mathsf{FAST}^{\circledR}$ QS™ TinyBuck™ MicroFET™ . TinyPWM™ FASTr™ MicroPak™ QT Optoelectronics™ FPS™ MICROWIRE™ Quiet Series™ TinyPower™  $\mathsf{TinyLogic}^{\mathbb{R}}$  $RapidConfigure^{\intercal_{M}}$ FRFET™  $MSX^{TM}$ MSXPro™ RapidConnect™ TINYOPTO™

μSerDes™

ScalarPump™

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

### LIFE SUPPORT POLICY

The Power Franchise®

Programmable Active Droop™

Across the board. Around the world.™

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

TruTranslation™

UHC™

### **PRODUCT STATUS DEFINITIONS**

### **Definition of Terms**

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                                   |
|--------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                           |
| Preliminary              | First Production       | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                       |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                          |

Rev. I20