October 2001

# FDS6894A

# Dual N-Channel Logic Level PWM Optimized PowerTrench<sup>®</sup> MOSFET

## **General Description**

These N-Channel Logic Level MOSFETs are produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize the on-state resistance and yet maintain superior switching performance.

These devices are well suited for low voltage and battery powered applications where low in-line power loss and fast switching are required.

# Features

• 8 A, 20 V.

- Low gate charge (17 nC)
- High performance trench technology for extremely low  $R_{\text{DS}(\text{ON})}$
- High power and current handling capability





# Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                                    |                                      |                | Ratings     | Units      |
|-----------------------------------|----------------------------------------------|--------------------------------------|----------------|-------------|------------|
| V <sub>DSS</sub>                  | Drain-Sour                                   | ce Voltage                           |                | 20          | V          |
| V <sub>GSS</sub>                  | Gate-Source Voltage                          |                                      |                | ± 8         | V          |
| I <sub>D</sub>                    | Drain Current – Continuous                   |                                      | (Note 1a)      | 8           | А          |
|                                   | – Pulsed                                     |                                      |                | 32          |            |
| P <sub>D</sub>                    | Power Dissipation for Dual Operation         |                                      |                | 2           | W          |
|                                   | Power Dissipation for Single Operation (Note |                                      |                | 1.6         |            |
|                                   |                                              |                                      | (Note 1b)      | 1           |            |
|                                   |                                              |                                      | (Note 1c)      | 0.9         |            |
| T <sub>J</sub> , T <sub>STG</sub> | Operating a                                  | Ind Storage Junction Temp            | erature Range  | -55 to +150 | °C         |
| Therma                            | I Charac                                     | teristics                            |                |             |            |
| R <sub>0JA</sub>                  | Thermal Re                                   | sistance, Junction-to-Ambi           | ient (Note 1a) | 78          | °C/W       |
| R <sub>θJC</sub>                  | Thermal Re                                   | Thermal Resistance, Junction-to-Case |                | 40          | °C/W       |
| Packag                            | e Markin                                     | g and Ordering I                     | nformation     |             |            |
| Device Marking                    |                                              | Device                               | Reel Size      | Tape width  | Quantity   |
| FDS6894A                          |                                              | FDS6894A                             | 13"            | 12mm        | 2500 units |

©2001 Fairchild Semiconductor Corporation

FDS6894A Rev C (W)

FDS6894A

|                                             | Parameter                                         | Test Conditions                                                                                                                                                                          | Min | Тур                  | Max                  | Unit  |
|---------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|----------------------|-------|
| Off Char                                    | acteristics                                       |                                                                                                                                                                                          |     |                      |                      |       |
| BV <sub>DSS</sub>                           | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 V$ , $I_D = 250 \mu A$                                                                                                                                                       | 20  |                      |                      | V     |
| <u>ΔBV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature<br>Coefficient      | $I_D = 250 \ \mu$ A, Referenced to $25^{\circ}$ C                                                                                                                                        |     | 13                   |                      | mV/°C |
| I <sub>DSS</sub>                            | Zero Gate Voltage Drain Current                   | $V_{DS} = 16 \text{ V},  V_{GS} = 0 \text{ V}$<br>$V_{DS} = 16 \text{ V},  V_{GS} = 0 \text{ V},  T_J = 55^{\circ}\text{C}$                                                              |     |                      | 1<br>10              | μA    |
| I <sub>GSSF</sub>                           | Gate-Body Leakage, Forward                        | $V_{GS} = 8 \text{ V}, \qquad V_{DS} = 0 \text{ V}$                                                                                                                                      |     |                      | 100                  | nA    |
| I <sub>GSSR</sub>                           | Gate-Body Leakage, Reverse                        | $V_{GS} = - 8 \text{ V},  V_{DS} = 0 \text{ V}$                                                                                                                                          |     |                      | -100                 | nA    |
| On Char                                     | acteristics (Note 2)                              |                                                                                                                                                                                          |     |                      |                      |       |
| V <sub>GS(th)</sub>                         | Gate Threshold Voltage                            | $V_{DS} = V_{GS}$ , $I_D = 250 \ \mu A$                                                                                                                                                  | 0.6 | 0.8                  | 1.5                  | V     |
| $\Delta V_{GS(th)} \Delta T_J$              | Gate Threshold Voltage<br>Temperature Coefficient | $I_D = 250 \ \mu\text{A}$ , Referenced to $25^{\circ}\text{C}$                                                                                                                           |     | -3                   |                      | mV/°C |
| R <sub>DS(on)</sub>                         | Static Drain–Source<br>On–Resistance              | $ \begin{array}{l} V_{GS} = 4.5 \ V,  I_D = 8 \ A \\ V_{GS} = 2.5 \ V,  I_D = 7 \ A \\ V_{GS} = 1.8 \ V,  I_D = 6 \ A \\ V_{GS} = 4.5 \ V,  I_D = 8 \ A, T_J = 125^\circ C \end{array} $ |     | 13<br>16<br>21<br>18 | 17<br>20<br>30<br>25 | mΩ    |
| I <sub>D(on)</sub>                          | On-State Drain Current                            | $V_{GS} = 4.5V, V_{DS} = 5V$                                                                                                                                                             | 16  |                      |                      | Α     |
| <b>g</b> fs                                 | Forward Transconductance                          | $V_{DS} = 5 V$ , $I_D = 8 A$                                                                                                                                                             |     | 44                   |                      | S     |
| Dvnamio                                     | Characteristics                                   | · ·                                                                                                                                                                                      |     |                      | •                    | •     |
| C <sub>iss</sub>                            | Input Capacitance                                 | $V_{DS} = 10 \text{ V}, \text{ V}_{GS} = 0 \text{ V},$                                                                                                                                   |     | 1676                 |                      | pF    |
| C <sub>oss</sub>                            | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                                              |     | 288                  |                      | pF    |
| C <sub>rss</sub>                            | Reverse Transfer Capacitance                      | Transfer Capacitance                                                                                                                                                                     |     | 146                  |                      | pF    |
| Switchir                                    | ng Characteristics (Note 2)                       |                                                                                                                                                                                          |     |                      |                      |       |
| t <sub>d(on)</sub>                          | Turn–On Delay Time                                | $V_{DD} = 10 \text{ V},  I_D = 1 \text{ A},$                                                                                                                                             |     | 10                   | 20                   | ns    |
| t <sub>r</sub>                              | Turn–On Rise Time                                 | $V_{GS} = 4.5 \text{ V},  R_{GEN} = 6 \Omega$                                                                                                                                            |     | 14                   | 25                   | ns    |
| t <sub>d(off)</sub>                         | Turn–Off Delay Time                               | 7                                                                                                                                                                                        |     | 33                   | 53                   | ns    |
| t <sub>f</sub>                              | Turn–Off Fall Time                                | 7                                                                                                                                                                                        |     | 12                   | 22                   | ns    |
| Qg                                          | Total Gate Charge                                 | $V_{DS} = 10 \text{ V},  I_D = 8 \text{ A},$                                                                                                                                             |     | 17                   | 24                   | nC    |
| Q <sub>gs</sub>                             | Gate-Source Charge                                | $V_{GS} = 4.5 V$                                                                                                                                                                         |     | 2.8                  |                      | nC    |
| Q <sub>gd</sub>                             | Gate-Drain Charge                                 |                                                                                                                                                                                          |     | 3.3                  |                      | nC    |
| Drain-S                                     | ource Diode Characteristics                       | and Maximum Ratings                                                                                                                                                                      |     |                      |                      |       |
| ls                                          | Maximum Continuous Drain-Source                   |                                                                                                                                                                                          |     |                      | 1.3                  | Α     |
| V <sub>SD</sub>                             | Drain–Source Diode Forward<br>Voltage             | $V_{GS} = 0 V$ , $I_S = 1.3 A$ (Note 2)                                                                                                                                                  |     | 0.7                  | 1.2                  | V     |

**2.** Pulse Test: Pulse Width < 300 $\mu$ s, Duty Cycle < 2.0%

FDS6894A Rev C (W)



FDS6894A Rev C (W)



FDS6894A

#### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx<sup>TM</sup> Bottomless<sup>TM</sup> CoolFET<sup>TM</sup> CROSSVOLT<sup>TM</sup> DenseTrench<sup>TM</sup> DOME<sup>TM</sup> EcoSPARK<sup>TM</sup> E<sup>2</sup>CMOS<sup>TM</sup> EnSigna<sup>TM</sup> FACT<sup>TM</sup> FACT Quiet Series<sup>TM</sup> FAST $^{\textcircled{(0)}}$ OPTOLFASTr<sup>TM</sup>OPTOFFRFET<sup>TM</sup>PACMAGlobalOptoisolator<sup>TM</sup>POPTMGTO<sup>TM</sup>Power2HiSeC<sup>TM</sup>Power7ISOPLANAR<sup>TM</sup>QFETTMLittleFET<sup>TM</sup>QS<sup>TM</sup>MicroFET<sup>TM</sup>QT OptMicroPak<sup>TM</sup>Quiet SMICROWIRE<sup>TM</sup>SILENT

OPTOLOGIC<sup>™</sup> OPTOPLANAR<sup>™</sup> PACMAN<sup>™</sup> POP<sup>™</sup> Power247<sup>™</sup> PowerTrench<sup>®</sup> QFET<sup>™</sup> QS<sup>™</sup> QT Optoelectronics<sup>™</sup> Quiet Series<sup>™</sup> SILENT SWITCHER<sup>®</sup> SMART START<sup>™</sup> VCX<sup>™</sup> STAR\*POWER<sup>™</sup> SuperSOT<sup>™</sup>-3 SuperSOT<sup>™</sup>-6 SuperSOT<sup>™</sup>-6 SuperSOT<sup>™</sup>-8 SyncFET<sup>™</sup> TinyLogic<sup>™</sup> TruTranslation<sup>™</sup> UHC<sup>™</sup> UltraFET<sup>®</sup>

STAR\*POWER is used under license

### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

Definition of Terms

| Product Status            | Definition                                                                                                                                                                                                                        |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Formative or<br>In Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                          |
| First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |
|                           | Formative or<br>In Design<br>First Production<br>Full Production                                                                                                                                                                  |