

SEMICONDUCTOR IM

# FDG6320C Dual N & P Channel Digital FET

#### **General Description**

These dual N & P-Channel logic level enhancement mode field effect transistors are produced using Fairchild's proprietary, high cell density, DMOS technology. This very high density process is especially tailored to minimize on-state resistance. This device has been designed especially for low voltage applications as a replacement for bipolar digital transistors and small signal MOSFETS. Since bias resistors are not required, this dual digital FET can replace several different digital transistors, with different bias resistor values.

# Features

• N-Ch 0.22 A, 25 V,  $R_{DS(ON)} = 4.0 \Omega @ V_{GS} = 4.5 V$ ,  $R_{DS(ON)} = 5.0 \Omega @ V_{GS} = 2.7 V$ .

November 1998

- $\label{eq:p-ch-0.14} \begin{array}{l} \text{P-Ch-0.14 A, -25V, R}_{\text{DS(ON)}} = 10 \; \Omega @ \; \text{V}_{\text{GS}} = -4.5\text{V}, \\ \text{R}_{\text{DS(ON)}} = 13 \; \Omega @ \; \text{V}_{\text{GS}} = -2.7\text{V}. \end{array}$
- Very small package outline SC70-6.
- Very low level gate drive requirements allowing direct operation in 3 V circuits (V<sub>GS(th)</sub> < 1.5 V).</li>
- Gate-Source Zener for ESD ruggedness (>6kV Human Body Model).



© 1998 Fairchild Semiconductor Corporation

| Symbol                           | Parameter                                | Conditions                                                     | Type | Min   | Тур   | Max  | Units |
|----------------------------------|------------------------------------------|----------------------------------------------------------------|------|-------|-------|------|-------|
| OFF CHAR                         | ACTERISTICS                              |                                                                | 51   |       |       |      |       |
| BV <sub>DSS</sub>                | Drain-Source Breakdown Voltage           | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA                 | N-Ch | 25    |       |      | V     |
| 033                              |                                          | $V_{gs} = 0 \text{ V}, I_p = -250 \mu\text{A}$                 | P-Ch | -25   |       |      |       |
| $\Delta BV_{DSS} / \Delta T_{J}$ | Breakdown Voltage Temp. Coefficient      | $I_D = 250 \mu\text{A}$ , Referenced to $25 ^{\circ}\text{C}$  | N-Ch |       | 25    |      | mV/°C |
| DSS' AT J                        |                                          | $I_{p}$ = -250 µA, Referenced to 25 °C                         | P-Ch |       | -19   |      |       |
| I <sub>DSS</sub>                 | Zero Gate Voltage Drain Current          | $V_{\rm DS} = 20 \text{ V}, \text{ V}_{\rm GS} = 0 \text{ V},$ | N-Ch |       |       | 1    | μA    |
|                                  |                                          | T <sub>1</sub> = 55°C                                          | 1    |       |       | 10   |       |
| I <sub>DSS</sub>                 | Zero Gate Voltage Drain Current          | $V_{DS} = -20 \text{ V}, V_{GS} = 0 \text{ V},$                | P-Ch |       | -     | -1   | μA    |
|                                  |                                          | T <sub>1</sub> = 55°C                                          | 1    |       |       | -10  |       |
| I <sub>GSS</sub>                 | Gate - Body Leakage Current              | $V_{GS} = 8 V, V_{DS} = 0 V$                                   | N-Ch |       |       | 100  | nA    |
| 000                              |                                          | $V_{GS} = -8 \text{ V}, V_{DS} = 0 \text{ V}$                  | P-Ch |       |       | -100 | nA    |
| ON CHARA                         | CTERISTICS (Note 2)                      |                                                                |      |       |       |      |       |
| V <sub>GS(th)</sub>              | Gate Threshold Voltage                   | $V_{\rm DS} = V_{\rm GS}, \ I_{\rm D} = 250 \mu {\rm A}$       | N-Ch | 0.65  | 0.85  | 1.5  | V     |
| . /                              |                                          | $V_{DS} = V_{GS}, I_{D} = -250 \mu\text{A}$                    | P-Ch | -0.65 | -0.82 | -1.5 | 1     |
| $\Delta V_{GS(th)} / \Delta T_J$ | Gate Threshold Voltage Temp. Coefficient | $I_{\rm D}$ = 250 µA, Referenced to 25 °C                      | N-Ch |       | -2.1  |      | mV/°C |
| 00(1)                            |                                          | $I_{\rm D}$ = -250 $\mu$ A, Referenced to 25 °C                | P-Ch |       | 2.1   |      |       |
| R <sub>DS(ON)</sub>              | Static Drain-Source On-Resistance        | $V_{GS} = 4.5 \text{ V}, \ I_{D} = 0.22 \text{ A}$             | N-Ch |       | 2.6   | 4    | Ω     |
|                                  |                                          | T <sub>J</sub> =125°C                                          | 1    |       | 5.3   | 7    |       |
|                                  |                                          | $V_{GS} = 2.7 \text{ V}, \ I_{D} = 0.19 \text{ A}$             | 1    |       | 3.7   | 5    |       |
|                                  |                                          | $V_{GS} = -4.5 \text{ V}, \ I_{D} = -0.14 \text{ A}$           | P-Ch |       | 7.3   | 10   |       |
|                                  |                                          | T <sub>J</sub> =125°C                                          |      |       | 11    | 17   |       |
|                                  |                                          | $V_{GS} = -2.7 \text{ V}, \ I_{D} = -0.05 \text{ A}$           |      |       | 10.4  | 13   |       |
| I <sub>D(ON)</sub>               | On-State Drain Current                   | $V_{GS} = 4.5 \text{ V}, \ V_{DS} = 5 \text{ V}$               | N-Ch | 0.22  |       |      | Α     |
|                                  |                                          | $V_{GS} = -4.5 \text{ V}, V_{DS} = -5 \text{ V}$               | P-Ch | -0.14 |       |      |       |
| 9 <sub>FS</sub>                  | Forward Transconductance                 | $V_{\rm DS} = 5 \text{ V}, \ I_{\rm D} = \ 0.22 \text{ A}$     | N-Ch |       | 0.2   |      | S     |
|                                  |                                          | $V_{\rm DS} = -5 \text{ V}, \ I_{\rm D} = -0.14 \text{ A}$     | P-Ch |       | 0.12  |      |       |
|                                  | HARACTERISTICS                           |                                                                |      |       |       |      | T     |
| C <sub>iss</sub>                 | Input Capacitance                        | N-Channel                                                      | N-Ch |       | 9.5   |      | pF    |
|                                  |                                          | $V_{\rm DS} = 10 \text{ V}, \text{ V}_{\rm GS} = 0 \text{ V},$ | P-Ch |       | 12    |      |       |
| C <sub>oss</sub>                 | Output Capacitance                       | f = 1.0 MHz                                                    | N-Ch |       | 6     |      |       |
|                                  |                                          | P-Channel                                                      | P-Ch |       | 7     |      | _     |
| C <sub>rss</sub>                 | Reverse Transfer Capacitance             | $V_{DS} = -10 V, V_{GS} = 0 V,$                                | N-Ch |       | 1.3   |      | -     |
|                                  |                                          | f = 1.0 MHz                                                    | P-Ch |       | 1.5   |      |       |

| Symbol                                    | Parameter                                             | Conditions                                                      | Туре | Min | Тур  | Max   | Units |
|-------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------|------|-----|------|-------|-------|
| t <sub>D(on)</sub>                        | Turn - On Delay Time                                  | N-Channel                                                       | N-Ch |     | 5    | 12    | nS    |
|                                           |                                                       | $V_{_{DD}} = 5 \text{ V}, \text{ I}_{_{D}} = 0.5 \text{ A},$    | P-Ch |     | 5    | 12    |       |
| t, Turn - On Rise Time                    | Turn - On Rise Time                                   | $\rm V_{GS}$ = 4.5 V, $\rm R_{GEN}$ = 50 $\Omega$               | N-Ch |     | 4.5  | 10    | nS    |
|                                           |                                                       |                                                                 | P-Ch |     | 8    | 16    |       |
| t <sub>D(off)</sub> Turn - Off Delay Time | Turn - Off Delay Time                                 | P-Channel                                                       | N-Ch |     | 4    | 8     | nS    |
|                                           |                                                       | $V_{DD} = -5 V, I_{D} = -0.5 A,$                                | P-Ch |     | 9    | 18    |       |
| t, Turn                                   | Turn - Off Fall Time                                  | $V_{\rm GS}$ = -4.5 V, $R_{\rm GEN}$ = 50 $\Omega$              | N-Ch |     | 3.2  | 7     | nS    |
|                                           |                                                       |                                                                 | P-Ch |     | 5    | 12    |       |
| Q <sub>g</sub> T                          | Total Gate Charge                                     | N-Channel                                                       | N-Ch |     | 0.29 | 0.4   | nC    |
|                                           |                                                       | $V_{\rm DS} = 5 \text{ V}, \text{ I}_{\rm D} = 0.22 \text{ A},$ | P-Ch |     | 0.22 | 0.31  |       |
| Q <sub>gs</sub> Gate-Sour                 | Gate-Source Charge                                    | $V_{GS} = 4.5 V$                                                | N-Ch |     | 0.12 |       | nC    |
|                                           |                                                       | P- Channel                                                      | P-Ch |     | 0.12 |       |       |
| $Q_{gd}$                                  | Gate-Drain Charge                                     | $V_{\rm DS} = -5 \ V, \ I_{\rm D} = -0.14 \ A,$                 | N-Ch |     | 0.03 |       | nC    |
|                                           |                                                       | V <sub>GS</sub> = -4.5 V                                        | P-Ch |     | 0.05 |       |       |
| DRAIN-SC                                  | OURCE DIODE CHARACTERISTICS AND                       | MAXIMUM RATINGS                                                 |      |     |      |       |       |
| I <sub>s</sub>                            | Maximum Continuous Drain-Source Diode Forward Current |                                                                 | N-Ch |     |      | 0.25  | А     |
|                                           |                                                       |                                                                 |      |     |      | -0.25 |       |
| V <sub>SD</sub>                           | Drain-Source Diode Forward Voltage                    | $V_{GS} = 0 \text{ V}, \ I_{S} = 0.5 \text{ A}$ (Note 2)        | N-Ch |     | 0.8  | 1.2   | V     |
|                                           |                                                       | $V_{GS} = 0 V, I_{S} = -0.5 A$ (Note 2)                         | P-Ch |     | -0.8 | -1.2  |       |











# TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx<sup>TM</sup> CoolFET<sup>TM</sup> CROSSVOLT<sup>TM</sup> E<sup>2</sup>CMOS<sup>TM</sup> FACT<sup>TM</sup> FACT Quiet Series<sup>TM</sup> FAST<sup>®</sup> FAST<sup>®</sup> FASTr<sup>TM</sup> GTO<sup>TM</sup> HiSeC<sup>TM</sup> ISOPLANAR<sup>™</sup> MICROWIRE<sup>™</sup> POP<sup>™</sup> PowerTrench<sup>™</sup> QFET<sup>™</sup> QS<sup>™</sup> Quiet Series<sup>™</sup> SuperSOT<sup>™</sup>-3 SuperSOT<sup>™</sup>-6 SuperSOT<sup>™</sup>-8 TinyLogic™ UHC™ VCX™

# DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### **PRODUCT STATUS DEFINITIONS**

**Definition of Terms** 

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |