# FDS3890

SEMICONDUCTOR IM

# 80V N-Channel Dual PowerTrench<sup>®</sup> MOSFET

## **General Description**

This N-Channel MOSFET has been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers.

These MOSFETs feature faster switching and lower gate charge than other MOSFETs with comparable  $R_{_{\text{DS(ON)}}}$  specifications. The result is a MOSFET that is easy and safer to drive (even at very high frequencies), and DC/DC power supply designs with higher overall efficiency.

## Features

4.7 A, 80 V.

$$R_{DS(ON)} = 44 \text{ m}\Omega @ V_{GS} = 10 \text{ V}$$
  
 $R_{DS(ON)} = 50 \text{ m}\Omega @ V_{GS} = 6 \text{ V}$ 

- · Fast switching speed
- High performance trench technology for extremely low R<sub>DS(ON)</sub>
- High power and current handling capability





# Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                               |           | Ratings     | Units |
|-----------------------------------|-----------------------------------------|-----------|-------------|-------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                    |           | 80          | V     |
| V <sub>GSS</sub>                  | Gate-Source Voltage                     |           | ± 20        | V     |
| I <sub>D</sub>                    | Drain Current – Continuous              | (Note 1a) | 4.7         | А     |
|                                   | – Pulsed                                |           | 20          |       |
| P <sub>D</sub>                    | Power Dissipation for Dual Operation    |           | 2           | W     |
|                                   | Power Dissipation for Single Operation  | (Note 1a) | 1.6         |       |
|                                   |                                         | (Note 1b) | 1.0         |       |
|                                   |                                         | (Note 1c) | 0.9         |       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperat | ure Range | -55 to +175 | °C    |
| Therma                            | I Characteristics                       |           |             |       |
| R <sub>θJA</sub>                  | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78          | °C/W  |
| R <sub>eJC</sub>                  | Thermal Resistance, Junction-to-Case    | (Note 1)  | 40          | °C/W  |

| Device Marking | Device  | Reel Size | Tape width | Quantity   |
|----------------|---------|-----------|------------|------------|
| FDS3890        | FDS3890 | 13"       | 12mm       | 2500 units |

©2001 Fairchild Semiconductor Corporation

| Symbol                                | Parameter                                                        | Test Conditions                                                      | Min | Тур                                     | Max            | Units |
|---------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------|-----|-----------------------------------------|----------------|-------|
|                                       | Durce Avalanche Ratings (Note :                                  | -                                                                    |     | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |                |       |
| W <sub>DSS</sub>                      | Single Pulse Drain-Source                                        | $V_{DD} = 40 \text{ V},  I_D = 4.7 \text{ A}$                        |     |                                         | 175            | mJ    |
|                                       | Avalanche Energy                                                 |                                                                      |     |                                         |                |       |
| I <sub>AR</sub>                       | Maximum Drain-Source Avalanche<br>Current                        |                                                                      |     |                                         | 4.7            | A     |
| Off Char                              | acteristics                                                      |                                                                      |     |                                         |                |       |
| BV <sub>DSS</sub>                     | Drain-Source Breakdown Voltage                                   | $V_{GS} = 0 V, I_D = 250 \mu A$                                      | 80  |                                         |                | V     |
| <u>ΔBVdss</u><br>ΔTj                  | Breakdown Voltage Temperature<br>Coefficient                     | $I_D = 250 \ \mu\text{A}$ , Referenced to $25^{\circ}\text{C}$       |     | 86                                      |                | mV/°C |
| I <sub>DSS</sub>                      | Zero Gate Voltage Drain Current                                  | $V_{\text{DS}} = 64 \text{ V}, \qquad V_{\text{GS}} = 0 \text{ V}$   |     |                                         | 1              | μA    |
| I <sub>GSSF</sub>                     | Gate-Body Leakage, Forward                                       | $V_{GS} = 20 \text{ V}, \qquad V_{DS} = 0 \text{ V}$                 |     |                                         | 100            | nA    |
| I <sub>GSSR</sub>                     | Gate-Body Leakage, Reverse                                       | $V_{GS} = -20 \text{ V} \qquad V_{DS} = 0 \text{ V}$                 |     |                                         | -100           | nA    |
| On Char                               | acteristics (Note 2)                                             |                                                                      |     |                                         |                |       |
| V <sub>GS(th)</sub>                   | Gate Threshold Voltage                                           | $V_{DS} = V_{GS}, I_{D} = 250 \ \mu A$                               | 2   | 2.3                                     | 4              | V     |
| $\Delta V_{GS(th)}$<br>$\Delta T_J$   | Gate Threshold Voltage<br>Temperature Coefficient                | $I_D = 250 \ \mu\text{A}$ , Referenced to $25^{\circ}\text{C}$       |     | -6                                      |                | mV/°0 |
| R <sub>DS(on)</sub>                   | Static Drain–Source<br>On–Resistance                             |                                                                      |     | 34<br>37<br>60                          | 44<br>50<br>82 | mΩ    |
| I <sub>D(on)</sub>                    | On-State Drain Current                                           | $V_{GS} = 10 \text{ V}, \text{ V}_{DS} = 5 \text{ V}$                | 20  |                                         |                | А     |
| g <sub>FS</sub>                       | Forward Transconductance                                         | $V_{DS} = 10 \text{ V}, \qquad I_D = 4.7 \text{ A}$                  |     | 24                                      |                | S     |
| -                                     | Characteristics                                                  |                                                                      |     |                                         |                |       |
|                                       | Input Capacitance                                                | $V_{DS} = 40 V$ , $V_{GS} = 0 V$ ,                                   |     | 1180                                    |                | pF    |
|                                       | Output Capacitance                                               | $v_{DS} = 40 v,  v_{GS} = 0 v,$<br>f = 1.0 MHz                       |     | 171                                     |                | pF    |
|                                       | Reverse Transfer Capacitance                                     |                                                                      |     | 50                                      |                | pF    |
|                                       | l.                                                               |                                                                      |     | 00                                      |                | рі    |
|                                       | g Characteristics (Note 2)<br>Turn–On Delay Time                 | V 40.V L 4.A                                                         |     | 11                                      | 20             | ns    |
| t <sub>d(on)</sub><br>t <sub>r</sub>  | Turn-On Rise Time                                                | $V_{DD} = 40 V$ , $I_D = 1 A$ ,<br>$V_{GS} = 10 V$ , $R_{GEN} = 6 Ω$ |     | 8                                       | 16             | ns    |
|                                       | Turn-Off Delay Time                                              |                                                                      |     | 26                                      | 50             | ns    |
| t <sub>d(off)</sub><br>t <sub>f</sub> | Turn–Off Fall Time                                               | -                                                                    |     | 12                                      | 25             | ns    |
| Q <sub>g</sub>                        | Total Gate Charge                                                | $V_{DS} = 40 \text{ V}, \qquad I_D = 4.7 \text{ A},$                 |     | 25                                      | 35             | nC    |
| Q <sub>gs</sub>                       | Gate–Source Charge                                               | $V_{\rm DS} = 40$ V, $D_{\rm D} = 4.7$ A, $V_{\rm GS} = 10$ V        |     | 4.5                                     |                | nC    |
| Q <sub>gd</sub>                       | Gate-Drain Charge                                                | 1                                                                    |     | 5.8                                     |                | nC    |
| 0                                     |                                                                  | nd Maximum Batinga                                                   | 1   | 0.0                                     | 1              |       |
|                                       | DURCE Diode Characteristics a<br>Maximum Continuous Drain–Source |                                                                      |     |                                         | 1.3            | A     |
| ls                                    | Drain–Source Diode Forward                                       |                                                                      |     |                                         |                |       |
| V <sub>SD</sub>                       | Voltage                                                          | $V_{GS} = 0 V$ , $I_{S} = 1.3 A$ (Note 2)                            |     | 0.74                                    | 1.2            | V     |

FDS3890

1. R<sub>0JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.





٩٩٩

b) 125°C/W when mounted on a .04 in<sup>2</sup> pad of 2 oz copper

~~~~

c) 135°C/W when mounted on a minimum pad.







FDS3890 Rev B(W)



FDS3890

FDS3890 Rev B(W)

### TRADEMARKS The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. FAST<sup>®</sup> ACEx™ **OPTOPLANAR™** SuperSOT<sup>™</sup>-3 FASTr™ PACMAN™ SuperSOT<sup>™</sup>-6 Bottomless™ POP™ CoolFET™ FRFET™ SuperSOT<sup>™</sup>-8 CROSSVOLT™ GlobalOptoisolator<sup>™</sup> SyncFET™ PowerTrench<sup>®</sup> GTO™ TinyLogic™ DenseTrench™ QFET™ UHC™ HiSeC™ QS™ DOME™ **EcoSPARK™ ISOPLANAR™** QT Optoelectronics<sup>™</sup> UltraFET<sup>®</sup> VCX™ E<sup>2</sup>CMOS<sup>™</sup> LittleFET™ Quiet Series<sup>™</sup> SILENT SWITCHER® EnSigna™ MicroFET™ FACT™ MICROWIRE™ SMART START™ Stealth™ OPTOLOGIC™ FACT Quiet Series™

### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

**Definition of Terms** 

| ormative or<br>Design<br>rst Production | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.<br>This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make |
|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| st Production                           | supplementary data will be published at a later date.                                                                                                                                                                                                                                                    |
|                                         | changes at any time without notice in order to improve design.                                                                                                                                                                                                                                           |
| II Production                           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                                                                                                    |
| ot In Production                        | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                                                                                                |
|                                         |                                                                                                                                                                                                                                                                                                          |