

May 2007

# FDS8984

# N-Channel PowerTrench® MOSFET

30V, 7A, 23m $\Omega$ 

### **General Description**

This N-Channel MOSFET has been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers. It has been optimized for low gate charge, low  $r_{\text{DS}(\text{ON})}$  and fast switching speed.

#### **Features**

- Max  $r_{DS(on)} = 23m\Omega$ ,  $V_{GS} = 10V$ ,  $I_D = 7A$
- Max  $r_{DS(on)}$  = 30m $\Omega$ ,  $V_{GS}$  = 4.5V,  $I_D$  = 6A
- Low gate charge
- 100% R<sub>G</sub> tested
- RoHS Compliant







### MOSFET Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Symbol            | Parameter                              | Ratings    | Units |
|-------------------|----------------------------------------|------------|-------|
| $V_{DS}$          | Drain to Source Voltage                | 30         | V     |
| $V_{GS}$          | Gate to Source Voltage                 | ±20        | V     |
|                   | Drain Current Continuous (Note 1a)     | 7          | Α     |
| 'D                | Pulsed                                 | 30         | Α     |
| E <sub>AS</sub>   | Single Pulse Avalache Energy (Note 2)  | 32         | mJ    |
| Б                 | Power Dissipation for Single Operation | 1.6        | W     |
| $P_{D}$           | Derate above 25°C                      | 13         | mW/°C |
| $T_J$ , $T_{STG}$ | Operating and Storage Temperature      | -55 to 150 | °C    |

#### **Thermal Characteristics**

| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78 | °C/W |
|-----------------|-----------------------------------------|-----------|----|------|
| $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case    | (Note 1)  | 40 | °C/W |

## **Package Marking and Ordering Information**

| Device Marking | Device  | Package | Reel Size | Tape Width | Quantity   |
|----------------|---------|---------|-----------|------------|------------|
| FDS8984        | FDS8984 | SO-8    | 330mm     | 12mm       | 2500 units |

©2007 Fairchild Semiconductor Corporation FDS8984 Rev. A1

Max

Тур

Min

Units

## Electrical Characteristics T<sub>J</sub> = 25°C unless otherwise noted

Parameter

| Off Characteristics                  |                                              |                                                        |    |    |          |       |  |
|--------------------------------------|----------------------------------------------|--------------------------------------------------------|----|----|----------|-------|--|
| $BV_{DSS}$                           | Drain to Source Breakdown Voltage            | $I_D = 250 \mu A, V_{GS} = 0 V$                        | 30 |    |          | V     |  |
| $\frac{\Delta BV_{DSS}}{\Delta T_J}$ | Breakdown Voltage Temperature<br>Coefficient | I <sub>D</sub> = 250μA, referenced to 25°C             |    | 23 |          | mV/°C |  |
| I <sub>DSS</sub>                     | Zero Gate Voltage Drain Current              | $V_{DS} = 24V$<br>$V_{GS} = 0V$ $T_{J} = 125^{\circ}C$ |    |    | 1<br>250 | μА    |  |
| I <sub>GSS</sub>                     | Gate to Source Leakage Current               | $V_{GS} = \pm 20V, V_{DS} = 0V$                        |    |    | ±100     | nA    |  |

Test Conditions

#### On Characteristics (Note 3)

Symbol

| $V_{GS(th)}$                           | Gate to Source Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                  | 1.2 | 1.7   | 2.5 | V     |
|----------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------|-----|-------|-----|-------|
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25°C                               |     | - 4.3 |     | mV/°C |
|                                        | Drain to Source On Resistance                               | $V_{GS} = 10V, I_D = 7A$                                              |     | 19    | 23  |       |
| r                                      |                                                             | $V_{GS} = 4.5V, I_D = 6A$                                             |     | 24    | 30  | mΩ    |
| r <sub>DS(on)</sub>                    | Brain to Gource Off Nesistance                              | V <sub>GS</sub> = 10V, I <sub>D</sub> = 7A,<br>T <sub>J</sub> = 125°C |     | 26    | 32  | 11152 |

### **Dynamic Characteristics**

| C <sub>iss</sub> | Input Capacitance            | V - 45V V - 0V                             | 475 | 635 | pF |
|------------------|------------------------------|--------------------------------------------|-----|-----|----|
| C <sub>oss</sub> | Output Capacitance           | $V_{DS} = 15V, V_{GS} = 0V,$<br>f = 1.0MHz | 100 | 135 | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance | 1 - 1.0Wii 12                              | 65  | 100 | pF |
| $R_G$            | Gate Resistance              | f = 1MHz                                   | 0.9 | 1.6 | Ω  |

#### **Switching Characteristics (Note 3)**

| t <sub>d(on)</sub>  | Turn-On Delay Time            |                                               |  | 5   | 10 | ns |
|---------------------|-------------------------------|-----------------------------------------------|--|-----|----|----|
| t <sub>r</sub>      | Rise Time                     | V <sub>DD</sub> = 15V, I <sub>D</sub> = 7A    |  | 9   | 18 | ns |
| t <sub>d(off)</sub> | Turn-Off Delay Time           | $V_{GS}$ = 10V, $R_{GS}$ = 33 $\Omega$        |  | 42  | 68 | ns |
| t <sub>f</sub>      | Fall Time                     |                                               |  | 21  | 34 | ns |
| Q <sub>g</sub>      | Total Gate Charge             | $V_{DS} = 15V, V_{GS} = 10V,$<br>$I_{D} = 7A$ |  | 9.2 | 13 | nC |
| $Q_g$               | Total Gate Charge             | V <sub>DS</sub> = 15V, V <sub>GS</sub> = 5V,  |  | 5.0 | 7  | nC |
| Q <sub>gs</sub>     | Gate to Source Gate Charge    | 30 00                                         |  | 1.5 |    | nC |
| $Q_{gd}$            | Gate to Drain "Miller" Charge |                                               |  | 2.0 |    | nC |

#### **Drain-Source Diode Characteristics**

| V               | Source to Drain Diode Voltage | I <sub>SD</sub> = 7A                 | 0.9 | 1.25 | V  |
|-----------------|-------------------------------|--------------------------------------|-----|------|----|
| $v_{SD}$        | Source to Drain Diode Voltage | I <sub>SD</sub> = 2.1A               | 8.0 | 1.0  | V  |
| t <sub>rr</sub> | Diode Reverse Recovery Time   | I <sub>F</sub> = 7A, di/dt = 100A/μs |     | 33   | ns |
| $Q_{rr}$        | Diode Reverse Recovery Charge |                                      |     | 20   | nC |

<sup>13</sup> R<sub>0,IA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>0,IC</sub> is guaranteed by design while R<sub>0,CA</sub> is determined by the user's board design.



a) 78°C/W when mounted on a  $0.5 \text{in}^2$ pad of 2 oz copper



လုပ္*ပ္* b) 125°C/W when mounted on a 0.02 in<sup>2</sup> pad of oz copper



αψψω c) 135°C/W when mounted on a mounted on a minimun pad

Scale 1: 1 on letter size paper

- 2: Starting T  $_J$  = 25°C, L = 1mH, I  $_{AS}$  = 8A, V  $_{DD}$  = 27V, V  $_{GS}$  = 10V. 3: Pulse Test:Pulse Width <300  $\mu$ S, Duty Cycle <2%.

www.fairchildsemi.com



**Typical Characteristics** T<sub>J</sub> = 25°C unless otherwise noted



Figure 2. On-Resistance vs Drain Current and Gate Voltage





Figure 3. On Resistance vs Temperature

Figure 4. On-Resistance vs Gate to Source Votlage





Figure 6. Source to Drain Diode Forward Voltage vs Source Current

TDS8984 Rev. A1 www.fairchildsemi.com





Q<sub>g</sub>, GATE CHARGE(nC)



Figure 8. Capacitance vs Drain to Source Voltage



Figure 9. Unclamped Inductive Switching Capability



Figure 10. Maximum Continuous Drain Current vs
Ambient Temperature



Figure 11. Forward Bias Safe Operating Area



Figure 12. Single Pulse Maximum Power Dissipation

www.fairchildsemi.com



Figure 13. Transient Thermal Response Curve





#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

**ACEx®** HiSeC™ Power-SPM™ TinyBuck™ TinyLogic<sup>®</sup> Across the board. Around the world™ i-Lo™ PowerTrench® ActiveArray™ ImpliedDisconnect™ Programmable Active Droop™ TINYOPTO™  $\mathsf{QFET}^{\mathbb{R}}$ Bottomless™ IntelliMAX™ TinyPower™ Build it Now™ ISOPLANAR™ QS™ TinyWire™ CoolFET™ MICROCOUPLER™ QT Optoelectronics™ TruTranslation™ CorePLUS™ Quiet Series™ µSerDes™ MicroPak™  $\mathsf{UHC}^{\mathbb{B}}$  $CROSSVOLT^{\text{TM}}$ MICROWIRE™ RapidConfigure<sup>™</sup> CTL™ Motion-SPM™ RapidConnect™ UniFET™ ScalarPump™ VCX™ Current Transfer Logic™ MSX<sup>TM</sup> DOME™ SMART START™ Wire™ MSXPro™ E<sup>2</sup>CMOS™ SPM<sup>®</sup>  $OCX^{TM}$  $\mathsf{EcoSPARK}^{\mathbb{R}}$ OCXPro™ STEALTH™  $\mathsf{OPTOLOGIC}^{\circledR}$ EnSigna™ SuperFET™ OPTOPLANAR® SuperSOT™-3 FACT Quiet Series™ FACT<sup>®</sup>  $\mathsf{PACMAN}^{\mathsf{TM}}$ SuperSOT™-6  $\mathsf{FAST}^{\circledR}$ PDP-SPM™ SuperSOT™-8 РОР™ FASTr™ SyncFET™ Power220® FPS™ TCM™ FRFET® Power247® The Power Franchise® GlobalOptoisolator™ PowerEdge™ TM TinyBoost™ PowerSaver™ GTO™

DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

**LIFE SUPPORT POLICY**FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.

2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

# PRODUCT STATUS DEFINITIONS Definition of Terms

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                               |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                   |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only.                                      |

Rev. 127

www.fairchildsemi.com