# Dual Monostable Multivibrators with Schmitt-Trigger Inputs

Each multivibrator of the LS221 features a negative-transitiontriggered input and a positive-transition-triggered input either of which can be used as an inhibit input.

Pulse triggering occurs at a voltage level and is not related to the transition time of the input pulse. Schmitt-trigger input circuitry for B input allows jitter-free triggering for inputs as slow as 1 volt/second, providing the circuit with excellent noise immunity. A high immunity to  $V_{CC}$  noise is also provided by internal latching circuitry.

Once triggered, the outputs are independent of further transitions of the inputs and are a function of the timing components. The output pulses can be terminated by the overriding clear. Input pulse width may be of any duration relative to the output pulse width. Output pulse width may be varied from 35 nanoseconds to a maximum of 70 s by choosing appropriate timing components. With  $R_{ext} = 2.0 \text{ k}\Omega$  and  $C_{ext} = 0$ , a typical output pulse of 30 nanoseconds is achieved. Output rise and fall times are independent of pulse length.

Pulse width stability is achieved through internal compensation and is virtually independent of  $V_{CC}$  and temperature. In most applications, pulse stability will only be limited by the accuracy of external timing components.

Jitter-free operation is maintained over the full temperature and  $V_{CC}$  ranges for greater than six decades of timing capacitance (10 pF to 10  $\mu$ F), and greater than one decade of timing resistance (2.0 to 100 k $\Omega$  for the SN74LS221). Pulse width is defined by the relationship:  $t_w(out) = C_{ext}R_{ext} \ln 2.0 \approx 0.7 C_{ext}R_{ext}$ ; where tw is in ns if  $C_{ext}$  is in pF and  $R_{ext}$  is in k $\Omega$ . If pulse cutoff is not critical, capacitance up to 1000  $\mu$ F and resistance as low as 1.4 k $\Omega$  may be used. The range of jitter-free pulse widths is extended if  $V_{CC}$  is 5.0 V and 25°C temperature.

- SN74LS221 is a Dual Highly Stable One-Shot
- Overriding Clear Terminates Output Pulse
- Pin Out is Identical to SN74LS123

## **GUARANTEED OPERATING RANGES**

| Symbol          | Parameter                              | Min  | Тур | Max  | Unit |
|-----------------|----------------------------------------|------|-----|------|------|
| V <sub>CC</sub> | Supply Voltage                         | 4.75 | 5.0 | 5.25 | V    |
| T <sub>A</sub>  | Operating Ambient<br>Temperature Range | 0    | 25  | 70   | °C   |
| I <sub>OH</sub> | Output Current – High                  |      |     | -0.4 | mA   |
| I <sub>OL</sub> | Output Current – Low                   |      |     | 8.0  | mA   |



### **ON Semiconductor™**

http://onsemi.com

LOW POWER SCHOTTKY

<sup>1</sup> PLASTIC N SUFFIX

CASE 648



D SUFFIX CASE 751B

#### **ORDERING INFORMATION**

| Device       | Package    | Shipping         |  |  |
|--------------|------------|------------------|--|--|
| SN74LS221N   | 16 Pin DIP | 2000 Units/Box   |  |  |
| SN74LS221D   | SOIC-16    | 38 Units/Rail    |  |  |
| SN74LS221DR2 | SOIC-16    | 2500/Tape & Reel |  |  |

© Semiconductor Components Industries, LLC, 2006 July, 2006 – Rev. 8



#### **OPERATIONAL NOTES**

Once in the pulse trigger mode, the output pulse width is determined by  $t_W = R_{ext}C_{ext}In2$ , as long as  $R_{ext}$  and  $C_{ext}$  are within their minimum and maximum valves and the duty cycle is less than 50%. This pulse width is essentially independent of  $V_{CC}$  and temperature variations. Output pulse widths varies typically no more than  $\pm 0.5\%$  from device to device.

If the duty cycle, defined as being  $100 \cdot \frac{t_W}{T}$  where T is the period of the input pulse, rises above 50%, the output pulse width will become shorter. If the duty cycle varies between low and high valves, this causes the output pulse width to vary in length, or jitter. To reduce jitter to a minimum,  $R_{ext}$  should be as large as possible. (Jitter is independent of  $C_{ext}$ ). With  $R_{ext} = 100K$ , jitter is not appreciable until the duty cycle approaches 90%.

Although the LS221 is pin-for-pin compatible with the LS123, it should be remembered that they are not functionally identical. The LS123 is retriggerable so that the output is dependent upon the input transitions once it is high. This is not the case for the LS221. Also note that it is recommended to externally ground the LS123 C<sub>ext</sub> pin. However, this cannot be done on the LS221.

The SN74LS221 is a dual, monolithic, non-retriggerable, high-stability one shot. The output pulse width,  $t_W$  can be varied over 9 decades of timing by proper selection of the external timing components,  $R_{ext}$  and  $C_{ext}$ .

Pulse triggering occurs at a voltage level and is, therefore, independent of the input slew rate. Although all three inputs have this Schmitt-trigger effect, only the B input should be used for very long transition triggers ( $\geq 1.0 \ \mu V/s$ ). High immunity to V<sub>CC</sub> noise (typically 1.5 V) is achieved by internal latching circuitry. However, standard V<sub>CC</sub> bypassing is strongly recommended.

The LS221 has four basic modes of operation.

| Clear Mode: | If the clear input is held low, irregardless of<br>the previous output state and other input<br>states, the Q output is low. |
|-------------|------------------------------------------------------------------------------------------------------------------------------|
| Inhib-      | If either the A input is high or the B input is                                                                              |

it Mode: low, once the Q output goes low, it cannot be retriggered by other inputs.

#### Pulse Trigger

Mode:

A transition of the A or B inputs as indicated in the functional truth table will trigger the Q output to go high for a duration determined by the  $t_W$  equation described above;  $\overline{Q}$  will go low for a corresponding length of time.

> The Clear input may also be used to trigger an output pulse, but special logic preconditioning on the A or B inputs must be done as follows:

Following any output triggering action using the A or B inputs, the A input must be set high OR the B input must be set low to allow Clear to be used as a trigger. Inputs should then be set up per the truth table (without triggering the output) to allow Clear to be used a trigger for the output pulse.

If the Clear pin is routinely being used to trigger the output pulse, the A or B inputs must be toggled as described above before and between each Clear trigger event.

Once triggered, as long as the output remains high, all input transitions (except overriding Clear) are ignored.

Overriding Clear Mode:

If the Q output is high, it may be forced low by bringing the clear input low.

| Symbol          |                                                                                       |     | Limits |                      |      |                                                  |  |
|-----------------|---------------------------------------------------------------------------------------|-----|--------|----------------------|------|--------------------------------------------------|--|
|                 | Parameter                                                                             | Min | Тур    | Max                  | Unit | Test Conditions                                  |  |
| T+              | Positive-Going Threshold<br>Voltage at C Input                                        |     | 1.0    | 2.0                  | V    | V <sub>CC</sub> = MIN                            |  |
| / <sub>T-</sub> | Negative-Going Threshold<br>Voltage at C Input                                        | 0.7 | 0.8    |                      | V    | V <sub>CC</sub> = MIN                            |  |
| / <sub>T+</sub> | Positive-Going Threshold<br>Voltage at B Input                                        |     | 1.0    | 2.0                  | V    | V <sub>CC</sub> = MIN                            |  |
| / <sub>T-</sub> | Negative-Going Threshold<br>Voltage at B Input                                        | 0.8 | 0.9    |                      | V    | V <sub>CC</sub> = MIN                            |  |
| / <sub>ІН</sub> | Input HIGH Voltage                                                                    | 2.0 |        |                      | V    | Guaranteed Input HIGH Voltage for<br>A Input     |  |
| / <sub>IL</sub> | Input LOW Voltage                                                                     |     |        | 0.8                  | V    | Guaranteed Input LOW Voltage for A Input         |  |
| / <sub>IK</sub> | Input Clamp Voltage                                                                   |     |        | -1.5                 | V    | V <sub>CC</sub> = MIN, I <sub>IN</sub> = – 18 mA |  |
| / <sub>ОН</sub> | Output HIGH Voltage                                                                   | 2.7 | 3.4    |                      | V    | V <sub>CC</sub> = MIN, I <sub>OH</sub> = MAX     |  |
| / <sub>OL</sub> | Output LOW Voltage                                                                    |     | 0.35   | 0.5                  | V    | $I_{OL} = 8.0 \text{ mA}$ $V_{CC} = \text{MIN}$  |  |
|                 |                                                                                       |     |        | 20                   | μA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 2.7 V   |  |
| IH              | Input HIGH Current                                                                    |     |        | 0.1                  | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0 V   |  |
| IL              | Input LOW Current<br>Input A<br>Input B<br>Clear                                      |     |        | -0.4<br>-0.8<br>-0.8 | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.4 V   |  |
| os              | Short Circuit Current (Note 1)                                                        | -20 |        | -100                 | mA   | V <sub>CC</sub> = MAX                            |  |
| сс              | Power Supply Current<br>Quiescent<br>Triggered<br>e than one output should be shorted |     | 4.7    | 11                   | mA   | V <sub>CC</sub> = MAX                            |  |
|                 | Triggered                                                                             |     | 19     | 27                   | 0    |                                                  |  |

#### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

#### AC CHARACTERISTICS (V<sub>CC</sub> = 5.0 V, $T_A = 25^{\circ}C$ )

|                     | From    | То                  | Limits |     |     |      |                         |                                                    |
|---------------------|---------|---------------------|--------|-----|-----|------|-------------------------|----------------------------------------------------|
| Symbol              | (Input) | (Output)            | Min    | Тур | Max | Unit | Т                       | est Conditions                                     |
|                     | A       | Q                   |        | 45  | 70  | 20   |                         |                                                    |
| t <sub>PLH</sub>    | В       | Q                   |        | 35  | 55  | ns   |                         |                                                    |
|                     | А       | Q                   |        | 50  | 80  |      |                         |                                                    |
| t <sub>PHL</sub>    | В       | Q                   |        | 40  | 65  | ns   |                         | $C_{ext}$ = 80 pF, $R_{ext}$ = 2.0 $\Omega$        |
| t <sub>PHL</sub>    | Clear   | Q                   |        | 35  | 55  | ns   | C <sub>L</sub> = 15 pF, |                                                    |
| t <sub>PLH</sub>    | Clear   | Q                   |        | 44  | 65  | ns   | See Figure 1            |                                                    |
|                     |         |                     | 70     | 120 | 150 |      |                         | $C_{ext}$ = 80 pF, $R_{ext}$ = 2.0 $\Omega$        |
|                     | A or B  | Q or $\overline{Q}$ | 20     | 47  | 70  | ns   |                         | $C_{ext}$ = 0, $R_{ext}$ = 2.0 k $\Omega$          |
| t <sub>W(out)</sub> | AUD     | Q UT Q              | 600    | 670 | 750 |      |                         | $C_{ext}$ = 100 pF, $R_{ext}$ = 10 k $\Omega$      |
|                     |         |                     | 6.0    | 6.9 | 7.5 | ms   |                         | $C_{ext}$ = 1.0 $\mu$ F, $R_{ext}$ = 10 k $\Omega$ |

## AC SETUP REQUIREMENTS ( $V_{CC} = 5.0 \text{ V}, T_A = 25^{\circ}\text{C}$ )

|                  |                                     |                                       |     | Limits   |      |      |
|------------------|-------------------------------------|---------------------------------------|-----|----------|------|------|
| Symbol           | Parameter                           |                                       | Min | Тур      | Max  | Unit |
|                  | Rate of Rise or Fall of Input Pulse |                                       |     |          |      |      |
| dv/dt            |                                     | Schmitt, B                            | 1.0 | <u></u>  |      | V/s  |
|                  |                                     | Logic Input, A                        | 1.0 |          |      | V/μs |
|                  | Input Pulse Width                   | C C                                   |     |          |      |      |
| t <sub>W</sub>   |                                     | A or B, t <sub>W(in)</sub>            | 40  | <u></u>  |      | ns   |
|                  |                                     | Clear, t <sub>W</sub> (clear)         | 40  | <u> </u> |      |      |
| ts               | Clear-Inactive-State Setup Time     | SA                                    | 15  |          |      | ns   |
| R <sub>ext</sub> | External Timing Resistance          |                                       | 1.4 |          | 100  | kΩ   |
| C <sub>ext</sub> | External Timing Capacitance         |                                       | 0   |          | 1000 | μF   |
|                  | Output Duty Cycle                   | N. O. K                               |     |          |      |      |
|                  |                                     | $RT = 2.0 \ k\Omega$                  |     |          | 50   | %    |
|                  | 6                                   | R <sub>T</sub> = MAX R <sub>ext</sub> |     |          | 90   |      |
|                  | PLEASE PEPE                         | SENA                                  |     |          |      |      |

#### AC WAVEFORMS



Figure 1.

#### PACKAGE DIMENSIONS



ON Semiconductor and images are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use persores that SCILLC was negligent regarding the design or manufacture of the part. SCILC is an Equal Opportunit/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: ON Semiconductor Website: www.onsemi.com

For additional information, please contact your local

Order Literature: http://www.onsemi.com/orderlit

Sales Representative

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850

SN74LS221/D