|                                                                                    |                                                                               |                                                                                                                |        |                   |                         |                         |                            | R              | EVISI  | ONS                                              |                      |                                    |                                          |                             |                                     |                         |                                                     |                                |          |   |
|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------|-------------------|-------------------------|-------------------------|----------------------------|----------------|--------|--------------------------------------------------|----------------------|------------------------------------|------------------------------------------|-----------------------------|-------------------------------------|-------------------------|-----------------------------------------------------|--------------------------------|----------|---|
| LTR                                                                                |                                                                               |                                                                                                                |        |                   | D                       | ESCF                    | RIPTIO                     | N              |        |                                                  |                      |                                    | DA <sup>*</sup>                          | TE (YI                      | R-MO-                               | -DA)                    |                                                     | APPR                           | ROVE     | ) |
| А                                                                                  |                                                                               | Change to table I, parameter $t_{\text{PWC}}$ . Removed program requirements. Editorial changes throughout.    |        |                   |                         |                         | rogran                     | nming          |        |                                                  | 89-09-11             |                                    | Michael A. Frye                          |                             |                                     |                         |                                                     |                                |          |   |
| В                                                                                  | Cha                                                                           | nges ir                                                                                                        | acco   | rdance            | e with                  | NOR                     | 5962-F                     | R006-9         | 91     |                                                  |                      |                                    |                                          | 91-0                        | 9-24                                |                         | Micl                                                | nael A                         | Frye     |   |
| С                                                                                  | Cha                                                                           | nges ir                                                                                                        | acco   | rdance            | e with                  | NOR                     | 5962-F                     | R229-9         | 93     |                                                  |                      |                                    |                                          | 93-0                        | 9-21                                |                         | Micl                                                | nael A                         | . Frye   |   |
| D                                                                                  | Drav<br>prog<br>gap                                                           | Drawing updated to reflect current requirements. Rer programming logic from truth table. Editorial changes gap |        |                   |                         |                         | s. Ren<br>langes           | noved<br>throu | ghout. | -                                                |                      | 01-0                               | 1-05                                     |                             | Raymond Monnin                      |                         |                                                     |                                |          |   |
| E                                                                                  |                                                                               | ar revie                                                                                                       |        |                   |                         |                         |                            |                |        |                                                  | itance               |                                    |                                          | 06-0                        | 6-06                                |                         | Ray                                                 | mond                           | Monni    | n |
|                                                                                    |                                                                               |                                                                                                                |        |                   |                         |                         |                            |                |        |                                                  |                      |                                    |                                          |                             |                                     |                         |                                                     |                                |          |   |
| THE FRONT REV SHEET                                                                | Γ PAGE                                                                        | OF TH                                                                                                          | HIS DF | RAWIN             | IG HA                   | S BEI                   | EN RE                      | PLAC           | ED     |                                                  |                      |                                    |                                          |                             |                                     |                         |                                                     |                                |          |   |
| REV<br>SHEET<br>REV                                                                | ΓPAGE                                                                         | OF TH                                                                                                          | HIS DF | RAWIN             | IG HA                   | S BEE                   | EN RE                      | PLACI          | ED     |                                                  |                      |                                    |                                          |                             |                                     |                         |                                                     |                                |          |   |
| REV<br>SHEET<br>REV<br>SHEET                                                       |                                                                               | OF TH                                                                                                          | HIS DF |                   |                         | S BEE                   |                            |                |        | E                                                | E                    | E                                  | E                                        | E                           | E                                   | E                       | E                                                   | E                              | E        |   |
| REV<br>SHEET                                                                       | JS                                                                            | OF TH                                                                                                          | HIS DF | RAWIN             | /                       | S BEE                   | EN RE                      | PLACI          | ED E 3 | E 4                                              | E 5                  | E 6                                | E 7                                      | E 8                         | E 9                                 | E 10                    | E 11                                                | E 12                           | E 13     |   |
| REV SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STA                               | JS<br>S                                                                       | RD                                                                                                             |        | RE\<br>SHE<br>PRE | /<br>EET<br>PARE<br>Jar | D BY                    | E 1                        | E 2            | E      | <del>                                     </del> | 5                    | 6<br>EFEN                          | 7<br>SE SI                               | 8<br>UPPL                   | 9<br>Y CE                           |                         | 11<br>COL<br>218-39                                 | 12<br>.UMB                     | 13       |   |
| REV SHEET REV SHEET REV STATU OF SHEETS PMIC N/A  STA MICRO DR  THIS DRAW FOR DEPA | JS<br>S<br>ANDAI<br>OCIRO<br>AWIN<br>VING IS A<br>USE BY<br>ARTMEN            | RD<br>CUIT<br>IG<br>VAILAE                                                                                     | BLE    | RE\<br>SHE<br>PRE | / PARE Jar CKED Ch      | ED BY arles ED BY chael | E 1  Jami                  | E 2 2 son      | E 3    | MI<br>DI                                         | 5<br>DI<br>CR<br>GIT | 6<br>EFEN<br>CC                    | SE SI DLUM http                          | 8<br>UPPL<br>IBUS<br>D://ww | 9<br>Y CE<br>OHIO<br>vw.ds          | NTER<br>O 432<br>cc.dla | 11<br>2 COL<br>218-3:<br>a.mil<br>OR<br>8 E         | 12<br>UMB<br>990<br>Y,<br>BIT, | us<br>ON | E |
| REV SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STAMICRE DR THIS DRAW FOR         | JS<br>S<br>ANDAI<br>OCIR(<br>AWIN<br>ING IS A<br>USE BY<br>ARTMEN<br>ENCIES ( | RD<br>CUIT<br>IG<br>VAILAE<br>ALL<br>ITS<br>OF THE                                                             | BLE    | RE\<br>SHE<br>PRE | / EET PARE Jar CKED Ch  | ED BY arles ED BY chael | E 1  . Jami Reusir A. Frye | E 2 2 son      | E 3    | MI<br>DI<br>TII<br>RE                            | CR<br>GIT<br>ME      | 6<br>EFEN<br>CC<br>OC<br>AL,<br>PR | SE SI<br>DLUM<br>http<br>IRC<br>CN<br>OG | BUPPLIBUS, DITUS (III)      | Y CE, OHIO W.ds  , M  S, 2  MM  PRC | NTER<br>O 432<br>cc.dla | 11<br>2 COL<br>218-33<br>a.mil<br>OR<br>8 E<br>_E ( | 12<br>UMB<br>990<br>Y,<br>BIT, | us<br>ON | E |

DSCC FORM 2233 APR 97

5962-E482-06

1 OF 13

# 1. SCOPE

- 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.
  - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | Circuit function           | Access time |
|-------------|----------------|----------------------------|-------------|
| 01          | 7C245          | 2K X 8-bit registered PROM | 45 ns       |
| 02          | 7C245          | 2K X 8-bit registered PROM | 35 ns       |
| 03          | 7C245A         | 2K X 8-bit registered PROM | 35 ns       |
| 04          | 7C245A         | 2K X 8-bit registered PROM | 25 ns       |

1.2.2 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                |
|----------------|------------------------|------------------|------------------------------|
| K              | GDFP2-F24 or CDFP3-F24 | 24               | Flat package                 |
| L              | GDIP3-T24 or CDIP4-T24 | 24               | Dual-in-line package         |
| 3              | CQCC1-N28              | 28               | Square leadless chip carrier |

- 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.
- 1.3 Absolute maximum ratings. 1/

| Supply voltage range ( $V_{CC}$ )                    | -0.5 V dc to +7.0 V dc<br>-0.5 V dc to +7.0 V dc |
|------------------------------------------------------|--------------------------------------------------|
| DC program voltage (V <sub>PP</sub> ):               |                                                  |
| Device types 01 and 02                               | 14.0 V dc                                        |
| Device types 03 and 04                               | 13.0 V dc                                        |
| DC input voltage                                     | -3.0 V dc to +7.0 V dc                           |
| Storage temperature range                            | -65°C to +150°C                                  |
| Power dissipation (P <sub>D</sub> ) 2/               | 1.0 W                                            |
| Lead temperature (soldering, 10 seconds)             | +300°C                                           |
| Junction temperature (T <sub>J</sub> ) 3/            | +150°C                                           |
| Thermal resistance, junction-to-case $(\theta_{JC})$ | See MIL-STD-1835                                 |
| D. I. I. et al.                                      |                                                  |

1.4 Recommended operating conditions.

| Supply voltage range (V <sub>CC</sub> )            | +4.5 V dc to +5.5 V dc |
|----------------------------------------------------|------------------------|
| Case operating temperature range (T <sub>C</sub> ) | -55°C to +125°C        |

- 1/ Unless otherwise specified, all voltages are referenced to ground.
- 2/ Must withstand the added P<sub>D</sub> due to short-circuit test; e.g., I<sub>OS</sub>.
- 3/ Maximum junction temperature may be increased to +175°C during burn-in and steady-state life.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88735 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>E | SHEET 2    |

### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
  - 3.2.1 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.2 Truth table.
- 3.2.2.1 <u>Unprogrammed devices</u>. The truth table for unprogrammed devices for contracts involving no altered item drawing shall be as specified on figure 2. When required in groups A, B, or C inspection (see 4.3), the devices shall be programmed by the manufacturer prior to test in a checkerboard pattern or similar pattern (a minimum of 50 percent of the total number of bits programmed) or to any altered item drawing pattern which includes at least 25 percent of the total number of bits programmed.
  - 3.2.2.2 Programmed devices. The requirements for supplying programmed devices are not part of this drawing.
  - 3.2.3 Case outlines. The case outlines shall be in accordance with 1.2.2 herein.
- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88735 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>E | SHEET 3    |

- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103 (see 6.6 herein). For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.
- 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used.
- 3.6 <u>Processing options</u>. Since the PROM is an unprogrammed memory capable of being programmed by either the manufacturer or the user to result in a wide variety of PROM configurations, two processing options are provided for selection in the contract using an altered item drawing.
- 3.6.1 <u>Unprogrammed PROM delivered to the user</u>. All testing shall be verified through group A testing as defined in 4.3.1. It is recommended that users perform subgroups 7 and 9 after programming to verify the specific program configuration.
- 3.6.2 <u>Manufacturer-programmed PROM delivered to the user</u>. All testing requirements and quality assurance provisions herein, including the requirements of the altered item drawing shall be satisfied by the manufacturer prior to delivery.
- 3.7 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.8 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
  - 3.9 Notification of change. Notification of change to DSCC-VA shall be required for any change that affects this drawing.
- 3.10 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

### 4. VERIFICATION

- 4.1 Sampling and inspection. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test (method 1015 of MIL-STD-883).
  - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or procuring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
  - (2)  $TA = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.
- 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.
  - 4.3.1 Group A inspection.
    - a. Tests shall be as specified in table II herein.
    - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
    - c. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for the initial test and after process or design changes which may affect input or output capacitance. Sample size is 15 devices with no failures, and all input and output terminals tested.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88735 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>E | SHEET 4    |

- d. Unprogrammed devices shall be tested for programmability and ac performance compliance to the requirements of group A, subgroups 9, 10, and 11. Either of two techniques is acceptable:
  - (1) Testing the entire lot using additional built-in test circuitry which allows the manufacturer to verify programmability and ac performance without programming the user array. If this is done, the resulting test patterns shall be verified on all devices during subgroups 9, 10, and 11, group A testing in accordance with the sampling plan specified in MIL-STD-883, method 5005.
  - (2) If such compliance cannot be tested on an unprogrammed device, a sample shall be selected to satisfy programmability requirements prior to performing subgroups 9, 10, and 11. Twelve devices shall be submitted to programming (see 4.4). If more than two devices fail to program, the lot shall be rejected. At the manufacturer's option, the sample may be increased to 24 total devices with no more than four total device failures allowable. Ten devices from the programmability sample shall be submitted to the requirements of group A, subgroups 9, 10, and 11. If more than two devices fail, the lot shall be rejected. At the manufacturer's option, the sample may be increased to 20 total devices with no more than four total device failures allowable.
- e. Subgroups 7 and 8 shall include verification of the truth table.

### 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
  - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4 Programming procedures. The programming procedures shall be as specified by the device manufacturer.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88735 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>E | SHEET 5    |

TABLE I. Electrical performance characteristics.

| Test                               | Symbol           | Conditions $-55^{\circ}\text{C} \leq \text{T}_{\text{C}} \leq +125^{\circ}\text{C}$ $4.5 \text{ V} \leq \text{V}_{\text{CC}} = \leq 5.5 \text{ V}$ $\text{GND} = 0 \text{ V}$ unless otherwise specified | Group A<br>subgroups | Device<br>types | Lir   | mits<br>Max | Unit |
|------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|-------|-------------|------|
|                                    |                  | ,                                                                                                                                                                                                        |                      |                 | IVIII |             |      |
| Input leakage current              | I <sub>LI</sub>  | V <sub>IN</sub> = 5.5 V and GND                                                                                                                                                                          | 1, 2, 3              | All             |       | ±10         | μΑ   |
| Output leakage current 1/          | I <sub>LO</sub>  | V <sub>OUT</sub> = 5.5 V and GND output disabled                                                                                                                                                         | 1, 2, 3              | All             |       | ±40         | μА   |
| Operating supply current (active)  | I <sub>CC</sub>  | $\overline{E}/\overline{E}_S = V_{IL}$ , $\overline{INIT} = V_{IH}$<br>addresses cycling between $0 \text{ V}$ and $3 \text{ V}$ ; $f = \frac{1}{2tPWC}$                                                 | 1, 2, 3              | All             |       | 120         | mA   |
| Input low voltage 2/               | V <sub>IL</sub>  | V <sub>CC</sub> = 4.5 V and 5.5 V                                                                                                                                                                        | 1, 2, 3              | All             |       | 0.8         | V    |
| Input high voltage 2/              | V <sub>IH</sub>  | V <sub>CC</sub> = 4.5 V and 5.5 V                                                                                                                                                                        | 1, 2, 3              | All             | 2.0   |             | V    |
| Output low voltage                 | V <sub>OL</sub>  | $I_{OL} = 16 \text{ mA}, V_{CC} = 4.5 \text{ V}$<br>$V_{IL} = 0.8 \text{ V}, V_{IH} = 2.0 \text{ V}$                                                                                                     | 1, 2, 3              | All             |       | 0.4         | V    |
| Output high voltage                | V <sub>OH</sub>  | $I_{OH} = -4 \text{ mA}, V_{CC} = 4.5 \text{ V}$<br>$V_{IL} = 0.8 \text{ V}, V_{IH} = 2.0 \text{ V}$                                                                                                     | 1, 2, 3              | All             | 2.4   |             | V    |
| Output short circuit  Current 3/4/ | I <sub>os</sub>  | V <sub>O</sub> = GND                                                                                                                                                                                     | 1, 2, 3              | All             | -20   | -125        | mA   |
| Input capacitance 4/               | C <sub>IN</sub>  | $V_{IN} = 0 \text{ V}, V_{CC} = 5.5 \text{ V},$<br>$f = 1.0 \text{ MHz}, T_{C} = +25^{\circ}\text{C},$<br>see 4.3.1c                                                                                     | 4                    | All             |       | 10          | pF   |
| Output capacitance 4/              | C <sub>OUT</sub> | $V_{OUT} = 0 \text{ V}, V_{CC} = 5.5 \text{ V},$<br>$f = 1.0 \text{ MHz}, T_{C} = +25^{\circ}\text{C},$<br>see 4.3.1c                                                                                    | 4                    | All             |       | 10          | pF   |
| Address setup to clock             | t <sub>SA</sub>  | See figures 3 and 4                                                                                                                                                                                      | 9, 10, 11            | 01              | 45    |             | ns   |
| high                               |                  |                                                                                                                                                                                                          |                      | 02, 03          | 35    |             |      |
|                                    |                  |                                                                                                                                                                                                          |                      | 04              | 25    |             |      |
| Address hold from clock high       | t <sub>HA</sub>  |                                                                                                                                                                                                          | 9, 10, 11            | All             | 0     |             | ns   |

See footnotes at end of table.

STANDARD
MICROCIRCUIT DRAWING
DEFENSE SUPPLY CENTER COLUMBUS
COLUMBUS, OHIO 43218-3990

SIZE
A

REVISION LEVEL
E
6

TABLE I. <u>Electrical performance characteristics</u> – Continued.

|                                             |                  | Conditions                                                                                                                                         |                      |                 |     |      |          |
|---------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|-----|------|----------|
| Test                                        | Symbol           | $-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le +125^{\circ}\text{C}$<br>$4.5 \text{ V} \le \text{V}_{\text{CC}} \le 5.5 \text{ V}$<br>GND = 0  V | Group A<br>subgroups | Device<br>types | Lin | nits | Unit     |
|                                             |                  | unless otherwise specified                                                                                                                         |                      |                 | Min | Max  | •        |
| Clock high to valid                         | t <sub>CO</sub>  | See figures 3 and 4                                                                                                                                | 9, 10, 11            | 01              |     | 25   | ns       |
| output                                      |                  |                                                                                                                                                    |                      | 02, 03          |     | 15   |          |
|                                             |                  |                                                                                                                                                    |                      | 04              |     | 12   |          |
| Clock pulse width 4/                        | t <sub>PWC</sub> |                                                                                                                                                    | 9, 10, 11            | 01, 02,         | 20  |      | ns       |
|                                             |                  |                                                                                                                                                    |                      | 03              |     |      |          |
|                                             |                  |                                                                                                                                                    |                      | 04              | 15  |      |          |
| (E <sub>S</sub> ) Setup to clock            | t <sub>SES</sub> |                                                                                                                                                    | 9, 10, 11            | 01, 02,         | 15  |      | ns       |
| high <u>4</u> /                             |                  |                                                                                                                                                    |                      | 03              |     |      |          |
|                                             |                  |                                                                                                                                                    |                      | 04              | 12  |      | ]        |
| (E <sub>S</sub> ) Hold from clock           | t <sub>HES</sub> |                                                                                                                                                    | 9, 10, 11            | All             | 5   |      | ns       |
| Delay from INIT to valid                    | t <sub>DI</sub>  | 1                                                                                                                                                  | 9, 10, 11            | 01              |     | 35   | ns       |
| output <u>4</u> /                           |                  |                                                                                                                                                    |                      | 02, 03,<br>04   |     | 20   |          |
| INIT recovery to clock high 4/              | t <sub>RI</sub>  |                                                                                                                                                    | 9, 10, 11            | 01, 02,<br>03   | 20  |      | ns       |
|                                             |                  |                                                                                                                                                    |                      | 04              | 15  |      |          |
| INIT pulse width 4/                         | t <sub>PWI</sub> | 1                                                                                                                                                  | 9, 10, 11            | 01              | 25  |      | ns       |
| ·                                           |                  |                                                                                                                                                    |                      | 02, 03          | 20  |      |          |
|                                             |                  |                                                                                                                                                    |                      | 04              | 15  |      | <u> </u> |
| Valid output from clock                     | t <sub>COS</sub> | 1                                                                                                                                                  | 9, 10, 11            | 01              |     | 30   | ns       |
| high <u>4</u> /, <u>5</u> /                 |                  |                                                                                                                                                    |                      | 02, 03          |     | 20   |          |
|                                             |                  |                                                                                                                                                    |                      | 04              |     | 15   | <u></u>  |
| Inactive output from                        | t <sub>HZC</sub> | 1                                                                                                                                                  | 9, 10, 11            | 01              |     | 30   | ns       |
| clock high <u>4</u> /, <u>5</u> /, <u>6</u> |                  |                                                                                                                                                    |                      | 02, 03          |     | 20   |          |
|                                             |                  |                                                                                                                                                    |                      | 04              |     | 15   |          |

See footnotes at end of table.

STANDARD
MICROCIRCUIT DRAWING
DEFENSE SUPPLY CENTER COLUMBUS
COLUMBUS, OHIO 43218-3990

SIZE
A

REVISION LEVEL
E
7

### TABLE I. Electrical performance characteristics - Continued.

| Test                                    | Symbol           | Conditions $ -55^{\circ}C \le T_C \le +125^{\circ}C $ $ 4.5 \ V \le V_{CC} \le 5.5 \ V $ $ \text{GND} = 0 \ V $ | Group A<br>subgroups | Device<br>types | Lim | nits | Unit |
|-----------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------|----------------------|-----------------|-----|------|------|
|                                         |                  | unless otherwise specified                                                                                      |                      |                 | Min | Max  |      |
| Valid output from E low                 | t <sub>DOE</sub> | See figures 3 and 4                                                                                             | 9, 10, 11            | 01              |     | 30   | ns   |
| <u>4</u> /, <u>7</u> /                  |                  |                                                                                                                 |                      | 02, 03          |     | 20   |      |
|                                         |                  |                                                                                                                 |                      | 04              |     | 15   |      |
| Inactive output from E                  | t <sub>HZE</sub> |                                                                                                                 | 9, 10, 11            | 01              |     | 30   | ns   |
| high <u>4</u> /, <u>6</u> /, <u>7</u> / |                  |                                                                                                                 |                      | 02, 03          |     | 20   |      |
|                                         |                  |                                                                                                                 |                      | 04              |     | 15   |      |

- 1/ For devices using the synchronous enable, the device must be clocked after applying these voltages to perform this measurement.
- 2/ These are absolute voltages with respect to device ground pin and include all over shoots due to system or tester noise.
- 3/ For test purposes, not more than one output at a time should be shorted. Short circuit test duration should not exceed 30 seconds.
- 4/ This parameter tested initially and after any design or process changes which may affect this parameter, therefore, shall be guaranteed to the limits specified in table I.
- 5/ Applies only when the synchronous ( $\overline{E}_S$ ) function is used.
- 6/ Transition is measured at steady-state high level -500 mV or steady-state low level +500 mV on the output from the 1.5 V level on the input with loads shown on figure 3, circuit B.
- $\underline{7}$ / Applies only when the synchronous ( $\overline{E}$ ) function is used.

TABLE II. Electrical test requirements. 1/, 2/, 3/, 4/

| MIL-STD-883 test requirements                                           | Subgroups<br>(in accordance with MIL-STD-883,<br>method 5005, table I) |
|-------------------------------------------------------------------------|------------------------------------------------------------------------|
| Interim electrical parameters (method 5004)                             |                                                                        |
| Final electrical test parameters (method 5004) for unprogrammed devices | 1*, 2, 3, 7*, 8                                                        |
| Final electrical test parameters (method 5004) for programmed devices   | 1*, 2, 3, 7*, 8, 9                                                     |
| Group A test requirements (method 5005)                                 | 1, 2, 3, 4**, 7, 8, 9, 10, 11                                          |
| Groups C and D end-point electrical parameters (method 5005)            | 2, 3, 7, 8                                                             |

- 1/ \* PDA applies to subgroup 1 and 7.
- 2/ \*\* See 4.3.1c.
- 3/ Any subgroups at the same temperature may be combined when using a multifunction tester.
- 4/ For all electrical tests, the device shall be programmed to the pattern specified.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88735 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>E | SHEET 8    |

| Device types       | 01 - 04         |                 |
|--------------------|-----------------|-----------------|
| Case outlines      | K, L            | 3               |
| Terminal<br>number | Terminal symbol |                 |
| 1                  | A <sub>7</sub>  | NC              |
| 2                  | $A_6$           | A <sub>7</sub>  |
| 3                  | A <sub>5</sub>  | A <sub>6</sub>  |
| 4                  | $A_4$           | A <sub>5</sub>  |
| 5                  | $A_3$           | A <sub>4</sub>  |
| 6                  | $A_2$           | $A_3$           |
| 7                  | $A_1$           | $A_2$           |
| 8                  | $A_0$           | A <sub>1</sub>  |
| 9                  | 00              | A <sub>0</sub>  |
| 10                 | 0 <sub>1</sub>  | NC              |
| 11                 | 02              | 00              |
| 12                 | GND             | 01              |
| 13                 | 03              | 02              |
| 14                 | 04              | GND             |
| 15                 | 05              | NC              |
| 16                 | 06              | 03              |
| 17                 | 07              | 04              |
| 18                 | СР              | 05              |
| 19                 | Ē/Ēs            | 06              |
| 20                 | ĪNIT            | 07              |
| 21                 | A <sub>10</sub> | NC              |
| 22                 | A <sub>9</sub>  | СР              |
| 23                 | A <sub>8</sub>  | Ē/Ēs            |
| 24                 | V <sub>CC</sub> | ĪNIT            |
| 25                 |                 | A <sub>10</sub> |
| 26                 |                 | A <sub>9</sub>  |
| 27                 |                 | A <sub>8</sub>  |
| 28                 |                 | V <sub>CC</sub> |

FIGURE 1. <u>Terminal connections</u>.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88735 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>E | SHEET 9    |

| Pin functions                                                     |   |                 |                 |          |
|-------------------------------------------------------------------|---|-----------------|-----------------|----------|
| Mode $CP = \overline{E}/\overline{E}_S = \overline{INIT}$ Outputs |   |                 |                 |          |
| Read (see notes 2 and 3)                                          | Х | V <sub>IL</sub> | V <sub>IH</sub> | Data out |
| Output disable (see note 4)                                       | Х | V <sub>IH</sub> | V <sub>IH</sub> | High - Z |

# NOTES:

- 1. X = Don't care.
- 2. During read operation, the output latches are loaded on a "0" to "1" transition of CP.
- 3. In the synchronous mode, pin  $\bar{E}_S$  must be low prior to the "0" to "1" transition on CP that loads the register.
- 4. In the synchronous mode, pin  $\bar{E}_S$  must be high prior to the "0" to "1" transition on CP that loads the register.

FIGURE 2. Truth table.

|                                                             | -                |                     |            |
|-------------------------------------------------------------|------------------|---------------------|------------|
| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88735 |
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>E | SHEET 10   |



# NOTES:

- 1. Circuit A is for all switching characteristics except  $t_{\mbox{\scriptsize HZC}}$  and  $t_{\mbox{\scriptsize HZE}}$ .
- 2. Circuit B is for  $t_{HZC}$  and  $t_{HZE}$ .
- 3. Minimum, including jig and scope.

FIGURE 3. Output load circuits.



FIGURE 4. Switching waveforms,

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88735 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>E | SHEET 11   |



### NOTES:

- 1. Ensure that adequate decoupling capacitance is employed across the device  $V_{CC}$  and ground terminals. Multiple capacitors are recommended, including a 0.1  $\mu$ F or larger capacitor and a 0.01  $\mu$ F or smaller capacitor, placed as close to the device terminals as possible. Inadequate decoupling may result in large variations of power supply voltage, creating erroneous function or transient performance failures.
- 2. Do not leave any input disconnected (floating) during any tests.
- 3. Do not attempt to perform threshold tests under ac conditions. Large amplitude fast ground current transients normally occur as the device outputs discharge the load capacitances. These transients flowing through the parasitic inductance between the device ground pin and the test system ground can create significant reductions in observable input noise immunity.
- 4. Output levels are measured at 1.5 V reference levels.
- 5. Transition is measured at steady-state high level –500 mV or steady-state low level +500 mV on output from the 1.5 V level on inputs with load shown on figure 3.
- 6. Tests are performed with rise and fall times of 5 ns or less.
- 7. See above waveform for  $t_{HZC}$  and  $t_{HZE}$ .
- 8. All device test loads should be located within two inches of device outputs.

FIGURE 4. Switching waveforms - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88735      |
|-------------------------------------------------------------|------------------|---------------------|-----------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>E | SHEET <b>12</b> |

- 5. PACKAGING
- 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.
- 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547.
- 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.7 herein) has been submitted to and accepted by DSCC-VA.

| STANDARD                        |  |  |
|---------------------------------|--|--|
| MICROCIRCUIT DRAWING            |  |  |
| DEFENCE CLIDDLY CENTED COLLIMBI |  |  |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-88735 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>E | SHEET 13   |

# STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 06-06-06

Approved sources of supply for SMD 5962-88735 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at http://www.dscc.dla.mil/Programs/Smcr/.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number     | Vendor<br>similar<br>PIN <u>2</u> /               |
|----------------------------------------------------|------------------------------|---------------------------------------------------|
| 5962-8873501KA                                     | <u>3</u> /<br>0C7V7<br>0C7V7 | CY7C245-45KMB<br>QP7C245A-45KMB<br>WS57C45-45HMB  |
| 5962-8873501LA                                     | <u>3</u> /<br>0C7V7<br>0C7V7 | CY7C245-45DMB<br>QP7C245A-45DMB<br>WS57C45-45KMB  |
| 5962-88735013A                                     | <u>3/</u><br>0C7V7<br>0C7V7  | CY7C245-45LMB<br>QP7C245A-45LMB<br>WS57C45-45ZMB  |
| 5962-88735013C                                     | 0C7V7                        | WS57C45-45ZMB                                     |
| 5962-8873502KA                                     | <u>3</u> /<br>0C7V7<br>0C7V7 | CY7C245-35KMB<br>QP7C245A-35KMB<br>WS57C45-35HMB  |
| 5962-8873502LA                                     | <u>3/</u><br>0C7V7<br>0C7V7  | CY7C245-35DMB<br>QP7C245A-35DMB<br>WS57C45-35KMB  |
| 5962-88735023A                                     | 3/<br>0C7V7<br>0C7V7         | CY7C245-35LMB<br>QP7C245A-35LMB<br>WS57C45-35ZMB  |
| 5962-88735023C                                     | 0C7V7                        | WS57C45-35ZMB                                     |
| 5962-8873503KA                                     | <u>3</u> /<br>0C7V7<br>0C7V7 | CY7C245A-35KMB<br>QP7C245A-35KMB<br>WS57C45-35HMB |
| 5962-8873503LA                                     | <u>3</u> /<br>0C7V7<br>0C7V7 | CY7C245A-35DMB<br>QP7C245A-35DMB<br>WS57C45-35KMB |
| 5962-88735033A                                     | <u>3</u> /<br>0C7V7<br>0C7V7 | CY7C245A-35LMB<br>QP7C245A-35LMB<br>WS57C45-35ZMB |
| 5962-88735033C                                     | 0C7V7                        | WS57C45-35ZMB                                     |

See notes at end of table.

### STANDARD MICROCIRCUIT DRAWING BULLETIN - Continued.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number     | Vendor<br>similar<br>PIN <u>2</u> /               |
|----------------------------------------------------|------------------------------|---------------------------------------------------|
| 5962-8873504KA                                     | <u>3/</u><br>0C7V7<br>0C7V7  | CY7C245A-25KMB<br>QP7C245A-25KMB<br>WS57C45-25HMB |
| 5962-8873504LA                                     | 65786<br>0C7V7<br>0C7V7      | CY7C245A-25DMB<br>QP7C245A-25DMB<br>WS57C45-25KMB |
| 5962-88735043A                                     | <u>3</u> /<br>0C7V7<br>0C7V7 | CY7C245A-25LMB<br>QP7C245A-25LMB<br>WS57C45-25ZMB |
| 5962-88735043C                                     | 0C7V7                        | WS57C45-25ZMB                                     |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- 2/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ No longer available from an approved source of supply.

Vendor CAGEVendor namenumberand address

0C7V7 QP Semiconductor

2945 Oakmead Village Court Santa Clara, CA 95051

65786 Cypress Semiconductor Inc.

3901 North First Street San Jose, CA 94134-1506

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.