|     | REVISIONS                                                                                                                                                                                                                                                       |                  |                |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------|
| LTR | DESCRIPTION                                                                                                                                                                                                                                                     | DATE (YR MO DAY) | APPROVED       |
| Α   | Add one vendor, CAGE 65786. Add device types 03 and 04. Add margin test, programming procedure, waveform, and flowchart for method B. Add case outline letter K.                                                                                                | 88-10-25         | M. A. Frye     |
| В   | Add "Changes in accordance with NOR 5962-R103-92."                                                                                                                                                                                                              | 91-12-24         | M. A. Frye     |
| С   | Redraw with changes. Add device type 05 for vendor CAGE 65786. Changes to margin test methods A and B. Add vendor CAGE 66759 as a source of supply for device types 01JX, 01LX, and 013X with vendor similar part number changes. Editorial changes throughout. | 93-03-23         | M. A. Frye     |
| D   | Made correction to paragraph 1.2.2 for case outline 3, under package style change rectangular to square. Updated drawing to the latest format. Redrew entire documentsld                                                                                        | 02-10-30         | Raymond Monnin |
| Е   | Made correction to paragraph 1.2.1 and added additional vendor similar PIN numbers for device types 03 and 05 on the Standard Microcircuit Drawing Bulletinsld                                                                                                  | 02-12-16         | Raymond Monnin |

# THE ORIGINAL FIRST PAGE OF THIS DRAWING HAS BEEN REPLACED

| REV                                                           |                                   |  |    |    |    |                                                                                       |    |   |     |      |      |    |    |  |  |  |
|---------------------------------------------------------------|-----------------------------------|--|----|----|----|---------------------------------------------------------------------------------------|----|---|-----|------|------|----|----|--|--|--|
| SHEET                                                         |                                   |  |    |    |    |                                                                                       |    |   |     |      |      |    |    |  |  |  |
| REV                                                           |                                   |  |    |    |    |                                                                                       |    |   |     |      |      |    |    |  |  |  |
| SHEET                                                         |                                   |  |    |    |    |                                                                                       |    |   |     |      |      |    |    |  |  |  |
| REV STATUS                                                    | REV                               |  | Е  | Е  | Е  | Е                                                                                     | Е  | Е | Е   | П    | Е    | Е  | Е  |  |  |  |
| OF SHEETS                                                     | SHEET                             |  | 1  | 2  | 3  | 4                                                                                     | 5  | 6 | 7   | 8    | 9    | 10 | 11 |  |  |  |
| PMIC N/A                                                      | PREPARE<br>Rick Offic             |  | •  |    |    | DEFENSE SUPPLY CENTER COLUMBUS                                                        |    |   |     | 8    |      |    |    |  |  |  |
| STANDARD MICROCIRCUIT<br>DRAWING                              | CHECKEI<br>Charles F              |  | ng |    |    | COLUMBUS, OHIO 43216<br>http://www.dscc.dla.mil                                       |    |   |     |      |      |    |    |  |  |  |
| THIS DRAWING IS<br>AVAILABLE<br>FOR USE BY AII<br>DEPARTMENTS | APPROVE<br>Michael.               |  |    |    |    | MICROCIRCUIT, MEMORY, DIGITAL, CMOS,<br>2K x 8 UV ERASABLE PROM,MONOLITHIC<br>SILICON |    |   |     | -    |      |    |    |  |  |  |
| AND AGENCIES OF THE DEPARTMENT OF DEFENSE                     | DRAWING APPROVAL DATE<br>88-01-04 |  |    | E  |    |                                                                                       |    |   |     |      |      |    |    |  |  |  |
| AMSC N/A                                                      | REVISION LEVEL<br>E               |  | SI | ZE | CA | GE CC                                                                                 | DE |   | 59  | 62-8 | 7650 | 0  |    |  |  |  |
|                                                               |                                   |  | _  |    |    | ,                                                                                     | A  | 6 | 726 | 8    |      |    |    |  |  |  |
|                                                               |                                   |  |    |    |    | SHE                                                                                   | ET |   | 1   | OF   | 11   |    |    |  |  |  |

DSCC FORM 2233

APR 97

<u>DISTRIBUTION STATEMENT A</u>. Approved for public release; distribution is unlimited.

5962-E122-03

# 1. SCOPE

- 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.
  - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number                     | Circuit function | Access time |
|-------------|------------------------------------|------------------|-------------|
| 01          | WS57C191-50. CY7C291-50            | 2K x 8 UV EPROM  | 50 ns       |
| 02          | WS57C191-55                        | 2K x 8 UV EPROM  | 55 ns       |
| 03          | 7C291-35, CY7C291-35, WS57C291C-35 | 2K x 8 UV EPROM  | 35 ns       |
| 04          | WS57C191B-45                       | 2K x 8 UV EPROM  | 45 ns       |
| 05          | 7C291A-25, WS57C291C-25            | 2K x 8 UV EPROM  | 25 ns       |

1.2.2 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style 1/             |
|----------------|------------------------|------------------|------------------------------|
| J              | GDIP1-T24 or CDIP2-T24 | 24               | Dual-in-line                 |
| K              | GDFP2-F24 or CDFP3-F24 | 24               | Flat package                 |
| L              | GDIP3-T24 or CDIP4-T24 | 24               | Dual-in-line                 |
| 3              | CQCC1-N28              | 28               | Square leadless chip carrier |

- 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.
- 1.3 Absolute maximum ratings.

| Supply voltage range (V <sub>CC</sub> )                | +4.5 V dc to +5.5 V dc  |
|--------------------------------------------------------|-------------------------|
| Storage temperature range                              | -65°C to +150°C         |
| Voltages on any pin with respect to ground             | -0.6 V dc to +7.0 V dc  |
| V <sub>PP</sub> with respect to ground                 | -0.6 V dc to +14.0 V dc |
| Power dissipation (PD)                                 | 550 mW <u>2</u> /       |
| Lead temperature (soldering, 10 seconds)               | +300°C                  |
| Thermal resistance, junction-to-case ( $\theta_{JC}$ ) |                         |
| Endurance                                              | 50 cycles/byte, minimum |
| Data retention                                         | 10 years, minimum       |
|                                                        |                         |

1.4 Recommended operating conditions.

Case operating temperature range ( $T_{C}$ ) ......-55°C to +125°C

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                            | 5962-87650 |
|-------------------------------------------------------------|------------------|----------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br><b>E</b> | SHEET 2    |

<sup>1/</sup> Lid shall be transparent to permit ultraviolet light erasure.

<sup>2/</sup> Must withstand the added P<sub>D</sub> due to short circuit test (e.g., I<sub>OS</sub>).

# 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation.

## **SPECIFICATION**

## DEPARTMENT OF DEFENSE

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

## **STANDARDS**

## DEPARTMENT OF DEFENSE

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

## **HANDBOOKS**

## DEPARTMENT OF DEFENSE

MIL-HDBK-103 - List of Standard Microcircuit Drawings

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

## 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
  - 3.2.1 <u>Case outline(s)</u>. The case outline(s) shall be in accordance with 1.2.2 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Truth table(s). See 3.2.3.1 and 3.2.3.2.
  - 3.2.3.1 <u>Unprogrammed or erased devices</u>. The truth table for unprogrammed devices shall be as specified on figure 2.
  - 3.2.3.2 Programmed devices. The requirements for supplying programmed devices are not part of this drawing.
  - 3.2.4 <u>Block diagram</u>. The block diagram shall be as specified on figure 3.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-87650 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>E | SHEET 3    |

- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.
- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103 (see 6.6 herein). For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.
- 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used.
- 3.6 <u>Processing EPROMS</u>. All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery.
- 3.6.1 <u>Erasure of EPROMS</u>. When specified, devices shall be erased in accordance with the procedures and characteristics specified in 4.4.
- 3.6.2 <u>Programmability of EPROMS</u>. When specified, devices shall be programmed to the specified pattern using the procedures and characteristics specified in 4.5.
- 3.6.3 <u>Verification of erasure or programmability of EPROMS</u>. When specified, devices shall be verified as either programmed to the specified pattern or erased. As a minimum, verification shall consist of performing a functional test (subgroups 7 and 8) to verify that all bits are in proper state. Any bit that does not verify to be in the proper state shall constitute a device failure and shall be removed from the lot.
- 3.7 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.8 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.9 <u>Notification of change</u>. Notification of change to DSCC-VA shall be required in accordance with MIL-PRF-38535, appendix A.
- 3.10 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.11 <u>Data retention</u>. A data retention stress test shall be completed as part of the vendor's reliability monitors. This test shall be done for initial characterization and after any design or process change which may affect data retention. The methods and procedures may be vendor specific, but shall guarantee the number of years listed in section 1.3 herein over the full military temperature range. The vendor's procedure shall be kept under document control and shall be made available upon request of the acquiring or preparing activity, along with test data.
- 3.12 <u>Endurance</u>. A reprogrammability test shall be completed as part of the vendor's reliability monitors. This test shall be done for initial characterization and after any design or process change which may affect the reprogrammability of the device. The methods and procedures may be vendor specific, but shall guarantee the number of program/erase endurance cycles listed in section 1.3 herein over the full military temperature range. The vendor's procedure shall be kept under document control and shall be made available upon request of the acquiring or preparing activity, along with test data.

# STANDARD MICROCIRCUIT DRAWING

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000

| SIZE<br><b>A</b> |                            | 5962-87650 |
|------------------|----------------------------|------------|
|                  | REVISION LEVEL<br><b>E</b> | SHEET 4    |

| TABLE I. Electrical performance characteristics.               |                         |                                                                                                                                                                                                                                                                |                      |                 |                    |                                    |      |
|----------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|--------------------|------------------------------------|------|
| Test                                                           | Symbol                  | Conditions $\underline{1}/$ -55°C $\leq$ T <sub>C</sub> $\leq$ +125°C 4.5 V dc $\leq$ V <sub>CC</sub> $\leq$ 5.5 V dc unless otherwise specified                                                                                                               | Group A<br>subgroups | Device<br>types | L<br>Min           | imits<br>Max                       | Unit |
| Input low voltage                                              | V <sub>IL</sub>         | V <sub>CC</sub> = 4.5 V and 5.5 V                                                                                                                                                                                                                              | 1,2,3                | All             | -0.5<br><u>2</u> / | 0.8                                | V    |
| Input high voltage                                             | V <sub>IH</sub>         | V <sub>CC</sub> = 4.5 V and 5.5 V                                                                                                                                                                                                                              | 1,2,3                | All             | 2.0                | V <sub>CC</sub> +0.5<br><u>2</u> / | V    |
| Output low voltage 3/                                          | V <sub>OL</sub>         | I <sub>OL</sub> = 16 mA, V <sub>CC</sub> = 4.5 V,<br>V <sub>IL</sub> = 0.8 V, V <sub>IH</sub> = 2.0 V                                                                                                                                                          | 1,2,3                | All             |                    | 0.45                               | V    |
| Output high voltage 3/                                         | V <sub>OH</sub>         | $I_{OH} = -4 \text{ mA}, V_{CC} = 4.5 \text{ V}, \\ V_{IL} = 0.8 \text{ V}, V_{IH} = 2.0 \text{ V}$                                                                                                                                                            | 1,2,3                | All             | 2.4                |                                    | V    |
| Output short circuit 2/current                                 | I <sub>OS</sub>         | V <sub>CC</sub> = 4.5 V and 5.5 V,<br>V <sub>OUT</sub> = GND                                                                                                                                                                                                   | 1,2,3                | All             |                    | 200                                | mA   |
| Input load current 4/                                          | ILI                     | V <sub>IN</sub> = 5.5 V and GND                                                                                                                                                                                                                                | 1,2,3                | All             |                    | ±10                                | μА   |
| Output leakage                                                 | I <sub>LO</sub>         | V <sub>OUT</sub> = 5.5 V and GND                                                                                                                                                                                                                               | 1,2,3                | All             |                    | ±10                                | μА   |
| Operating current, TTL inputs <u>5</u> / <u>6</u> / <u>7</u> / | I <sub>CC</sub><br>TTL  | $\overline{\text{CSI}} = \text{V}_{\text{IL}},  \text{V}_{\text{CC}} = 5.5  \text{V},$ $\text{O}_0 \text{ to O}_7 = 0  \text{mA},  \text{CS2} = \text{CS3} =$ $\text{V}_{\text{IH}},  \text{addresses cycling between}$ $0  \text{V}  \text{and}  3  \text{V}$ | 1,2,3                | All             |                    | 120                                | mA   |
| Operating current , CMOS inputs 2/ 7/ 8/                       | I <sub>CC</sub><br>CMOS | $\overline{\text{CS1}} = \text{V}_{\text{IL}},  \text{V}_{\text{CC}} = 5.5  \text{V},$ $O_0 \text{ to } O_7 = 0  \text{mA},  \text{CS2} = \text{CS3} =$ $V_{\text{IH}}$                                                                                        | 1,2,3                | All             |                    | 120                                | mA   |
| Input capacitance                                              | C <sub>IN</sub>         | V <sub>IN</sub> = 0, see 4.3.1c                                                                                                                                                                                                                                | 4                    | All             |                    | 10                                 | pF   |
| Output capacitance                                             | C <sub>OUT</sub>        | V <sub>OUT</sub> = 0, see 4.3.1c                                                                                                                                                                                                                               | 4                    | All             |                    | 12                                 | pF   |
| Address to output delay                                        | t <sub>ACC</sub>        | $\overline{\text{CS1}} = \text{V}_{\text{IL}}, \text{CS2} = \text{CS3} = \text{V}_{\text{IH}},$                                                                                                                                                                | 9,10,11              | 01              |                    | 50                                 | ns   |
|                                                                |                         | See figures 4 and 5                                                                                                                                                                                                                                            |                      | 02              |                    | 55                                 |      |
|                                                                |                         |                                                                                                                                                                                                                                                                |                      | 03              |                    | 35                                 |      |
|                                                                |                         |                                                                                                                                                                                                                                                                |                      | 04              |                    | 45                                 |      |
|                                                                | <u> </u>                |                                                                                                                                                                                                                                                                |                      | 05              |                    | 25                                 |      |
| All chip selects to output delay                               | t <sub>CS</sub>         | Either CSI, CS2 or CS3 9/<br>See figures 4 and 5                                                                                                                                                                                                               | 9,10,11              | 01,03,<br>04    |                    | 25                                 | ns   |
|                                                                |                         |                                                                                                                                                                                                                                                                |                      | 02              |                    | 30                                 |      |
|                                                                |                         |                                                                                                                                                                                                                                                                |                      | 05              |                    | 20                                 |      |
| All chip selects high to output float 2/                       | t <sub>DF</sub>         | Either CSI, CS2 or CS3 9/<br>See figures 4 and 5                                                                                                                                                                                                               | 9,10,11              | 01,02,<br>03,04 |                    | 25                                 | ns   |
|                                                                | <u> </u>                |                                                                                                                                                                                                                                                                |                      | 05              |                    | 20                                 |      |
| Address to output hold $\underline{2}/$                        | t <sub>OH</sub>         | CS1 = V <sub>IL</sub> , CS2 = CS3 = V <sub>IH</sub> ,<br>See figures 4 and 5                                                                                                                                                                                   | 9,10,11              | All             | 0                  |                                    | ns   |

See footnotes at top of next page.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                            | 5962-87650 |
|-------------------------------------------------------------|------------------|----------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br><b>E</b> | SHEET 5    |

# TABLE I. <u>Electrical performance characteristics</u> -Continued.

- 1/ All electrical performance characteristics are 100 percent tested unless otherwise specified.
- $\underline{2}$ / May not be tested, but shall be guaranteed to the limits specified in table I.
- 3/ These are absolute voltages with respect to device ground pin and include all over shoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.
- 4/ Output shall be loaded in accordance with figure 4.
- $\underline{5}/\quad TTL \ inputs: \ V_{IL} \leq 0.8 \ V, \ V_{IH} \geq 2.0 \ V.$
- 6/ The frequency equals 1/t<sub>ACC</sub> (maximum).
- $\overline{Z}$ / The addresses, (A<sub>0</sub> A<sub>10</sub> pins), are toggling between V<sub>IL</sub> and V<sub>IH</sub>.
- 8/ CMOS inputs:  $V_{IL} = GND \pm 0.3 \text{ V}$ ,  $V_{IH} = V_{CC} \pm 0.3 \text{ V}$ .
- 9/ Worst case of output control signal lines CS1, CS2, or CS3.

| STANDARD             |  |  |  |
|----------------------|--|--|--|
| MICROCIRCUIT DRAWING |  |  |  |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000

| SIZE<br><b>A</b> |                         | 5962-87650 |
|------------------|-------------------------|------------|
|                  | REVISION LEVEL <b>E</b> | SHEET 6    |

| Device types    | All                  |                      |  |
|-----------------|----------------------|----------------------|--|
| Case outlines   | J, K, L 3            |                      |  |
| Terminal number | Terminal symbol      |                      |  |
| 1               | A <sub>7</sub>       | NC                   |  |
| 2               | A <sub>6</sub>       | A <sub>7</sub>       |  |
| 3               | $A_5$                | $A_6$                |  |
| 4               | $A_4$                | $A_5$                |  |
| 5               | $A_3$                | $A_4$                |  |
| 6               | $A_2$                | $A_3$                |  |
| 7               | $A_1$                | $A_2$                |  |
| 8               | $A_0$                | $A_1$                |  |
| 9               | $O_0$                | $A_0$                |  |
| 10              | O <sub>1</sub>       | NC                   |  |
| 11              | O <sub>2</sub>       | $O_0$                |  |
| 12              | GND                  | O <sub>1</sub>       |  |
| 13              | O <sub>3</sub>       | O <sub>2</sub>       |  |
| 14              | $O_4$                | GND                  |  |
| 15              | O <sub>5</sub>       | NC                   |  |
| 16              | $O_6$                | $O_3$                |  |
| 17              | O <sub>7</sub>       | O <sub>4</sub>       |  |
| 18              | CS3                  | O <sub>5</sub>       |  |
| 19              | CS2                  | O <sub>6</sub>       |  |
| 20              | CS1 /V <sub>PP</sub> | O <sub>7</sub>       |  |
| 21              | A <sub>10</sub>      | NC                   |  |
| 22              | A <sub>9</sub>       | CS3                  |  |
| 23              | A <sub>8</sub>       | CS2                  |  |
| 24              | V <sub>CC</sub>      | CSI /V <sub>PP</sub> |  |
| 25              |                      | A10                  |  |
| 26              |                      | A9                   |  |
| 27              |                      | A8                   |  |
| 28              |                      | Vcc                  |  |

FIGURE 1. <u>Terminal connections.</u>

# STANDARD MICROCIRCUIT DRAWING

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000

| SIZE<br><b>A</b> |                            | 5962-87650 |
|------------------|----------------------------|------------|
|                  | REVISION LEVEL<br><b>E</b> | SHEET 7    |

| Mode     | CS1 /V <sub>PP</sub> | CS2      | CS3             | I/O pins |
|----------|----------------------|----------|-----------------|----------|
| Program  | $V_{PP}$             | Χ        | Х               | Data in  |
| Read     | V <sub>IL</sub>      | $V_{IH}$ | V <sub>IH</sub> | Data out |
| Deselect | V <sub>IH</sub>      | Х        | X               | High-Z   |
| Deselect | Х                    | $V_{IL}$ | Х               | High-Z   |
| Deselect | Х                    | X        | $V_{IL}$        | High-Z   |

NOTE: X means the input is a "don't care".

FIGURE 2. <u>Truth table for unprogrammed devices.</u>



FIGURE 3. Block diagram.

| STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> |                            | 5962-87650 |
|----------------------------------------------------------------------------------------|------------------|----------------------------|------------|
|                                                                                        |                  | REVISION LEVEL<br><b>E</b> | SHEET 8    |

# High impedance test systems only



\*  $t_{DF}$  is tested with  $C_L = 5$  pF.

FIGURE 4. Output load (suggested).



FIGURE 5. AC read timing diagram.

# STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 SIZE A REVISION LEVEL E SHEET 9

# 4. QUALITY ASSURANCE PROVISIONS

- 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
  - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.
  - c. A data retention stress test shall be included as part of the screening procedure. Margin test methods shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request.
- 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.

## 4.3.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
- c. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for the initial test and after process or design changes which may affect input capacitance. A minimum sample of five (5) devices with zero failures shall be required.
- d. All devices selected for testing shall be programmed with a checkerboard pattern or equivalent. After completion of all testing, the devices shall be erased and verified (except devices submitted for groups C and D testing).

## 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
  - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4 <u>Erasing procedure</u>. The device is erased by exposure to high intensity shortwave ultraviolet light at a wavelength of 253.7 nm. The recommended integrated dose (i.e., UV intensity X exposure time) is 15 W-s/cm<sup>2</sup>. An example of an ultraviolet source which can erase the device in 30 minutes is the model S52 shortwave ultraviolet lamp. The lamp should be used without short wave filters and the EPROM should be placed about one inch from the lamp tubes. After erasure, all bits are in the high state.
- 4.5 <u>Programming procedures</u>. The programming procedures shall be as specified by the device manufacturer and shall be made available upon request.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-87650 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>E | SHEET 10   |

TABLE II. Electrical test requirements. 1/2/3/4/5/

| MIL-STD-883 test requirements                                | Subgroups<br>(in accordance with<br>MIL-STD-883, method 5005, |
|--------------------------------------------------------------|---------------------------------------------------------------|
|                                                              | table I)                                                      |
| Interim electrical parameters (method 5004)                  |                                                               |
| Final electrical test parameters (method 5004)               | 1*, 2, 3, 7*, 8A, 8B, 9                                       |
| Group A test requirements (method 5005)                      | 1, 2, 3, 4**, 7, 8A, 8B, 9, 10, 11                            |
| Groups C and D end-point electrical parameters (method 5005) | 2, 3, 7, 8A, 8B                                               |

- 1/ \* PDA applies to subgroup 1 and 7.
- 2/ \*\* See 4.3.1c.
- 3/ Any or all subgroup may be combined when using a high speed tester.
- 4/ Subgroup 7 and 8 shall consist of verifying the pattern specified.
- 5/ For all electrical tests, the device shall be programmed to the pattern specified.

# 5. PACKAGING

5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.

## 6. NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0547.
- 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.7 herein) has been submitted to and accepted by DSCC-VA.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                         | 5962-87650 |
|-------------------------------------------------------------|------------------|-------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL <b>E</b> | SHEET 11   |

# STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 02-12-16

Approved sources of supply for SMD 5962-87650 are listed below for immediate acquisition only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535.

| Standard             | Vendor | Vendor                          |
|----------------------|--------|---------------------------------|
| microcircuit drawing | CAGE   | similar                         |
| PIN <u>1</u> /       | number | PIN <u>2</u> /                  |
| 5962-8765001JA       | 0C7V7  | WS57C191C-50CMB                 |
| 5962-8765001KA       | 0C7V7  | WS57C291C-50FMB                 |
| 5962-8765001LA       | 3/     | CY7C291-50WMB                   |
| 5962-8765001LA       | 0C7V7  | WS57C291C-50TMB                 |
| 5962-87650013A       | 0C7V7  | WS57C291C-50CMB                 |
| 5962-87650013C       | 0C7V7  | WS57C291C-50CMB                 |
| 5962-8765002JA       | 0C7V7  | WS57C191C-55CMB                 |
| 5962-8765002KA       | 0C7V7  | WS57C291C-55FMB                 |
| 5962-8765002LA       | 0C7V7  | WS57C291C-55TMB                 |
| 5962-87650023A       | 0C7V7  | WS57C291C-55CMB                 |
| 5962-87650023C       | 0C7V7  | WS57C291C-55CMB                 |
| 5962-8765003KA       | 0C7V7  | WS57C291C-35FMB or 7C291-35/KA  |
| 5962-8765003LA       | 0C7V7  | WS57C291C-35TMB                 |
| 5962-8765003LA       | 65786  | CY7C291-35WMB                   |
| 5962-87650033A       | 0C7V7  | WS57C291C-35CMB or 7C291-35/3A  |
| 5962-87650033C       | 0C7V7  | WS57C291C-35CMB                 |
| 5962-8765004JA       | 0C7V7  | WS57C191C-45CMB                 |
| 5962-8765004KA       | 0C7V7  | WS57C291C-45FMB                 |
| 5962-8765004LA       | 0C7V7  | WS57C291C-45TMB                 |
| 5962-87650043A       | 0C7V7  | WS57C291C-45CMB                 |
| 5962-87650043C       | 0C7V7  | WS57C291C-45CMB                 |
| 5962-8765005KA       | 0C7V7  | WS57C291C-25FMB or 7C291A-25/KA |
| 5962-8765005LA       | 0C7V7  | WS57C291C-25TMB                 |
| 5962-87650053A       | 0C7V7  | WS57C291C-25CMB or 7C291A-25/3A |
| 5962-87650053C       | 0C7V7  | WS57C291C-25CMB                 |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- 2/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source.

# STANDARD MICROCIRCUIT DRAWING BULLETIN - CONTINUED.

DATE: 02-12-16

Vendor CAGEVendor namenumberand address

0C7V7 Qualified Parts Laboratory, Incorporated

3605 Kifer Road Santa Clara, CA 95051

65786 Cypress Semiconductor Corporation

3901 North First Street San Jose, CA 95134

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.