TOSHIBA CCD Linear Image Sensor CCD (Charge Coupled Device) # **TCD1710DG** The TCD1710DG is a high sensitive and low dark current 7500 elements x 2 lines CCD image sensor. The sensor is designed for facsimile, image scanner and OCR. The device contains a row of 7500 elements photodiodes which provide a 24 lines/mm (600DPI) across a A3 size paper. The device is operated by 5 V (pulse), and 5 V power supply. ### **Features** - Number of Image Sensing Elements: 7500 elements x 2 lines - Image sensing element size: 4.7 $\mu m$ by 4.7 $\mu m$ on 4.7 $\mu m$ centers - Distance Between Photodiode Array: 47 μm, 10 lines - Clock: 2 phase (5 V) - Power Supply: 5V Power Supply Voltage - Package: 22 pin Cerdip ## Maximum Ratings (Note 1) | Characteristics | Symbol | Rating | Unit | |-----------------------|------------------|-----------|----------| | Clock pulse voltage | $V_{\phi}$ | | <b>V</b> | | Shift pulse voltage | VsH | -0.3 to 7 | | | Reset pulse voltage | V <sub>RS</sub> | -0.5 to 7 | | | Clamp pulse voltage | V <sub>CP</sub> | | | | Power supply voltage | V <sub>OD</sub> | -0.3 to 7 | | | Operating temperature | T <sub>opr</sub> | 0 to 60 | °C | | Storage temperature | T <sub>stg</sub> | –25 to 85 | °C | Note 1: All voltage are with respect to SS terminals (ground). Weight: 4.4 g (typ.) ### Pin Connection (top view) 1 2004-03-18 # **Circuit Diagram** ### **Pin Names** | φ1Α | Clock (Phase 1) | |-----|-----------------------------| | ф2А | Clock (Phase 2) | | ф2В | Final stage clock (Phase 2) | | SH | Shift gate | | RS | Reset gate | | СР | Clamp gate | | os | Signal output | | OD | Power | | SS | Ground | | NC | Non connection | ### **Optical/Electrical Characteristics** $(\ddot{T}a=25^{\circ}C,\,V_{OD}=5\,V,\,V_{\phi}=V_{SH}=V_{RS}=V_{CP}=5\,V\,(Pulse),\,f_{\phi}=1\,MHz,\,t_{INT}\,(Integration\,Time)=10\,ms,\,Light\,Source=Daylight\,Fluorescent\,Lamp,\,LOAD\,Resistance=100\,k\Omega)$ | Characteristics | Symbol | Min | Тур. | Max | Unit | Note | |-------------------------------|------------------|------|------|-----|--------|-----------| | Sensitivity | R | 12 | 15 | 18 | V/lx·s | | | DI 1 " " " | PRNU | _ | 4 | 10 | % | (Note 2) | | Photo response non uniformity | PRNU (3) | _ | 6 | 12 | mV | (Note 8) | | Saturation output voltage | V <sub>SAT</sub> | 1.0 | 1.3 | _ | V | (Note 3) | | Saturation exposure | SE | 0.05 | 0.08 | _ | lx⋅s | (Note 4) | | Dark signal voltage | $V_{DRK}$ | _ | 1.0 | 3 | mV | (Note 5) | | Dark signal non uniformity | DSNU | _ | 4.0 | 10 | mV | (Note 5) | | DC power dissipation | PD | _ | 100 | 150 | mW | | | Total transfer efficiency | TTE | 92 | 98 | _ | % | | | Output impedance | Z <sub>o</sub> | _ | 0.2 | 0.5 | kΩ | | | Dynamic range | DR | _ | 1300 | _ | _ | (Note 6) | | DC signal output voltage | Vos | 2.0 | 2.5 | 3.5 | V | (Note 7) | | DC differential error voltage | Vosx - Vosy | _ | _ | 300 | mV | (Note 9) | | Random noise | NDσ | | 1.0 | _ | mV | (Note 10) | Note 2: Measured at 50% of SE (typ.) Definition of PRNU: PRNU = $\frac{\Delta \chi}{\overline{\chi}} \times 100(\%)$ Where $\bar{\chi}$ is average of total signal outputs and $\Delta \chi$ is maximum deviation from $\bar{\chi}$ under uniform illumination. (Channel 1) In the case of 3750 elements (Channel 2,3,4), the condition is the same as above too. Note 3: V<sub>SAT</sub> is defined as minimum saturation output voltage of all effective pixels. Note 4: Definition of SE: SE = $$\frac{V_{SAT}}{R}$$ (lx·s) Note 5: VDRK is defined as average dark signal voltage of all effective pixels. DSNU is defined as different voltage between $V_{\mbox{\footnotesize{DRK}}}$ and $V_{\mbox{\footnotesize{MDK}}}$ when $V_{\mbox{\footnotesize{MDK}}}$ is maximum dark signal voltage. Note 6: Definition of DR: DR = $$\frac{V_{SAT}}{V_{DRK}}$$ $V_{DRK}$ is proportional to $t_{INT}$ (Integration Time). So the shorter $t_{INT}$ condition makes wider DR values. Note 7: DC signal output voltage and DC compensation output voltage are defined as follows: - Note 8: PRNU (3) is defined as maximum voltage with next pixel, where measured 5% of SE (typ.) - Note 9: DC differential error voltage is defined as follows: Definition of DC differential error voltage = $|V_{OSX} - V_{OSY}|$ V<sub>OSX</sub>: Maximum DC signal output voltage V<sub>OSY</sub>: Minimum DC signal output voltage Note 10: Random noise is defined as the standard deviation (sigma) of the output level difference between two adjacent effective pixels under no illumination (i.e. dark condition) calculated by the following procedure. - 1) Two adjacent pixels (pixel n and n + 1) in one reading are fixed as measurement points. - 2) Each of the output levels at video output periods averaged over 200 nanosecond period to get Vn and Vn + 1. - 3) Vn + 1 is subtracted from Vn to get $\Delta V$ . $$\Delta V = Vn - Vn + 1$$ 4) The standard deviation of ΔV is calculated after procedure 2) and 3) are repeated 30 times (30 readings). $$\overline{\Delta V} = \frac{1}{30} \sum_{i=1}^{30} |\Delta Vi| \qquad \qquad \sigma = \sqrt{\frac{1}{30} \sum_{i=1}^{30} (|\Delta Vi| - \overline{\Delta V})^2}$$ 5) Procedure 2), 3) and 4) are repeated 10 times to get 10 sigma values. $$\overline{\sigma} = \frac{1}{10} \sum_{i=1}^{10} \sigma_i$$ 6) $\bar{\sigma}$ value calculated using the above procedure is observed $\sqrt{2}$ times larger than that measured relative to the ground level. So we specify the random noise as follows. 4 Random noise = $$\frac{1}{\sqrt{2}} \overline{\sigma}$$ # **Operating Condition** | Characteristics | | Symbol | Min | Тур. | Max | Unit | | |---------------------------|----------------------------|--------------------|-------------|--------|--------|------|--| | Clock pulse voltage | "H" Level V <sub>φ1A</sub> | | 4.75 | 5 | 5.25 | V | | | Clock pulse voltage | "L" Level | V <sub>\$2</sub> A | 0 | _ | 0.25 | v | | | Final stage sleek voltage | "H" Level | V∳2B | 4.75 | 5 | 5.25 | V | | | Final stage clock voltage | "L" Level | VΨZD | 0 | _ | 0.25 | V | | | Shift pulse voltage | "H" Level | V | VφA"H"-0.25 | VφΑ"H" | VφΑ"H" | V | | | (Note11) | "L" Level | $V_{SH}$ | 0 | _ | 0.25 | V | | | Donot nulco voltago | "H" Level | \/= a | 4.75 | 5 | 5.25 | V | | | Reset pulse voltage | "L" Level | V <sub>RS</sub> | 0 | _ | 0.25 | V | | | Clamp pulse voltage | "H" Level | V | 4.75 | 5 | 5.25 | V | | | Clamp pulse voltage | "L" Level | $V_{CP}$ | 0 | _ | 0.25 | V | | | Power supply voltage | | V <sub>OD</sub> | 4.75 | 5.0 | 5.25 | V | | Note 11: $V\phi A$ "H" means the value of high level voltage at $V\phi A$ when SH pulse is high level. # Clock Characteristics (Ta = 25°C) | Characteristics | Symbol | Min | Тур. | Max | Unit | |-------------------------------|-----------------|-----|------|-----|------| | Clock pulse frequency | $f_{\varphi}$ | 0.5 | 1 | 15 | MHz | | Reset pulse frequency | fRS | 0.5 | 1 | 15 | MHz | | Clock capacitance (Note 12) | СфА | _ | 400 | _ | pF | | Final stage clock capacitance | СфВ | | 20 | _ | pF | | Shift gate capacitance | C <sub>SH</sub> | _ | 500 | _ | pF | | Reset gate capacitance | C <sub>RS</sub> | _ | 20 | _ | pF | | Clamp gate capacitance | C <sub>CP</sub> | _ | 20 | _ | pF | Note 12: $V_{OD} = 5 V$ 6 Timing Chart # **Timing Requirements** Note 11: Each RS and CP pins put to Low level during this period. | Characteristics | Symbol | Min | Typ.<br>(Note 12) | Max | Unit | |---------------------------------|----------|------|-------------------|------|------| | Pulse timing of SH and φ1A | t1, t5, | 200 | 500 | _ | ns | | SH pulse rise time, fall time | t2, t4 | 0 | 50 | _ | ns | | SH pulse width | t3 | 1000 | 1500 | 5000 | ns | | φ2B pulse rise time, fall time | t6, t7 | 0 | 20 | _ | ns | | RS pulse rise time, fall time | t8, t10 | 0 | 20 | _ | ns | | RS pulse width | t9 | 10 | 100 | _ | ns | | Video data delay time (Note 13) | t11 | _ | 20 | _ | ns | | CP pulse rise time, fall time | t12, t14 | 0 | 20 | _ | ns | | CP pulse width | t13 | 10 | 200 | _ | ns | | Pulse timing of | t15 | 0 | 50 | _ | ns | | Dules timing of DS and CD | t16 | 0 | 0 | _ | ns | | Pulse timing of RS and CP | t17 | 10 | 100 | _ | | | Pulse timing of SH and CP | t18 | 200 | _ | _ | ns | | Pulse timing of SH and RS | t19 | 200 | _ | _ | ns | Note 12: Typ. is the case of $f_{RS} = 1.0 \text{ MHz}$ Note 13: Load resistance is 100 $\mbox{k}\Omega$ #### Caution #### 1. Window Glass The dust and stain on the glass window of the package degrade optical performance of CCD sensor. Keep the glass window clean by saturating a cotton swab in alcohol and lightly wiping the surface, and allow the glass to dry, by blowing with filtered dry N2. Care should be taken to avoid mechanical or thermal shock because the glass window is easily to damage. #### 2. Electrostatic Breakdown Store in shorting clip or in conductive foam to avoid electrostatic breakdown. CCD Image Sensor is protected against static electricity, but interior puncture mode device due to static electricity is sometimes detected. In handing the device, it is necessary to execute the following static electricity preventive measures, in order to prevent the trouble rate increase of the manufacturing system due to static electricity. - a. Prevent the generation of static electricity due to friction by making the work with bare hands or by putting on cotton gloves and non-charging working clothes. - b. Discharge the static electricity by providing earth plate or earth wire on the floor, door or stand of the work room. - Ground the tools such as soldering iron, radio cutting pliers of or pincer. It is not necessarily required to execute all precaution items for static electricity. It is all right to mitigate the precautions by confirming that the trouble rate within the prescribed range. ### 3. Incident Light CCD sensor is sensitive to infrared light. Note that infrared light component degrades resolution and PRNU of CCD sensor. ### 4. Lead Frame Forming Since this package is not strong against mechanical stress, you should not reform the lead frame. We recommend to use a IC-inserter when you assemble to PCB. #### 5. Soldering Soldering by the solder flow method cannot be guaranteed because this method may have deleterious effects on prevention of window glass soiling and heat resistance. Using a soldering iron, complete soldering within ten seconds for lead temperatures of up to 260°C, or within three seconds for lead temperatures of up to 350°C. ### PACKAGE DIMENSIONS Unit: mm Note 1: TOP OF CHIP TO BOTTOM OF PACKAGE Note 2: GLASS THICKNESS (n = 1.5) Note 3: No.1 SENSOR ELEMENT (S1) TO CENTER OF No.1 PIN. Weight: 4.4 g (typ.) About solderability, following conditions were confirmed - Solderability - (1) Use of Sn-63Pb solder Bath - · solder bath temperature = 230°C - · dipping time = 5 seconds - · the number of times = once - use of R-type flux - (2) Use of Sn-3.0Ag-0.5Cu solder Bath - · solder bath temperature = 245°C - · dipping time = 5 seconds - · the number of times = once - · use of R-type flux #### **RESTRICTIONS ON PRODUCT USE** 030619EBA - The information contained herein is subject to change without notice. - The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others. - TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as - set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.. - The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. - The products described in this document are subject to the foreign exchange and foreign trade laws. - TOSHIBA products should not be embedded to the downstream products which are prohibited to be produced and sold, under any law and regulations.