| | | | | | | | | R | REVISI | ONS | | | | | | | | | | | |---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------|------|---------------------------|-------------------------------------|------------------------------------------------------|-----------------|-------|--------|-----------------|--------------------------------|---------------------------------|-----------------|------------------------------|--------------------------|---------------------------|--------------------------------|---------------------|-----------|------| | LTR | DESCRIPTION | | | | | | | | | | DA <sup>-</sup> | TE (YI | R-MO- | ·DA) | APPROVED | | ) | | | | | А | Added 3 devices, 02 - 04. Updated format, editorial of throughout. | | | | | | torial c | hange | | 94-10-24 | | | | M. A. Frye | | | | | | | | В | Add 05 device, update format, editorial changes throughout | | | | | | | | | | 97-0 | )2-26 | | Ray Monnin | | | | | | | | С | Boilerplate update, part of 5 year review. ksr | | | | | | | | | | 07-0 | 3-23 | | Robert M. Heber | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV<br>SHEET<br>REV | C | С | C | C | C | | | | | | | | | | | | | | | | | SHEET<br>REV<br>SHEET | 15 | C 16 | C 17 | 18 | 19 | | | | | | | | | | | | | | | | | SHEET REV SHEET REV STATU | 15<br>S | | | 18<br>RE\ | 19<br>V | | C | C | C | C | C | C | C | C | C | C 10 | C | C 42 | C 12 | C 14 | | SHEET REV SHEET REV STATU OF SHEETS PMIC N/A | 15<br>S<br>NDAI | 16 | 17 | 18 REY SHI PRE K | 19 V EET EPARE (ennet | h S. R<br>) BY | 1 | C 2 | C 3 | C 4 | 5 | 6<br>EFEN | 7<br>SE SI | 8<br>UPPL<br>IBUS, | 9<br>.Y CE | C 10 NTER O 432 cc.dl: | 11<br>R COL<br>218-39 | 12<br>-UMB | 13 | C 14 | | SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STAI MICRO DRA THIS DRAWIN FOR U | NDAI<br>OCIR(<br>AWIN | RD<br>CUIT<br>G | | 18 REY SHI PRE K CHE | 19<br>V<br>EET<br>EPARE<br>(ennet | b S. R D BY Dwling ED BY | 1 tice | | | MI( | DIE CRC | 6<br>EFEN<br>CO | SE SI DLUM http | 8<br>UPPL<br>IBUS,<br>o://ww | 9<br>Y CE, OHIO<br>vw.ds | NTER<br>O 432<br>cc.dl | 11<br>R COL<br>218-39<br>a.mil | 12<br>LUMB<br>990 | 13 | 14 | | SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STAI MICRO DRA THIS DRAWIN FOR U DEPA AND AGEN DEPARTMEN | NDAI<br>OCIRO<br>AWIN<br>NG IS A<br>ISE BY A<br>RTMEN<br>NCIES ONT OF D | RD<br>CUIT<br>G<br>VAILAI<br>ALL<br>ITS<br>DEFEN | 17 | 18 REY SHI PRE K CHE | 19 V EET EPARE Gennet ECKEE Jeff Bo | D BY Dwling ED BY EI A. F | 1 tice | 2 | 3 | MIC<br>CM<br>PR | DIE<br>CRC<br>MOS | 6<br>EFEN<br>CO<br>OCIF<br>, UV | SE SI DLUM http | BUPPLIBUS, D://www | 9<br>Y CE, OHIO<br>W.ds | NTER<br>O 432<br>ccc.dl: | 11<br>R COL<br>218-39<br>a.mil | UMB<br>990 | us<br>TAL | 14 | | SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STAI MICRO DRA THIS DRAWIN FOR U DEPA AND AGEN DEPARTMEN | NDAIOCIRO AWIN NG IS A ISE BY A RTMEN NCIES O | RD<br>CUIT<br>G<br>VAILAI<br>ALL<br>ITS<br>DEFEN | 17 | 18 REY SHI PRE K CHE APF | 19 V EET EPARE Gennet ECKEE Jeff Bo | h S. R D BY D Wling ED BY EI A. F G APPI 92-0 I LEVE | tice rye ROVA | 2 | 3 | MIC<br>CM<br>PR | DIE<br>CRO<br>MOS<br>OG<br>ONO | OCIF<br>, UV<br>RAM<br>DLITI | SE SI DLUM http | BUPPLIBUS, DELINERABLE SIL | 9 Y CE, OHIC, OHIC | NTER<br>O 432<br>CCC.dla | 11<br>R COL<br>218-39<br>a.mil | JUMB<br>990<br>DIGI | us<br>TAL | 14 | DSCC FORM 2233 APR 97 # 1. SCOPE - 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A. - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example: 1.2.1 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows: | Device type | Generic number 1/ | Circuit function | Propagation Delay | |-------------|-------------------|--------------------|-------------------| | 01 | | 128-Macrocell EPLD | 35 ns | | 02 | | 128-Macrocell EPLD | 30 ns | | 03 | | 128-Macrocell EPLD | 25 ns | | 04 | | 128-Macrocell EPLD | 20 ns | | 05 | | 128-Macrocell EPLD | 15 ns | 1.2.2 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|---------------------------| | X | CMGA15-PN | 68 | pin grid array package 2/ | | Υ | GQCC1-J68 | 68 | J-leaded chip carrier 2/ | | Z | See figure 1 | 68 | quad flat package 2/ | - 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A. - 1.3 Absolute maximum ratings. | Supply voltage to ground potential | 2.0 V dc to +7.0 V dc | |---------------------------------------------------------|---------------------------------| | DC Input voltage | 2.0 V dc to +7.0 V dc | | Maximum power dissipation 3/ | 2.5 W | | Lead temperature (soldering, 10 seconds) | +260°C | | Thermal resistance, junction-to-case ( $\theta_{JC}$ ): | | | Case outlines X and Y | See MII-STD-1835 | | Case outline Z | 10°C/W <u>4</u> / | | Junction temperature (T <sub>J</sub> ) | +175°C | | Storage temperature range | -65°C to +150°C | | Temperature under bias | -55°C to +125°C | | Endurance | 25 erase/write cycles (minimum) | | Data retention | 10 years minimum | | 1.4 Recommended operating conditions. | | | Supply voltage (V <sub>CC</sub> ) | +4.5 V dc to +5.5 V dc | | Ground voltage (GND) | 0 V dc | - Generic numbers are listed on the Standard Microcircuit Drawing Source Approval Bulletin at the end of this document and will also be listed in MIL-HDBK-103. - 2/ Lid shall be transparent to permit ultraviolet light erasure. - $\overline{3}$ / Must withstand the added P<sub>D</sub> due to short circuit test (e.g., $I_{SC}$ ). - 4/ When the thermal resistance for this case is specified in MIL-STD-1835 that value shall supersede the value indicated herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89468 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 2 | #### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. ### DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. #### DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. ### DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at <a href="http://assist.daps.dla.mil/quicksearch/">http://assist.daps.dla.mil/quicksearch/</a> or <a href="http://assist.daps.dla.mil">http://assist.daps.dla.mil</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. ### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein. - 3.2.1 <u>Case outline(s)</u>. The case outline(s) shall be in accordance with figure 1 and 1.2.2 herein. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2. - 3.2.3 <u>Truth table</u>. The truth table shall be as specified on figure 3. - 3.2.3.1 <u>Unprogrammed devices</u>. The truth table for unprogrammed devices for contracts involving no altered item drawing shall be as specified on figure 3. When required in groups A, B, or C (see 4.3), the devices shall be programmed by the manufacturer prior to test with a minimum of 50 percent of the total number of gates programmed or to any altered item drawing pattern which includes at least 25 percent of the total number of gates programmed. - 3.2.3.2 <u>Programmed devices</u>. The truth tables for programmed devices shall be as specified by an attached altered item drawing. - 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89468 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 3 | | | | _ | | |--------|---------------|------------|------------------| | TARLEI | Electrical na | arformanca | characteristics. | | | | | | | Test | <br> Symbol | Conditions $-55^{\circ}C \le T_{C} \le +125^{\circ}C$ | <br> Group A | <br> Device | Li | imits | <br> Unit | |-------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------|--------------|---------------|-----|--------------|--------------| | | | 4.5V ≤ V <sub>CC</sub> ≤ 5.5V<br>unless otherwise specified | subgroups | types | Min | Max | | | Output high voltage | V <sub>OH</sub> | $V_{CC} = 4.5 \text{ V}, V_{IH} = 2.2 \text{ V},$<br>$I_{OH} = -4.0 \text{ mA}, V_{IL} = 0.8 \text{ V}$ | 1, 2, 3 | All | 2.4 | | V | | Output low voltage | V <sub>OL</sub> | $V_{CC} = 4.5 \text{ V}, V_{IH} = 2.2 \text{ V},$<br>$I_{OL} = 8.0 \text{ mA}, V_{IL} = 0.8 \text{ V}$ | 1, 2, 3 | All | | 0.45 | V | | Input high voltage 1/2/ | V <sub>IH</sub> | | 1, 2, 3 | All | 2.2 | | V | | Input low voltage 1/ 2/ | V <sub>IL</sub> | | 1, 2, 3 | All | | 0.8 | V | | Input leakage current | I <sub>IX</sub> | V <sub>CC</sub> = 5.5 V,<br>V <sub>IN</sub> = 5.5 V and GND | 1, 2, 3 | All | -10 | 10 | uA | | Output leakage current | I <sub>OZ</sub> | V <sub>CC</sub> = 5.5 V,<br>V <sub>OUT</sub> = 5.5 V and GND | 1, 2, 3 | <br> All<br> | -40 | 40 | uA | | Output short circuit current 2/3/ | I <sub>sc</sub> | $V_{CC} = 5.5 \text{ V},$<br>$V_{OUT} = 0.5 \text{ V}$ | 1, 2, 3 | All | -30 | <br> -90<br> | <br> mA<br> | | Power supply current 2/ 4/ | | $ \begin{vmatrix} V_{CC} = 5.5 \text{ V, } I_{OUT} = 0 \text{ mA,} \\ V_{IN} = V_{CC} \text{ to GND,} \\ f = 1/t_{PD1} $ | 1, 2, 3 | All | | 700 | <br> mA<br> | | Power supply current <u>4</u> / (Standby) | I <sub>CC2</sub> | $V_{CC} = 5.5 \text{ V}, I_{OUT} = 0 \text{ mA},$<br>$V_{IN} = \text{GND}$ | 1, 2, 3 | All | | 300 | mA | | Input capacitance 2/ | C <sub>IN</sub> | $V_{CC} = 5.0 \text{ V}, V_{IN} = 0.0 \text{ V},$<br>$T_A = 25^{\circ}\text{C}, f = 1\text{MHz}$<br>(see 4.3.1c) | 4 | All | | 10 | pF | | Output capacitance 2/ | C <sub>OUT</sub> | $V_{CC} = 5.0 \text{ V}, V_{OUT} = 0.0 \text{ V},$<br>$T_A = 25^{\circ}\text{C}, f = 1\text{MHz}$<br>(see 4.3.1c) | 4 | All | | 20 | <br> pF<br> | | Functional tests | | See 4.3.1d | 7,8A,8B | All | | | <br> | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89468 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 4 | | Ext | $-55^{\circ}$ C≤T <sub>C</sub> ≤+125°C<br>4.5V ≤ V <sub>CC</sub> ≤ 5.5V<br>unless otherwise spec<br>ternal Synchronous Sw<br>e figure 5 $\underline{5}$ / | subgroups | | Min | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|--------------------------------------------------|--------------------------------------------------|-------------| | Dedicated input to combinatorial output delay 6/ I/O input to combinatorial output delay 7/ Dedicated input to combinatorial output delay with expander delay 2/8/ I/O input to combinatorial output delay with expander delay 2/9/ Input to output enable Input to output enable Ser | <u> </u> | - | 01 | ·<br> | • | | | combinatorial output delay 6/ I/O input to combinatorial output delay 7/ Dedicated input to combinatorial output delay with expander delay 2/8/ I/O input to combinatorial output delay with expander delay 2/9/ Input to output enable t <sub>PD1</sub> t <sub>PD2</sub> | e figure 5 <u>5</u> / | 9, 10, 11 | | | | • | | combinatorial output delay 6/ I/O input to combinatorial output delay 7/ Dedicated input to combinatorial output delay with expander delay 2/8/ I/O input to combinatorial output delay with expander delay 2/9/ Input to output enable t <sub>PD1</sub> t <sub>PD2</sub> | <b>0</b> _ | 9, 10, 11 | 02 | 1 | 35 | | | Dedicated input to combinatorial output delay $\underline{7}/$ Dedicated input to combinatorial output delay with expander delay $\underline{2}/\underline{8}/$ I/O input to combinatorial output delay with expander delay $\underline{9}/\underline{9}/\underline{9}/$ Input to output enable $t_{EA}$ | | | | | 30 | ns | | Dedicated input to combinatorial output delay with expander delay 2/8/ I/O input to combinatorial output delay with expander delay 2/9/ Input to output enable tea | | 1 | 03 | | 25 | _ | | Dedicated input to combinatorial output delay with expander delay 2/8/ I/O input to combinatorial output delay with expander delay 2/9/ Input to output enable tea | | | 04<br>05 | $\vdash$ | 20<br>15 | - | | Dedicated input to combinatorial output delay with expander delay 2/8/ I/O input to combinatorial output delay with expander delay 2/9/ Input to output enable tea | | + | 100 | + | 13 | + | | Dedicated input to combinatorial output delay with expander delay 2/8/ I/O input to combinatorial output delay with expander delay 2/9/ Input to output enable $t_{EA}$ | | 9, 10, 11 | 01 | | 55 | _ ns | | combinatorial output delay with expander delay $\underline{2}/\underline{8}/$ I/O input to combinatorial output delay with expander delay $\underline{2}/\underline{9}/$ Input to output enable $t_{EA}$ | | | 02 | <del>↓</del> | 46 | - | | combinatorial output delay with expander delay $\underline{2}/\underline{8}/$ I/O input to combinatorial output delay with expander delay $\underline{2}/\underline{9}/$ Input to output enable $t_{EA}$ | | | 03 | + | 40 | - | | combinatorial output delay with expander delay $\underline{2}/\underline{8}/$ I/O input to combinatorial output delay with expander delay $\underline{2}/\underline{9}/$ Input to output enable $t_{EA}$ | | | 04<br>05 | + | 33<br>25 | + | | combinatorial output delay with expander delay $\underline{2}/\underline{8}/$ I/O input to combinatorial output delay with expander delay $\underline{2}/\underline{9}/$ Input to output enable $t_{EA}$ | | + | 100 | + | + 25 | + | | delay with expander delay $2/8/$ I/O input to combinatorial output delay with expander delay $2/9/$ Input to output enable $t_{EA}$ | | | 01 | | 55 | _ ns | | delay with expander delay $2/8$ / I/O input to combinatorial output delay with expander delay $2/9$ / Input to output enable $t_{EA}$ | | 9, 10, 11 | 02 | | 44 | _ | | I/O input to combinatorial output delay with expander delay $\underline{2}/\underline{9}/$ Input to output enable $t_{EA}$ | | | 03 | — | 37 | _ | | output delay with expander delay $\underline{2}/\underline{9}/$ Input to output enable $t_{\text{EA}}$ | | | 04<br>05 | + | 30<br>23 | + | | output delay with expander delay $\underline{2}/\underline{9}/$ Input to output enable $t_{\text{EA}}$ | | + | 100 | + | 23 | + | | output delay with expander delay $\underline{2}/\underline{9}/$ Input to output enable $t_{\text{EA}}$ | | 9, 10, 11 | 01 | | 75 | ns | | Input to output enable $t_{\sf EA}$ | | | 02 | | 60 | _[ | | | | | 03 | <b>↓</b> | 51 | _ | | | | | 04 | + | 43 | + | | | | + | 05 | + | 33 | + | | | | 9, 10, 11 | 01 | | 35 | ns | | | | , , | 02 | | 30 | <u>-</u> | | | | | 03 | | 25 | _ | | | | | 04<br>05 | <b>├</b> | 20 | - | | <del>- + +</del> | | + | 105 | + | 15 | + | | Input to output disable $t_{\sf ER}$ | | 9, 10, 11 | 01 | | 35 | ns | | delay <u>2</u> / <u>6</u> / <u>10</u> / | | | 02 | | 30 | _ | | | | | 03 | | 25 | _ | | | | | 04<br>05 | + | 20<br>15 | - | | | | + | 100 | + | 13 | + | | Synchronous clock input t <sub>CO1</sub> | | 9, 10, 11 | 01 | | 20 | _ ns | | to output delay | | | 02 | | 16 | _ | | | | | 03 | + | 14 | - | | | | | 04<br>05 | + | 8 7 | + | | 2/ 11/ | | + | <del> ""</del> | <del> </del> | <del> </del> | + | | Synchronous clock to $t_{CO2}$ | | 9, 10, 11 | 01 | | 42 | _ ns | | local feedback to | | | 02 | <del></del> | 35 | - | | combinatorial output | | | 03<br>04 | + | 22 | 30 | | | | ł | 05 | + | 17 | + | | 6/ 13/ | | + | 1 55 | 1 | 1 | _ | | Dedicated input or t <sub>s1</sub> | | 9, 10, 11 | 01 | 25 | | _ ns | | feedback setup time to | | | 02 | 20 | | _ | | synchronous clock input | | | 03 | 15 | + | - | | | | | 04<br>05 | 13 | + | - | | See footnotes at end of table. | | 1 | | + '- | + | <del></del> | | STANDARD | | SIZE | | | F64 | | | MICROCIRCUIT DRAW | /ING | Α | | | 596 | 62-89468 | | DEFENSE SUPPLY CENTER CO | | ı | | | 1 | | | COLUMBUS, OHIO 43218-3 | | PE 27 | SION LEVEL | | SHEET | | | Test | Symbol | Conditions<br>-55°C≤T <sub>C</sub> ≤+125°C | Group A | Device | Li | mits | Unit | |------------------------------------------------------------|-----------------|-------------------------------------------------------------|-----------|----------|----------|------|---------| | rest | Cymbol | 4.5V ≤ V <sub>CC</sub> ≤ 5.5V<br>unless otherwise specified | subgroups | types | Min | Max | | | I/O input setup time to | t <sub>S2</sub> | See figure 5 <u>5</u> / | 9, 10, 11 | 01 | 45 | | ns | | synchronous clock input | 02 | _ | | 02 | 36 | | _ | | | | | | 03 | 29 | | _ | | <u>2</u> / <u>6</u> / | | | | 04 | 26 | - | _ | | | | + | + | 05 | 20 | | - | | Input hold time from <u>6/</u> synchronous clock input | t <sub>H</sub> | | 9, 10, 11 | All | 0 | | ns | | Synchronous clock input | t <sub>WH</sub> | † | 9, 10, 11 | 01 | 12.5 | | ns | | high time | 1 *** | | 0, 10, 11 | 02 | 10 | | _ | | <u>2</u> / | | | | 03 | 8 | | | | | | | | 04 | 7 | | _ | | 0 | 1. | + | 0.40.44 | 05 | 5 | | | | Synchronous clock input | t <sub>WL</sub> | | 9, 10, 11 | 01 02 | 12.5 | 1 | _ ns | | low time <u>2</u> / | | | | 03 | 10<br>8 | | - | | <u> 2</u> / | 1 | | | 04 | 7 | | - | | | | | | 05 | 5 | | | | Asynchronous clear width | t <sub>RW</sub> | <del> </del> | 9, 10, 11 | 01 | 35 | | ns | | <u>2</u> / <u>6</u> / <u>12</u> / | 1 | | | 02 | 30 | | | | | | | | 03 | 25 | | _ | | | | | | 04 | 22 | | _ | | A | 1 | + | 0.40.44 | 05 | 15 | - | | | Asynchronous clear recovery time 2/6/12/ | t <sub>RR</sub> | | 9, 10, 11 | 01 02 | 35<br>30 | | _ ns | | recovery time <u>zr or 1zr</u> | 1 | | | 03 | 25 | | - | | | | | | 04 | 22 | | | | | | | | 05 | 15 | | _ | | Asynchronous clear to | t <sub>RO</sub> | T | 9, 10, 11 | 01 | | 35 | ns | | registered output delay | | | | 02 | | 30 | _ | | <u>6</u> / | | | | 03 | | 25 | _ | | | | | | 04 | | 20 | - | | Asynchronous preset | t <sub>PW</sub> | + | 9, 10, 11 | 05<br>01 | 35 | 15 | ns | | width <u>2/ 6/ 12/</u> | I PW | | 9, 10, 11 | 02 | 30 | | - '''3 | | | | | | 03 | 25 | | - | | | | | | 04 | 22 | | | | | | 1 | | 05 | 15 | | | | Asynchronous preset | t <sub>PR</sub> | | 9, 10, 11 | 01 | 35 | 1 | _ ns | | recovery time 2/6/12/ | | | | 02 | 30 | | _ | | | | | | 03<br>04 | 25<br>22 | + | - | | | | | | 05 | 15 | | - | | Asynchronous preset to | t <sub>PO</sub> | † | 9, 10, 11 | 01 | 1.5 | 35 | ns | | registered output delay | 1,50 | | , , | 02 | | 30 | _ | | <u>6</u> / | | | | 03 | | 25 | _ | | _ | | | | 04 | | 20 | _ | | | 1. | 1 | 1 | 05 | | 15 | | | Synchronous clock to local feedback <u>2</u> / <u>14</u> / | t <sub>CF</sub> | | 9, 10, 11 | 01 | - | 6 | _ ns | | input | 1 | | | 02-05 | 1 | 3 | 1 | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89468 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 6 | | | TAB | LE I. <u>Electrical performar</u> | nce characterist | ics - Conti | nued. | | | | |-------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------|------------------|--------------------|-----------------|--------------|---------------|--------------------------------------------------| | Test | Symbol | Conditions $-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le +125$ $4.5\text{V} \le \text{V}_{\text{CC}} \le 5.9$ | | roup A<br>ubgroups | Device<br>types | Lir<br>Min | nits<br> Max | Unit | | | | unless otherwise sp | ecified | | | | Max | | | External synchronous | t <sub>P</sub> | See figure 5 <u>5</u> / | 9, | 10, 11 | 01 | 45 | | _ ns | | clock period (t <sub>CO1</sub> + t <sub>S</sub> ) | - | | | | 02 | 36<br>29 | 1 | - | | (CO1 ' CS) <u>2</u> / | | | | | 04 | 21 | | - | | | | <u> </u> | | | 05 | 12 | | | | External feedback | f <sub>MAX1</sub> | | 9, | 10, 11 | 01 | 22.2 | | _ | | maximum frequency | | | | | 02 | 27.7<br>34.5 | | - | | 1/(t <sub>CO1</sub> + t <sub>S1</sub> )<br>2/ <u>15</u> / | | | | | 04 | 47.6 | | - | | | | _ | <u> </u> | | 05 | 58.8 | | - | | <u>2</u> / <u>16</u> /<br>nternal local feedback | f <sub>MAX2</sub> | | 9. | 10, 11 | 01 | 32.2 | | MHz | | maximum frequency, | IVIZORE | | ' | - , | 02 | 43.4 | | _ | | lesser of $1/(t_{S1} + t_{CF})$ | | | | | 03 | 55.5 | 1 | _ | | or 1/(t <sub>CO1</sub> ) | | | | | 04<br>05 | 62.5<br>76.9 | - | - | | Data path maximum | f <sub>MAX3</sub> | † | 9. | 10, 11 | 01 | 40.0 | | + | | frequency, least of | - IVIAA3 | | 0, | , | 02 | 50.0 | | - | | $1/(t_{WL} + t_{WH}),$ | | | İ | | 03 | 62.5 | | _ | | $1/(t_{S1} + t_H)$ or | | | | | 04<br>05 | 71.4 | | - | | 1/(t <sub>CO1</sub> ) <u>12</u> / <u>17</u> / | | 1 | | | | | | 1 | | Maximum register toggle | f <sub>MAX4</sub> | | 9, | 10, 11 | 01 | 40.0 | | - | | frequency<br>1/(t <sub>WH</sub> + t <sub>WL</sub> ) | | | | | 02 | 50.0<br>62.5 | 1 | - | | 17(twh + twl)<br>12/ 18/ | | | | | 04 | 71.4 | | - | | | | <u> </u> | <u> </u> | | 05 | 100 | | | | Output data stable time from synchronous clock input 12/19/ | t <sub>OH</sub> | | 9, | 10, 11 | All | 3 | | ns | | | | External Asynchronous | Switching Char | acteristics | ļ | 1 | - | <del>-</del> | | <u>6</u> / | <u> </u> | | | | | | | <del></del> | | Asynchronous clock input | t <sub>ACO1</sub> | See figure 5 5/ | 9, | 10, 11 | 01 | | 35 | _ ns | | to output delay | | | | | 02 | | 30 | - | | | | | | | 03<br>04 | | 25<br>20 | - | | | | | | | 05 | | 15 | - | | <u>2</u> / <u>20</u> / | | | | 10 11 | | | | | | Asynchronous clock input to local feedback to | t <sub>ACO2</sub> | | 9, | 10, 11 | 01 02 | | 55<br>49 | _ ns | | combinatorial output | | | | | 03 | | 41 | - | | | 1 | | | | 04 | | 32 | _ | | C/ | | | _ | | 05 | - | 25 | <del> </del> | | <u>6</u> /<br>Dedicated input or | t <sub>AS1</sub> | | ۵ | 10, 11 | 01 | 8 | - | ns | | feedback setup time to | -AS1 | | 9, | 10, 11 | 02 | 6 | 1 | - ''' | | asynchronous clock input | | | | | 03-05 | 5 | | _ | | <u>12</u> / <u>6</u> / | | † | | | | | | <del> </del> | | I/O input setup time to | t <sub>AS2</sub> | | 9, | 10, 11 | 01 | 28 | 1 | _ ns | | asynchronous clock input | - | | | | 02 | 22<br>19 | - | - | | | | | | | 03 | 18 | + | - | | | | | | | 05 | 14.5 | | | | See footnotes at end of table | le. | | | | | | | | | | ANDARD | | SIZE<br><b>A</b> | | | | 596 | 62-89468 | | MICROCIR<br>DEFENSE SUPPI | | R COLUMBUS | | REVISI | ON LEVEL<br>C | | SHEET | 7 | | _ | | Conditions | | | Lin | nits | | |------------------------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------|---------------|--------------------------------------------------|------------| | Test | Symbol<br> | $ \begin{vmatrix} -55^{\circ}C \le T_{C} \le +125^{\circ}C \\ 4.5V \le V_{CC} \le 5.5V \\ \text{unless otherwise specified} \end{vmatrix} $ | Group A subgroups | Device<br> types<br> | <br> Min<br> | Max | Unit | | Input hold time from | t <sub>AH</sub> | arriess strietwise eposition | 9, 10, 11 | 01 | 10 | | ns | | asynchronous clock input | i · · · · | See figure 5 5/ | į | 02 | 8 | | _i | | | İ | | İ | 03 | 6 | <u> </u> | _ İ | | <u>6</u> / | | | | 04 | 6 | | _ | | | | 1 | <u> </u> | 05 | 5 | | | | Asynchronous clock input | t <sub>AWH</sub> | ļ | 9, 10, 11 | 01 | 16 | | ns | | high time | ļ | ļ | | 02 | 14 | | <u>.</u> | | | ļ | ļ | | 03 | 11 | <u> </u> | . ļ | | <u>2</u> / <u>6</u> / | ļ | ļ | ļ | 04 | 7 | <u> </u> | <u>.</u> | | | | <u> </u> | | 05 | 9 | | - | | Asynchronous clock input | t <sub>AWL</sub> | | 9, 10, 11 | 01 | 16 | <u> </u> | ns | | low time | | | | 02 | 14 | <u> </u> | - | | <u>2</u> / <u>6</u> / | | ļ | | 03 | 11 | <u> </u> | - | | A | | + | 0.40.44 | 04,05 | 7 | 00 | + | | Asynchronous clock to | t <sub>ACF</sub> | | 9, 10, 11 | 01 | <br> | 22 | ns | | local feedback input | | <br> | | 02 | | 18 | - | | <u>2</u> / <u>21</u> / | - | | | 03 | | 15<br>13 | - | | | - | | | 05 | | 11 | - | | Tytornal asymphranous | | <u> </u> | 9, 10, 11 | 05 | 12 | | ļ | | External asynchronous clock period | t <sub>AP</sub> | | 9, 10, 11 | 02 | 43<br>28 | <u> </u> | ns | | | | | | 03 | 22 | İ | - | | $(t_{ACO1} + t_{AS1})$ or $(t_{AWH} + t_{AWL})$ $\underline{2}/$ | - | | | 03 | 14 | <del> </del> | - | | (tawh ' tawl) Zi | - | } | | 05 | 16 | <u> </u> | - | | <br>External feedback | f <sub>MAXA1</sub> | + | 9, 10, 11 | 01 | 23.2 | l I | MHz | | maximum frequency in | I MAXA1 | i | 0, 10, 11 | 02 | 27.7 | i | - 'V'' 12 | | asynchronous mode | l | İ | | 03 | 33.3 | i | - | | 1/(t <sub>AP</sub> ) <u>2</u> / <u>22</u> / | i | i | | 04 | 40 | İ | -¦ | | ··(AF) = == | İ | | | 05 | 50 | | - | | Maximum internal | f <sub>MAXA2</sub> | † | 9, 10, 11 | 01 | 20 | i | MHz | | asynchronous frequency | I WAVAZ | | , , , | 02 | 25 | i | i | | $1/(t_{AS2} + t_{ACF})$ or | İ | İ | İ | 03 | 29.4 | İ | i | | 1/t <sub>ACO1</sub> <u>2</u> / <u>25</u> / | i | į | j | 04 | 32.3 | | i | | | j | <u>i</u> | j | 05 | 62.5 | | Ī | | Data path maximum | f <sub>MAXA3</sub> | | 9, 10, 11 | 01 | 28.5 | | _ i MHz | | frequency in | İ | | İ | 02 | 33.3 | | _ İ | | asynchronous mode | ĺ | | ĺ | _03 | 40 | | _ İ | | $1/(t_{AWH} + t_{AWL})$ or | ĺ | | ĺ | | ĺ | ĺ | İ | | $1/(t_{AS1} + t_{AH})$ or | ĺ | | ĺ | 04 | 50 | | _ İ | | 1/t <sub>ACO1</sub> <u>12</u> / <u>24</u> / | | | | | | | | | | | 1 | | 05 | 66.6 | | <u> </u> | | Maximum asynchronous | f <sub>MAXA4</sub> | | 9, 10, 11 | 01 | 31.2 | | MHz | | register toggle | | | | 02 | 35.7 | | . | | frequency <u>12</u> / <u>23</u> / | | | | 03 | 45.5 | | . | | $1/(t_{AWH} + t_{AWL})$ | ļ | | | 04 | 71.4 | | 1 | | | | | | 05 | 62.5 | 1 | | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89468 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 8 | ## TABLE I. <u>Electrical performance characteristics</u> - Continued. | | | Conditions | | | Limit | s | | |-------------------------|------------------|------------------------------|-----------|--------|-------|-----|-------| | Test | Symbol | -55°C≤T <sub>C</sub> ≤+125°C | Group A | Device | ļ | | _Unit | | | | $4.5V \le V_{CC} \le 5.5V$ | subgroups | types | Min | Max | | | | | unless otherwise specified | | | | | | | <u>12</u> / <u>26</u> / | j | İ | İ | İ | İ | İ | İ | | Output data stable time | t <sub>AOH</sub> | See figure 5 <u>5</u> / | 9, 10, 11 | All | 12 | | ns | | from asynchronous clock | İ | | İ | İ | İ | İ | İ | | input | ĺ | | | İ | | | İ | | 1 | | | | | | | | - 1/ These are absolute values with respect to device ground and all overshoots due to system or tester noise are included. - 2/ Tested initially and after any design or process changes that affect that parameter, and therefore shall be guaranteed to the limits specified in table I. - 4/ Specified with device programmed as a 16-bit counter in each LAB. Tested with manufacturer test pattern and shall be made available upon request. - 5/ AC tests are performed with input rise and fall times of 5 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and the output load on figure 4, circuit A. - 6/ This parameter is the delay from an input signal applied to a dedicated input pin to a combinatorial output on any output pin. This delay assumes no expander terms are used to form the logic function. When this note is applied to any parameter specification it indicates that the signal (data, asynchronous clock, asynchronous clear, and/or asynchronous preset) is applied to a dedicated input only and no signal path (either clock or data) employs expander logic. If an input signal is applied to an I/O pin an additional delay equal to $t_{PIA}$ should be added to the comparable delay for a dedicated input. If expanders are used add the maximum expander delay $t_{EXP}$ to the overall delay for the comparable delay without expanders. - 7/ This parameter is the delay from an input signal applied to an I/O macrocell pin to any output. This delay assumes no expander terms are used to form the logic function. - 8/ This parameter is the delay from an input signal applied to a dedicated input pin to combinatorial output on any output pin. This delay assumes expander terms are used to form the logic function and includes the worst-case expander logic delay for one pass through the expander logic. - 9/ This parameter is the delay from an input signal applied to an I/O macrocell pin to any output pin. This delay assumes expander terms are used to form the logic function and includes the worst-case expander logic delay for one pass through the expander logic. - $\underline{10}$ / Transition is measured $\pm$ 0.5 V from steady state voltage on the output from the 1.5 V level on the input with the load on figure 4, circuit B. - 11/ This specification is the delay from synchronous register clock to internal feedback of the register output signal to the input of the LAB logic array and then to a combinatorial output. This delay assumes that no expanders are used, register is synchronously clocked and all feedback is within the same LAB. - 12/ Values guaranteed by design and are not tested. - 13/ If data is applied to an I/O input for capture by a macrocell register, the I/O pin input set-up time minimums should be observed. These parameters are $t_{\rm S2}$ for synchronous operation and $t_{\rm AS2}$ for asynchronous operation. - 14/ This specification is a measure of the delay associated with the internal register feedback path. This is the delay from synchronous clock to LAB logic array input. This delay plus the register set-up time, t<sub>S1</sub>, is the minimum internal period for an internal synchronous state machine configuration. This delay is for feedback within the same LAB. - 15/ This specification indicates the guaranteed maximum frequency, in synchronous mode, at which a state machine configuration with external feedback can operate. It is assumed that all data inputs and feedback signals are applied to dedicated inputs. All feedback is assumed to be local originating within the same LAB. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89468 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 9 | ## TABLE I. <u>Electrical performance characteristics</u> - Continued. - 16/ This specification indicates the guaranteed maximum frequency at which a state machine with internal only feedback can operate. If register output states must also control external points, this frequency can still be observed as long as this frequency is less than 1/t<sub>CO1</sub>. - This frequency indicates the maximum frequency at which the device may operate in data path mode (dedicated input pin to output pin). This assumes data input signals are applied to dedicated input pins and no expander logic is used. If any of the data inputs are I/O pins, t<sub>S2</sub> is the appropriate t<sub>S</sub> for calculation. - 18/ This specification indicates the guaranteed maximum frequency, in synchronous mode, at which an individual output or buried register can be cycled by a clock signal applied to the dedicated clock input pin. - 19/ This parameter indicates the minimum time after a synchronous register clock input that the previous register output data is maintained on the output pin. - 20/ This specification is a measure of the delay from an asynchronous register clock input to internal feedback of the register output signal to the input of the LAB logic array and then to a combinatorial output. This delay assumes no expanders are used in logic of combinatorial output or the asynchronous clock input. The clock signal is applied to the dedicated clock input pin and all feedback is within a single LAB. - 21/ This specification is a measure of the delay associated with the internal register feedback path for an asynchronous clock to LAB logic array input. This delay plus the asynchronous register setup time, t<sub>AS1</sub>, is the minimum internal period for an internal asynchronously clocked state machine configuration. This delay is for feedback within the same LAB, assumes no expander logic in the clock path and assumes that the clock input signal is applied to a dedicated input pin. - 22/ This parameter indicates the guaranteed maximum frequency at which an asynchronously clocked state machine configuration with external feedback can operate. It is assumed that all data inputs, clock inputs, and feedback signals are applied to dedicated inputs and that no expander logic is employed in the clock signal path or data path. - 23/ This specification indicates the guaranteed maximum frequency at which an individual output or buried register can be cycled in asynchronously clocked mode by a clock signal applied to an external dedicated input pin. - 24/ This frequency is the maximum frequency at which the device may operate in the asynchronously clocked data path mode. This specification is determined by the least of 1/(t<sub>AWH</sub> + t<sub>AWL</sub>), 1/(t<sub>AS1</sub> + t<sub>AH</sub>) or 1/(t<sub>ACO1</sub>). It assumes data and clock input signals are applied to dedicated input pins and no expander logic is used. - 25/ This specification indicates the guaranteed maximum frequency at which an asynchronously clocked state machine with internal only feedback can operate. This parameter is determined by the lesser of (1/(t<sub>ACF</sub> + t<sub>AS</sub>)) or (1/(t<sub>AWH</sub> + t<sub>AWL</sub>)). If register output states must also control external points, this frequency can still be observed as long as this frequency is less than 1/t<sub>ACO1</sub>. - This specification assumes no expander logic is utilized, all data inputs and clock inputs are applied to dedicated inputs, and all state feedback is within a single LAB. - 26/ This parameter indicates the minimum time that the previous register output data is maintained on the output after an asynchronous register clock input applied to an external dedicated input pin. - 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. - 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used. - 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 Notification of change. Notification of change to DSCC-VA shall be required for any change that affects this drawing. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89468 | |-------------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET <b>10</b> | | Device<br>types | All | Device<br>types | All | |----------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | Case outlines | Y,Z | Case<br>outlines | Y,Z | | Terminal number 1/ | Terminal <br> symbol | Terminal number <u>1</u> / | Terminal<br>symbol | | 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 | I/CLK I VCC I/O | 35<br>36<br>37<br>38<br>39<br>40<br>41<br>42<br>43<br>44<br>45<br>46<br>47<br>48<br>49<br>50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59<br>60<br>61<br>62<br>63<br>64<br>65<br>66<br>67<br>68 | | $<sup>\</sup>underline{1}/$ Terminal numbers are referenced to the electrical pin one. FIGURE 2. Terminal connections. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89468 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 12 | #### Case outline X 3 7 1 2 4 5 6 8 9 10 11 I/O I/O 1 1 I/O I/O I/O I/O L I/O I/O I/O I/O GND I/O I/O I/O Κ I/O - $V_{CC}$ I/O I/O I/O I/O J I/O I/O I/O I/O Η I/O VCC **GND** I/O G I/O I/O I/O I/O F I/O **GND** VCC I/O Ε I/O I/O I/O I/O D I/O I/O С I/O I/O 1/ I/O I/O I/O I/O VCC I / CLK GND I/O I/O I/O I/O В I/O I/O I/O I/O ı I/O I/O Α ı 7 1 2 3 4 5 6 8 9 10 11 **BOTTOM VIEW** 1/ Reference mark FIGURE 2. <u>Terminal connections</u> - Continued. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 SIZE A SP62-89468 REVISION LEVEL C 13 | Truth table | | | | | | |-------------|---------|-------------|--|--|--| | Inpu | it pins | Output pins | | | | | CP/I | Ι | I/O | | | | | Х | X | Z | | | | # NOTES: - X = Don't care Z = High impedance FIGURE 3. Truth table (unprogrammed). Circuit A Output load Input pulses AC test conditions | Input pulse levels | GND to 3.0 V | |-------------------------------|--------------| | Input rise and fall levels | ≤ 5 ns | | Input timing reference levels | 1.5 V | | Output reference levels | 1.5 V | Circuit B Output load for $t_{\text{ER}}$ FIGURE 4. Output load circuit and test conditions. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89468 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 14 | # External asynchronous FIGURE 5. Switching waveforms - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89468 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 16 | - 3.9 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Processing EPLD's</u>. All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery. - 3.10.1 <u>Erasure of EPLD's</u>. When specified, devices shall be erased in accordance with the procedures and characteristics specified in 4.4. - 3.10.2 <u>Programmability of EPLD's</u>. When specified, devices shall be programmed to the specified pattern using the procedures and characteristics specified in 4.5. - 3.10.3 <u>Verification of erasure or programmed EPLD's</u>. When specified, devices shall be verified as either programmed (see 4.5 herein) to the specified pattern or erased (see 4.4 herein). As a minimum, verification shall consist of performing a functional test (subgroup 7) to verify that all bits are in the proper state. Any bit that does not verify to be in the proper state shall constitute a device failure, and shall be removed from the lot. - 3.11 <u>Endurance</u>. A reprogrammability test shall be completed as part of the vendor's reliability monitor. This reprogrammability test shall be done only for initial characterization and after any design or process changes which may affect the reprogrammability of the device. The methods and procedures may be vendor specific, but will guarantee the number of program/erase endurance cycles listed in section 1.3 herein. The vendor's procedure shall be under document control and shall be made available upon request. - 3.12 <u>Data retention</u>. A data retention stress test shall be completed as part of the vendor's reliability process. This test shall be done initially and after any design or process change which may affect data retention. The methods and procedures may be vendor specific, but will guarantee the number of years listed in section 1.3 herein. The vendors procedure shall be under document control and shall be made available upon request. Data retention capability shall be guaranteed over the full military temperature range. #### 4. VERIFICATION - 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply: - a. Prior to burn-in, the devices shall be programmed (see 4.7 herein) with a checkerboard pattern or equivalent (manufacturers at their option may employ an equivalent pattern provided it is a topologically true alternating bit pattern). The pattern shall be read before and after burn-in. Devices having bits not in the proper state after burn-in shall constitute a device failure and shall be included in the Percent Defective Allowable (PDA) calculation and shall be removed from the lot. The manufacturer as an option may use built-in test circuitry by testing the entire lot to verify programmability and AC performance without programming the user array. - b. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - c. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer. - 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply. - 4.3.1 Group A inspection. - a. Tests shall be as specified in table II herein. | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-89468 | |-------------------------------------------------------------------------------------------|------------------|---------------------|-----------------| | | | REVISION LEVEL<br>C | SHEET <b>17</b> | - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted. - c. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurement) shall be measured only for the initial test and after process or design changes which may affect capacitance. Sample size is fifteen devices with no failures and all input and output terminals tested. - d. See 4/ of table II. - e. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. Procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JEDEC standard number 17 may be used for reference. - f. Devices shall be tested for programmability and ac performance compliance to the requirements of Group A, subgroups 9, 10, and 11. Either of two techniques is acceptable: - (1) Testing all devices submitted for test using additional built-in test circuitry which allows the manufacturer to verify programmability and ac performance without programming the user array. If this is done, the resulting test patterns shall be verified on all devices during subgroups 9, 10, and 11, group A testing per the sampling plan specified in MIL-STD-883, method 5005. - (2) If such compliance cannot be tested on an unprogrammed device, all samples submitted for testing shall be programmed in accordance with 3.2.3.1 or 3.2.3.2 as applicable. After completion of all testing, the devices shall be erased and verified except devices submitted to groups C and D testing. TABLE II. Electrical test requirements. 1/ 2/ 3/ 4/ | MIL-STD-883 test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883, method<br>5005, table I) | |-----------------------------------------------------------------------|---------------------------------------------------------------------------| | Interim electrical parameters (method 5004) | 1 | | Final electrical test parameters (method 5004) for programmed devices | 1*, 2, 3, 7*, 8A, 8B, 9 | | Group A test requirements (method 5005) | 1,2,3,4**,7,<br>9, 10,11 | | Groups C and D end-point electrical parameters (method 5005) | 2, 3, 7, 8A, 8B | - 1/ \* indicates PDA applies to subgroups 1 and 7. - 2/ Any or all subgroups may be combined when using high-speed testers. - 3/ \*\* see 4.3.1c. - 4/ Subgroups 7, 8A, and 8B functional tests shall also verify that no cells are programmed for unprogrammed devices or that the altered item drawing pattern exists for programmed devices. # 4.3.2 Groups C and D inspections. a. End-point electrical parameters shall be as specified in table II herein. | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-89468 | |----------------------------------------------------------------------------------------|------------------|---------------------|------------| | | | REVISION LEVEL<br>C | SHEET 18 | - b. Steady-state life test conditions, method 1005 of MIL-STD-883. - (1) The devices selected for testing shall be programmed per 3.2.3.1 herein. After completion of testing, the devices shall be erased and verified (except devices submitted for group D testing). - (2) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - (3) T<sub>A</sub> = +125°C, minimum. - (4) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4 <u>Erasing procedure</u>. The recommended erasure procedure for the device is exposure to shortwave ultraviolet light which has a wavelength of 2537 angstroms. The integrated dose (i.e., UV intensity x exposure time) for erasure should be a minimum of twenty-five Ws/cm<sup>2</sup>. The erasure time with this dosage is approximately 35 minutes using an ultraviolet lamp with a 12000 uW/cm<sup>2</sup> power rating. The device should be placed within one inch of the lamp tubes during erasure. The maximum integrated dose the device can be exposed to without damage is 7258 Ws/cm<sup>2</sup> (1 week at 12000 uW/cm<sup>2</sup>). Exposure of the device to high intensity UV light for long periods may cause permanent damage. - 4.5 <u>Programming procedures</u>. The programming procedures shall be as specified by the device manufacturer and shall be made available upon request. - 5. PACKAGING - 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. - 6.4 Record of users. Military and industrial users shall inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544. - 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547. - 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-89468 | |----------------------------------------------------------------------------------------|------------------|---------------------|------------| | | | REVISION LEVEL<br>C | SHEET 19 | ## STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 07-03-23 Approved sources of supply for SMD 5962-89468 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at <a href="http://www.dscc.dla.mil/Programs/Smcr/">http://www.dscc.dla.mil/Programs/Smcr/</a>. | Standard<br>microcircuit<br>drawing PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar PIN <u>2</u> / | |----------------------------------------------------|-----------------------------------|--------------------------------------------------| | 5962-8946801XC | 0C7V7<br><u>3</u> /<br><u>3</u> / | CY7C342B-35RMB<br>CY7C342-35RMB<br>EPM5128GM883B | | 5962-8946801YA | 0C7V7<br><u>3</u> /<br><u>3</u> / | CY7C342B-35HMB<br>CY7C342-35HMB<br>EPM5128GM883B | | 5962-8946801ZA | <u>3</u> /<br><u>3</u> / | CY7C342B-35TMB<br>CY7C342-35TMB | | 5962-8946802XC | 0C7V7<br><u>3</u> / | CY7C342B-30RMB<br>CY7C342-30RMB | | 5962-8946802YA | 0C7V7<br><u>3</u> / | CY7C342B-30HMB<br>CY7C342-30HMB | | 5962-8946802ZA | <u>3</u> /<br><u>3</u> / | CY7C342B-30TMB<br>CY7C342-30TMB | | 5962-8946803XC | 0C7V7 | CY7C342B-25RMB | | 5962-8946803YA | 0C7V7 | CY7C342B-25HMB | | 5962-8946803ZA | <u>3</u> / | CY7C342B-25TMB | | 5962-8946804XC | 0C7V7 | CY7C342B-20RMB | | 5962-8946804YA | 0C7V7 | CY7C342B-20HMB | | 5962-8946804ZA | <u>3</u> / | CY7C342B-20TMB | | 5962-8946805XC | 0C7V7 | CY7C342B-15RMB | | 5962-8946805YA | 0C7V7 | CY7C342B-15HMB | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed, contact the Vendor to determine its availability. - 2/ Caution: Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. - 3/ Not available from an approved source. Vendor CAGEVendor namenumberand address 0C7V7 QP Semiconductor 2945 Oakmead Village Court Santa Clara, CA 95051 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.