

# MOS INTEGRATED CIRCUIT $\mu PD720102$

## **USB 2.0 HOST CONTROLLER**



The  $\mu$ PD720102 complies with the universal serial bus specification revision 2.0 and open host controller interface specification for full-/low-speed signaling and Intel's enhanced host controller interface specification for high-speed signaling and works up to 480 Mbps. The  $\mu$ PD720102 is integrated 2 host controller cores with PCI interface and USB 2.0 transceivers into a single chip.

Detailed function descriptions are provided in the following user's manual. Be sure to read the manual before designing.  $\mu$ PD720102 User's Manual: S17999E

#### **FEATURES**

- Compliant with universal serial bus specification revision 2.0 (data rate: 1.5/12/480 Mbps)
- · Compliant with open host controller interface specification for USB release 1.0a
- Compliant with enhanced host controller interface specification for USB revision 1.0
- PCI multi-function device consists of one OHCI host controller core for full-/low-speed signaling and one EHCI host controller core for high-speed signaling
- Root hub with 3 (Max.) downstream facing ports which are shared by OHCI and EHCI host controller cores
- All downstream facing ports can handle high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) transaction
- Supports hyper-speed transfer mode using HSMODE signal
- 32-bit 33 MHz host interface compliant with PCI specification revision 2.2
- · Supports PCI mobile design guide version 1.1
- Supports PCI-bus power management interface specification revision 1.1
- PCI bus bus-master access
- · Supports 3.3 V PCI
- System clock is generated by 30 MHz crystal or 48 MHz clock input
- Operational registers direct-mapped to PCI memory space
- 3.3 V single power supply, 1.5 V internal operating voltage from on chip regulator
- On chip Rs and Rpd resistors for USB signals

#### ORDERING INFORMATION

| Part Number       | Package                                            | Remark            |
|-------------------|----------------------------------------------------|-------------------|
| μPD720102GC-YEB-A | 120-pin plastic TQFP (fine pitch) (14 $\times$ 14) | Lead-free product |
| μPD720102F1-CA7-A | 121-pin plastic FBGA (8 $\times$ 8)                | Lead-free product |

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.

Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.

<R>

## **BLOCK DIAGRAM**



 $\mu$ PD720102



PCI Bus Interface : handles 32-bit 33 MHz PCI bus master and target function which comply with PCI

specification revision 2.2. The number of enabled ports is set by bit in configuration

space.

Arbiter : arbitrates among two OHCI host controller cores and one EHCI host controller core.

OHCI Host Controller : handles full- (12 Mbps)/low-speed (1.5 Mbps) signaling.

EHCI Host Controller : handles high- (480 Mbps) signaling.

Root Hub : handles USB hub function in host controller and controls connection (routing) between

host controller core and port.

PHY : consists of high-speed transceiver, full-/low-speed transceiver, serializer, deserializer,

etc.

INTAO : is the PCI interrupt signal for OHCI Host Controller.

SMI0 : is the interrupt signal which is specified by open host controller interface specification

for USB release 1.0a and enhanced host controller interface specification revision 1.0. The SMI signal of each OHCI host controller and EHCI host controller appears at this

signal.

PME0 : is the interrupt signal which is specified by PCI-bus power management interface

specification revision 1.1. Wakeup signal of each host controller core appears at this

signal.



#### PIN CONFIGURATION

• 120-pin plastic TQFP (fine pitch) (14  $\times$  14)  $\mu$ PD720102GC-YEB-A

#### **Top View**





#### **Pin Name**

• 120-pin plastic TQFP (fine pitch) (14  $\times$  14)

 $\mu$ PD720102GC-YEB-A

| Pin No. | Pin Name          | Pin No. | Pin Name        | Pin No. | Pin Name          | Pin No. | Pin Name           |
|---------|-------------------|---------|-----------------|---------|-------------------|---------|--------------------|
| 1       | PPON1             | 31      | Vss             | 61      | V <sub>DD15</sub> | 91      | CLKSEL             |
| 2       | OCI20             | 32      | AD23            | 62      | AD12              | 92      | HSMODE             |
| 3       | Vss               | 33      | AD22            | 63      | AD11              | 93      | TESTEN             |
| 4       | PPON2             | 34      | AD21            | 64      | AD10              | 94      | AVss(R)            |
| 5       | OCI30             | 35      | AD20            | 65      | V <sub>DD</sub>   | 95      | RREF               |
| 6       | PPON3             | 36      | AD19            | 66      | AD9               | 96      | AV <sub>DD33</sub> |
| 7       | V <sub>DD</sub>   | 37      | V <sub>DD</sub> | 67      | AD8               | 97      | AV <sub>DD15</sub> |
| 8       | VCCRST0           | 38      | AD18            | 68      | CBE00             | 98      | AVss               |
| 9       | PME0              | 39      | Vss             | 69      | N.C.              | 99      | Vss                |
| 10      | N.C.              | 40      | AD17            | 70      | AD7               | 100     | V <sub>DD15</sub>  |
| 11      | PCLK              | 41      | AD16            | 71      | Vss               | 101     | DM1                |
| 12      | Vss               | 42      | CBE20           | 72      | AD6               | 102     | DP1                |
| 13      | VBBRST0           | 43      | FRAME0          | 73      | AD5               | 103     | Vss                |
| 14      | INTA0             | 44      | IRDY0           | 74      | AD4               | 104     | Vss                |
| 15      | GNT0              | 45      | Vss             | 75      | V <sub>DD</sub>   | 105     | DM2                |
| 16      | REQ0              | 46      | N.C.            | 76      | AD3               | 106     | DP2                |
| 17      | AD31              | 47      | TRDY0           | 77      | AD2               | 107     | V <sub>DD</sub>    |
| 18      | V <sub>DD</sub>   | 48      | V <sub>DD</sub> | 78      | AD1               | 108     | VDD                |
| 19      | AD30              | 49      | DEVSEL0         | 79      | AD0               | 109     | DM3                |
| 20      | AD29              | 50      | STOP0           | 80      | Vss               | 110     | DP3                |
| 21      | Vss               | 51      | PERR0           | 81      | XT1/SCLK          | 111     | Vss                |
| 22      | AD28              | 52      | SERR0           | 82      | N.C.              | 112     | V <sub>DD</sub>    |
| 23      | AD27              | 53      | PAR             | 83      | XT2               | 113     | N.C.               |
| 24      | AD26              | 54      | Vss             | 84      | V <sub>DD</sub>   | 114     | Vss                |
| 25      | AD25              | 55      | CBE10           | 85      | CRUN0             | 115     | VDD15OUT           |
| 26      | AD24              | 56      | AD15            | 86      | SMI0              | 116     | V <sub>DD</sub>    |
| 27      | V <sub>DD</sub>   | 57      | V <sub>DD</sub> | 87      | Vss               | 117     | V <sub>DD</sub>    |
| 28      | CBE30             | 58      | AD14            | 88      | SRCLK             | 118     | TEST4              |
| 29      | IDSEL             | 59      | AD13            | 89      | SRMOD             | 119     | TEST3              |
| 30      | V <sub>DD15</sub> | 60      | Vss             | 90      | SRDTA             | 120     | OCI10              |

 $\textbf{Remark} \quad \text{AVss(R) should be used to connect RREF through 1 \% precision reference resistor of 1.6 k}\Omega.$ 

Data Sheet S17998EJ4V0DS



## <R> PIN CONFIGURATION

• 121-pin plastic FBGA (8  $\times$  8)

 $\mu$  PD720102F1-CA7-A

#### **Bottom View**

| 21 | 22 | 23 | 24  | 25  | 26  | 27  | 28  | 29 | 30 | 31 | 11 |
|----|----|----|-----|-----|-----|-----|-----|----|----|----|----|
| 20 | 57 | 58 | 59  | 60  | 61  | 62  | 63  | 64 | 65 | 32 | 10 |
| 19 | 56 | 85 | 86  | 87  | 88  | 89  | 90  | 91 | 66 | 33 | 9  |
| 18 | 55 | 84 | 105 | 106 | 107 | 108 | 109 | 92 | 67 | 34 | 8  |
| 17 | 54 | 83 | 104 | 117 | 118 | 119 | 110 | 93 | 68 | 35 | 7  |
| 16 | 53 | 82 | 103 | 116 | 121 | 120 | 111 | 94 | 69 | 36 | 6  |
| 15 | 52 | 81 | 102 | 115 | 114 | 113 | 112 | 95 | 70 | 37 | 5  |
| 14 | 51 | 80 | 101 | 100 | 99  | 98  | 97  | 96 | 71 | 38 | 4  |
| 13 | 50 | 79 | 78  | 77  | 76  | 75  | 74  | 73 | 72 | 39 | 3  |
| 12 | 49 | 48 | 47  | 46  | 45  | 44  | 43  | 42 | 41 | 40 | 2  |
| 11 | 10 | 9  | 8   | 7   | 6   | 5   | 4   | 3  | 2  | 1  | 1  |
| L  | K  | J  | Н   | G   | F   | E   | D   | С  | В  | Α  | 1  |



## <R> Pin name

## • 121-pin plastic FBGA (8 $\times$ 8)

μ PD720102F1-CA7-A

| Pin No. | Pin Name | Pin No. | Pin Name          | Pin No. | Pin Name           | Pin No. | Pin Name          |
|---------|----------|---------|-------------------|---------|--------------------|---------|-------------------|
| 1       | DP3      | 32      | RREF              | 63      | Vss                | 94      | V <sub>DD</sub>   |
| 2       | PPON1    | 33      | V <sub>DD15</sub> | 64      | SMI0               | 95      | VDD15OUT          |
| 3       | OCI30    | 34      | DM1               | 65      | AVss(R)            | 96      | TEST3             |
| 4       | VCCRST0  | 35      | DP1               | 66      | AV <sub>DD33</sub> | 97      | V <sub>DD</sub>   |
| 5       | PCLK     | 36      | Vss               | 67      | Vss                | 98      | V <sub>DD</sub>   |
| 6       | GNT0     | 37      | DM2               | 68      | Vss                | 99      | V <sub>DD</sub>   |
| 7       | AD30     | 38      | DP2               | 69      | Vss                | 100     | V <sub>DD</sub>   |
| 8       | AD28     | 39      | V <sub>DD</sub>   | 70      | Vss                | 101     | V <sub>DD15</sub> |
| 9       | AD25     | 40      | DM3               | 71      | Vss                | 102     | V <sub>DD15</sub> |
| 10      | CBE30    | 41      | TEST4             | 72      | Vss                | 103     | Vss               |
| 11      | Vss      | 42      | OCI20             | 73      | OCI10              | 104     | Vss               |
| 12      | AD23     | 43      | PPON3             | 74      | PPON2              | 105     | V <sub>DD15</sub> |
| 13      | AD21     | 44      | PME0              | 75      | VBBRST0            | 106     | V <sub>DD15</sub> |
| 14      | AD18     | 45      | INTA0             | 76      | AD31               | 107     | Vss               |
| 15      | CBE20    | 46      | REQ0              | 77      | AD27               | 108     | Vss               |
| 16      | TRDY0    | 47      | AD29              | 78      | IDSEL              | 109     | Vss               |
| 17      | STOP0    | 48      | AD26              | 79      | Vss                | 110     | AVss              |
| 18      | PAR      | 49      | AD24              | 80      | AD19               | 111     | V <sub>DD</sub>   |
| 19      | AD14     | 50      | AD22              | 81      | AD16               | 112     | V <sub>DD</sub>   |
| 20      | Vss      | 51      | AD20              | 82      | IRDY0              | 113     | V <sub>DD</sub>   |
| 21      | AD12     | 52      | AD17              | 83      | SERR0              | 114     | Vss               |
| 22      | AD11     | 53      | FRAME0            | 84      | CBE10              | 115     | Vss               |
| 23      | CBE00    | 54      | DEVSEL0           | 85      | AD9                | 116     | V <sub>DD</sub>   |
| 24      | AD6      | 55      | PERR0             | 86      | AD8                | 117     | V <sub>DD</sub>   |
| 25      | AD3      | 56      | AD15              | 87      | AD4                | 118     | V <sub>DD</sub>   |
| 26      | AD1      | 57      | AD13              | 88      | AD0                | 119     | V <sub>DD</sub>   |
| 27      | XT1/SCLK | 58      | AD10              | 89      | CRUN0              | 120     | V <sub>DD</sub>   |
| 28      | XT2      | 59      | AD7               | 90      | SCLK               | 121     | V <sub>DD</sub>   |
| 29      | SRMOD    | 60      | AD5               | 91      | SRDTA              |         |                   |
| 30      | HSMODE   | 61      | AD2               | 92      | CLKSEL             |         |                   |
| 31      | TESTEN   | 62      | Vss               | 93      | AVDD15             |         |                   |

**Remark** AVss(R) should be used to connect RREF through 1 % precision reference resistor of 1.6 k $\Omega$ .

Data Sheet S17998EJ4V0DS



## 1. PIN INFORMATION

(1/2)

| Pin Name I/O  |               | Buffer Type                         | Active | Function (1/2                           |
|---------------|---------------|-------------------------------------|--------|-----------------------------------------|
|               | Normal (Test) |                                     | Level  |                                         |
| AD (31:0)     | I/O           | 3.3 V PCI I/O with OR input         |        | PCI "AD [31:0]" signal                  |
| CBE (3:0)0    | I/O           | 3.3 V PCI I/O with OR input         |        | PCI "C/BE [3:0]" signal                 |
| PAR           | I/O           | 3.3 V PCI I/O with OR input         |        | PCI "PAR" signal                        |
| FRAME0        | I/O           | 3.3 V PCI I/O with OR input         | Low    | PCI "FRAME#" signal                     |
| IRDY0         | I/O           | 3.3 V PCI I/O with OR input         | Low    | PCI "IRDY#" signal                      |
| TRDY0         | I/O           | 3.3 V PCI I/O with OR input         | Low    | PCI "TRDY#" signal                      |
| STOP0         | I/O           | 3.3 V PCI I/O with OR input         | Low    | PCI "STOP#" signal                      |
| IDSEL         | I             | 3.3 V PCI input with OR input       | High   | PCI "IDSEL" signal                      |
| DEVSEL0       | I/O           | 3.3 V PCI I/O with OR input         | Low    | PCI "DEVSEL#" signal                    |
| REQ0          | O (I/O)       | 3.3 V PCI I/O with OR input         | Low    | PCI "REQ#" signal                       |
| GNT0          | I             | 3.3 V PCI input with OR input       | Low    | PCI "GNT#" signal                       |
| PERR0         | I/O           | 3.3 V PCI I/O with OR input         | Low    | PCI "PERR#" signal                      |
| SERR0         | O (I/O)       | 3.3 V PCI I/O with OR input Note 1  | Low    | PCI "SERR#" signal                      |
| INTA0         | O (I/O)       | 3.3 V PCI I/O with OR input Note 1  | Low    | PCI "INTA#" signal                      |
| PCLK          | I             | 3.3 V PCI input with OR input       |        | PCI "CLK" signal                        |
| VBBRST0       | I             | 3.3 V schmitt input                 | Low    | PCI "RST#" signal                       |
| CRUN0         | I/O           | 3.3 V PCI I/O with OR input         | Low    | PCI "CLKRUN#" signal                    |
| PME0          | 0             | N-ch open drain buffer              | Low    | PCI "PME#" signal                       |
| VCCRST0       | I             | 3.3 V schmitt input                 | Low    | PCI "RST#" signal for D3cold support    |
| SMI0          | O (I/O)       | 3.3 V I/O buffer                    | Low    | System management interrupt output      |
| XT1/SCLK      | I             | OSC block                           |        | System clock input or oscillator in     |
| XT2           | 0             | OSC block                           |        | Oscillator out                          |
| CLKSEL        | I             | 3.3 V Input                         |        | Input clock frequency select signal     |
| HSMODE        | I             | 3.3 V Input                         | High   | Hyper-Speed transfer mode enable signal |
| SRCLK         | O (I/O)       | 3.3 V I/O buffer                    |        | Serial ROM clock out                    |
| SRDTA         | I/O           | 3.3 V I/O buffer                    |        | Serial ROM data                         |
| SRMOD         | I             | 3.3 V Input with pull down resistor | High   | Serial ROM input enable                 |
| TESTEN Note 2 | I             | 3.3 V Input with pull down resistor | High   | Test enable pin                         |
| TEST3 Note 2  | I             | 3.3 V Input with pull down resistor | High   | Test control                            |
| TEST4 Note 2  | I             | 3.3 V Input with pull down resistor | High   | Test control                            |

Notes 1. These signals become N-ch open drain buffers in normal operation.

2. These pins must be open on board.

(2/2)

| Pin Name           | I/O<br>Normal (Test) | Buffer Type                    | Active<br>Level | Function                                     |
|--------------------|----------------------|--------------------------------|-----------------|----------------------------------------------|
| OCI (3:1)0         | I (I/O)              | 3.3 V I/O buffer with OR input | Low             | USB port's overcurrent status input          |
| PPON (3:1)         | O (I/O)              | 3.3 V I/O buffer               | High            | USB port's power supply control output       |
| DP (3:1)           | I/O                  | USB high speed D+ I/O          |                 | USB high speed D+ signal                     |
| DM (3:1)           | I/O                  | USB high speed D- I/O          |                 | USB high speed D- signal                     |
| RREF               | А                    | Analog                         |                 | Reference resistor                           |
| VDD15OUT           | 0                    | Internal regulator output      |                 | 1.5 V voltage output from internal regulator |
| V <sub>DD15</sub>  |                      |                                |                 | 1.5 V V <sub>DD</sub> from VDD15OUT          |
| V <sub>DD</sub>    |                      |                                |                 | 3.3 V V <sub>DD</sub>                        |
| AV <sub>DD15</sub> |                      |                                |                 | 1.5 V V <sub>DD</sub> for analog circuit     |
| AV <sub>DD33</sub> |                      |                                |                 | 3.3 V V <sub>DD</sub> for analog circuit     |
| Vss                |                      |                                |                 | Vss                                          |
| AVss               |                      |                                |                 | Vss for analog circuit                       |
| AVss(R)            |                      |                                |                 | Vss for RREF circuit                         |
| N.C.               |                      |                                |                 | No connection                                |

**Remark** The signal marked as "(I/O)" in the above table operates as I/O signals during testing. However, they do not need to be considered in normal use.



#### 2. HOW TO CONNECT TO EXTERNAL ELEMENTS

## 2.1 Handling Unused Pins

To realize less than 3 ports host controller implementation, appropriate value shall be set to Port No field in EXT1 register. And unused pins shall be connected as shown below.

**Table 2-1. Unused Pin Connection** 

| Pin   | Direction | Connection Method    |
|-------|-----------|----------------------|
| DPx   | I/O       | No connection (Open) |
| DMx   | I/O       | No connection (Open) |
| OCIx  | I         | "H" clamp            |
| PPONx | 0         | No connection (Open) |

# 2.2 USB Port Connection

Figure 2–1. USB Downstream Port Connection





## 2.3 Internal Regulator Circuit Connection

Figure 2–2. Internal Regulator Circuit Connection



Caution VDD15OUT must be routed to only  $V_{DD15}$  (and  $AV_{DD15}$ ). In case that VDD15OUT is also used for power supply of other ICs, this may cause unstable operation of the  $\mu$ PD720102.

**Remark** V<sub>DD15</sub> is powered by VDD15OUT from internal regulator. It is not necessary to use external regulator for V<sub>DD15</sub>.

#### 2.4 Analog Circuit Connection

Figure 2-3. Analog Circuit Connection



Remark The board layout should minimize the total path length from RREF through the resistor to AVss(R) and path length to AVss (analog ground). AVss must be stable.



## 2.5 Crystal Connection

Figure 2-4. Crystal Connection



The following crystals are evaluated on our reference design board. Table 2-2 shows the external parameters.

**Table 2-2. External Parameters** 

| Vender     | Crystal          | R     | C1    | C2    |
|------------|------------------|-------|-------|-------|
| KDS Note 1 | AT-49 30.000 MHz | 100 Ω | 12 pF | 12 pF |
| NDK Note 2 | AT-41 30.000 MHz | 470 Ω | 10 pF | 10 pF |

Notes 1. DAISHINKU CORP.

2. NIHON DEMPA KOGYO CO., LTD.

In using these crystals, contact KDS or NDK to get the specification on external components to be used in conjunction with the crystal.

KDS's home page: http://www.kds.info/english.html NDK's home page: http://www.ndk.com/



#### 2.6 External Serial ROM Connection

Figure 2–5. External Serial ROM Connection



The following serial ROM is used on our reference design board.

**Table 2-3. External Parameters** 

| Vender            | Product name      | Size      |
|-------------------|-------------------|-----------|
| Atmel Corporation | AT24C01A-10SC-2.7 | 128 bytes |

SRMOD/SRCLK/SRDTA can be opened, when serial ROM is not necessary on board.

#### 3. ELECTRICAL SPECIFICATIONS

#### 3.1 Buffer List

• 3.3 V input buffer

CLKSEL, HSMODE

• 3.3 V input buffer with pull down resistor

SRMOD, TESTEN, TEST3, TEST4

• 3.3 V input schmitt buffer

VBBRST0, VCCRST0

• 3.3 V IoL = 9 mA bi-directional buffer

SMIO, PPON(3:1), SRCLK, SRDTA

• 3.3 V IoL = 9 mA bi-directional buffer with enable (OR type)

OCI(3:1)0

• 3.3 V PCI input buffer with enable (OR type)

IDSEL, GNT0, PCLK

• 3.3 V PCI bi-directional buffer with enable (OR type)

AD(31:0), CBE(3:0)0, PAR, FRAME0, IRDY0, TRDY0, STOP0, DEVSEL0, REQ0, PERR0, SERR0, INTA0, CRUN0

N-ch open drain buffer

PME0

• 3.3 V oscillator interface

XT1/SCLK, XT2

• USB interface, analog signal

DP(3:1), DM(3:1), RREF



# 3.2 Terminology

## **Terms Used in Absolute Maximum Ratings**

| Parameter                     | Symbol                           | Meaning                                                                                                                                                  |
|-------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power supply voltage          | VDD, VDD15,<br>AVDD33,<br>AVDD15 | Indicates the voltage range within which damage or reduced reliability will not result when power is applied to a $V_{\text{DD}}$ pin.                   |
| Input voltage                 | Vı                               | Indicates voltage range within which damage or reduced reliability will not result when power is applied to an input pin.                                |
| Output voltage                | Vo                               | Indicates voltage range within which damage or reduced reliability will not result when power is applied to an output pin.                               |
| Output current                | lo                               | Indicates absolute tolerance values for DC current to prevent damage or reduced reliability when current flows out of or into output pin.                |
| Operating ambient temperature | Та                               | Indicates the ambient temperature range for normal logic operations.                                                                                     |
| Storage temperature           | T <sub>stg</sub>                 | Indicates the element temperature range within which damage or reduced reliability will not result while no voltage or current is applied to the device. |

## **Terms Used in Recommended Operating Range**

| Parameter                | Symbol      | Meaning                                                                                                                                                                |
|--------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power supply voltage     | VDD, AVDD33 | Indicates the voltage range for normal logic operations occur when $V_{\rm SS}$ = 0 V.                                                                                 |
| High-level input voltage | Vін         | Indicates the voltage, which is applied to the input pins of the device, is the voltage indicates that the high level states for normal operation of the input buffer. |
|                          |             | * If a voltage that is equal to or greater than the "Min." value is applied, the input voltage is guaranteed as high level voltage.                                    |
| Low-level input voltage  | VIL         | Indicates the voltage, which is applied to the input pins of the device, is the voltage indicates that the low level states for normal operation of the input buffer.  |
|                          |             | * If a voltage that is equal to or lesser than the "Max." value is applied, the input voltage is guaranteed as low level voltage.                                      |
| Hysteresis voltage       | Vн          | Indicates the differential between the positive and the negative trigger voltage.                                                                                      |
| Input rise time          | tri         | Indicates allowable input rise time to input signal transition time from 0.1 x $V_{\text{DD}}$ to 0.9 x $V_{\text{DD}}$ .                                              |
| Input fall time          | <b>t</b> fi | Indicates allowable input fall time to input signal transition time from 0.9 x $V_{\text{DD}}$ to 0.1 x $V_{\text{DD}}$ .                                              |

Data Sheet S17998EJ4V0DS



## **Terms Used in DC Characteristics**

| Parameter                        | Symbol | Meaning                                                                                                                                              |
|----------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Off-state output leakage current | loz    | Indicates the current that flows from the power supply pins when the rated power supply voltage is applied when a 3-state output has high impedance. |
| Input leakage current            | lı     | Indicates the current that flows when the input voltage is supplied to the input pin.                                                                |
| Low-level output current         | loL    | Indicates the current that flows to the output pins when the rated low-level output voltage is being applied.                                        |
| High-level output current        | Іон    | Indicates the current that flows from the output pins when the rated high-level output voltage is being applied.                                     |



## 3.3 Electrical Specifications

## **Absolute Maximum Ratings**

| Parameter                     | Symbol           | Condition                                | Rating       | Unit |
|-------------------------------|------------------|------------------------------------------|--------------|------|
| Power supply voltage          | VDD, AVDD33      |                                          | -0.5 to +4.6 | V    |
|                               | VDD15, AVDD15    |                                          | -0.5 to +2.0 | V    |
| Input voltage, 3.3 V buffer   | Vı               | V <sub>I</sub> < V <sub>DD</sub> + 0.5 V | -0.5 to +4.6 | ٧    |
| Output voltage, 3.3 V buffer  | Vo               | Vo < Vdd + 0.5 V                         | -0.5 to +4.6 | V    |
| Output current                | lo               | 3.3 V buffer (IoL = 9 mA)                | 29           | mA   |
|                               |                  | PCI buffer                               | 58           | mA   |
| Operating ambient temperature | Та               |                                          | −20 to +70   | °C   |
| Storage temperature           | T <sub>stg</sub> |                                          | -40 to +125  | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameters. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

The ratings and conditions indicated for DC characteristics and AC characteristics represent the quality assurance range during normal operation.

## **Recommended Operating Ranges**

| Parameter                      | Symbol      | Condition        | Min.  | Тур. | Max.            | Unit |
|--------------------------------|-------------|------------------|-------|------|-----------------|------|
| Operating voltage              | VDD, AVDD33 |                  | 3.135 | 3.3  | 3.465           | V    |
| High-level input voltage       | VIH         |                  |       |      |                 |      |
| 3.3 V high-level input voltage |             | VBBRST0, VCCRST0 | 2.4   |      | V <sub>DD</sub> | V    |
|                                |             | Other input pins | 2.0   |      | V <sub>DD</sub> | V    |
| Low-level input voltage        | VIL         |                  |       |      |                 |      |
| 3.3 V low-level input voltage  |             | VBBRST0, VCCRST0 | 0     |      | 0.6             | V    |
|                                |             | Other input pins | 0     |      | 0.8             | V    |
| Hysteresis voltage             | VH          |                  |       |      |                 |      |
| 3.3 V hysteresis voltage       |             |                  | 0.3   |      | 1.5             | V    |
| Input rise time                | tri         |                  |       |      |                 |      |
| Normal buffer                  |             |                  | 0     |      | 200             | ns   |
| Schmitt buffer                 |             |                  | 0     |      | 10              | ms   |
| Input fall time                | tfi         |                  |       |      |                 |      |
| Normal buffer                  |             |                  | 0     |      | 200             | ns   |
| Schmitt buffer                 |             |                  | 0     |      | 10              | ms   |



# DC Characteristics (V<sub>DD</sub> = 3.135 to 3.465 V, T<sub>A</sub> = -20 to +70°C)

# Control pin block

| Parameter                              | Symbol | Condition        | Min. | Max. | Unit |
|----------------------------------------|--------|------------------|------|------|------|
| Off-state output current               | loz    | Vo = VDD or Vss  |      | ±10  | μΑ   |
| Low-level output current               | loL    |                  |      |      |      |
| 3.3 V low-level output current (9 mA)  |        | Vol = 0.4 V      | 9.0  |      | mA   |
| High-level output current              | Іон    |                  |      |      |      |
| 3.3 V high-level output current (9 mA) |        | Vон = 2.4 V      | -9.0 |      | mA   |
| Input leakage current                  | lı     |                  |      |      |      |
| 3.3 V buffer                           |        | VI = VDD or Vss  |      | ±10  | μΑ   |
| 3.3 V buffer with pull down resistor   |        | $V_{I} = V_{DD}$ |      | 175  | μΑ   |

## PCI interface block

| Parameter                 | Symbol | Condition                       | Min.               | Max.                 | Unit |
|---------------------------|--------|---------------------------------|--------------------|----------------------|------|
| High-level input voltage  | ViH    |                                 | 0.5V <sub>DD</sub> | V <sub>DD</sub> +0.5 | V    |
| Low-level input voltage   | VIL    |                                 | -0.5               | 0.3V <sub>DD</sub>   | V    |
| Low-level output current  | loг    | Vol = 0.1Vdd                    | 1.5                |                      | mA   |
| High-level output current | Іон    | VoH = 0.9VDD                    | -0.5               |                      | mA   |
| Input leakage current     | lit    | 0 < VIN < VDD                   |                    | ±10                  | μΑ   |
| PME0 leakage current      | loff   | Vo < 3.6 V                      |                    | 1                    | μΑ   |
|                           |        | V <sub>DD</sub> off or floating |                    |                      |      |



## **USB** interface block

| Parameter                                                       | Symbol     | Conditions              | Min. | Max. | Unit |
|-----------------------------------------------------------------|------------|-------------------------|------|------|------|
| Output pin impedance                                            | ZHSDRV     |                         | 40.5 | 49.5 | Ω    |
| Input Levels for Low-/full-speed:                               |            |                         |      |      |      |
| High-level input voltage (drive)                                | VIH        |                         | 2.0  |      | V    |
| High-level input voltage (floating)                             | VIHZ       |                         | 2.7  | 3.6  | V    |
| Low-level input voltage                                         | VIL        |                         |      | 0.8  | V    |
| Differential input sensitivity                                  | VDI        | (D+) – (D–)             | 0.2  |      | V    |
| Differential common mode range                                  | Vсм        | Includes VDI range      | 0.8  | 2.5  | V    |
| Output Levels for Low-/full-speed:                              |            |                         |      |      |      |
| High-level output voltage                                       | Vон        | R∟ of 14.25 kΩ to GND   | 2.8  | 3.6  | V    |
| Low-level output voltage                                        | Vol        | R∟ of 1.425 kΩ to 3.6 V | 0.0  | 0.3  | V    |
| SE1                                                             | Vose1      |                         | 0.8  |      | V    |
| Output signal crossover point voltage                           | Vcrs       |                         | 1.3  | 2.0  | V    |
| Input Levels for High-speed:                                    |            |                         |      |      |      |
| High-speed squelch detection threshold (differential signal)    | VHSSQ      |                         | 100  | 150  | mV   |
| High-speed disconnect detection threshold (differential signal) | VHSDSC     |                         | 525  | 625  | mV   |
| High-speed data signaling common mode voltage range             | VHSCM      |                         | -50  | +500 | mV   |
| High-speed differential input signaling level                   | See Figure | e 3–2.                  | •    |      |      |
| Output Levels for High-speed:                                   |            |                         |      |      |      |
| High-speed idle state                                           | VHSOI      |                         | -10  | +10  | mV   |
| High-speed data signaling high                                  | Vнsон      |                         | 360  | 440  | mV   |
| High-speed data signaling low                                   | VHSOL      |                         | -10  | +10  | mV   |
| Chirp J level (differential signal)                             | Vchirpj    |                         | 700  | 1100 | mV   |
| Chirp K level (differential signal)                             | VCHIRPK    |                         | -900 | -500 | mV   |

Figure 3-1. Differential Input Sensitivity Range for Low-/full-speed



Figure 3-2. Receiver Sensitivity for Transceiver at DP/DM



Figure 3-3. Receiver Measurement Fixtures



21



#### **Power consumption**

| Parameter            | Symbol             | Condition                                                                                                                                               |       | 0 MHz<br>stal |       | 8 MHz<br>llator | Unit |
|----------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------|-------|-----------------|------|
|                      |                    |                                                                                                                                                         | Тур.  | Max.          | Тур.  | Max.            |      |
| Power<br>Consumption | Pwdo-o             | Device state = D0, All the ports does not connect to any function, and each OHCI controller is under USB suspend and EHCI controller is stopped. Note 1 | 11.0  | 16.0          | 3.0   | 7.0             | mA   |
|                      | PwD0-1             | The power consumption under the state without suspend. Device state = D0, The number of active ports is 1.                                              |       |               |       |                 |      |
|                      |                    | Full- or low-speed device is on the port.                                                                                                               | 15.6  | 22.6          | 7.7   | 13.5            | mA   |
|                      |                    | High-speed device is on the port.                                                                                                                       | 60.3  | 70.8          | 60.7  | 71.3            | mA   |
|                      | P <sub>WD0-2</sub> | The power consumption under the state without suspend.  Device state = D0, The number of active ports is 2.                                             |       |               |       |                 |      |
|                      |                    | Full- or low-speed devices are on the port.                                                                                                             | 17.4  | 31.6          | 9.5   | 22.4            | mA   |
|                      |                    | High-speed devices are on the port.                                                                                                                     | 96.1  | 111.8         | 96.6  | 112.4           | mA   |
|                      | PwD0-3             | The power consumption under the state without suspend.  Device state = D0, The number of active ports is 3.                                             |       |               |       |                 |      |
|                      |                    | Full- or low-speed devices are on the port.                                                                                                             | 18.8  | 40.0          | 10.8  | 31.5            | mA   |
|                      |                    | High-speed devices are on the port.                                                                                                                     | 130.7 | 151.8         | 131.2 | 152.2           | mA   |
|                      | Pwdo_c             | The power consumption under suspend state during PCI clock is stopped by CRUN0. Device state = D0.                                                      | 11.0  | 16.0          | 3.0   | 7.0             | mA   |
|                      | P <sub>WD1</sub>   | Device state = D1, Analog PLL output is stopped. Note 3                                                                                                 | 2.1   | 5.9           | 3.0   | 7.0             | mA   |
|                      | P <sub>WD2</sub>   | Device state = D2, Analog PLL output is stopped. Note 3                                                                                                 | 2.1   | 5.9           | 3.0   | 7.0             | mA   |
|                      | Рwdзн              | Device state = D3 <sub>hot</sub> , VCCRST0 = High, Analog PLL output is stopped. Note 3                                                                 | 2.1   | 5.9           | 3.0   | 7.0             | mA   |
|                      | Pwd3c              | Device state = D3cold, VCCRST0 = Low. Note 4                                                                                                            | 0.03  | 3.0           | 1.38  | 5.2             | mA   |

**Notes 1.** When any device is not connected to all the ports of HC, the power consumption for HC does not depend on the number of active ports.

- 2. The number of active ports is set by the value of Port No Field in PCI configuration space EXT register.
- 3. This is the case when PCI bus state is B0.
- 4. This is the case when PCI bus state is B3.

**Remark** These are estimated value on Windows™ XP environment.

#### Pin capacitance

| Parameter                       | Symbol | Condition                                    | Min. | Max. | Unit |
|---------------------------------|--------|----------------------------------------------|------|------|------|
| Input capacitance               | Cı     | V <sub>DD</sub> = 0 V, T <sub>A</sub> = 25°C |      | 8    | pF   |
| Output capacitance              | Co     | fc = 1 MHz                                   |      | 8    | pF   |
| I/O capacitance                 | Сю     | Unmeasured pins returned to 0 V              |      | 8    | pF   |
| PCI input pin capacitance       | Cin    |                                              |      | 8    | pF   |
| PCI clock input pin capacitance | Cclk   |                                              |      | 8    | pF   |
| PCI IDSEL input pin capacitance | CIDSEL |                                              |      | 8    | pF   |



#### AC Characteristics ( $V_{DD} = 3.135 \text{ to } 3.465 \text{ V}, T_A = -20 \text{ to } +70^{\circ}\text{C}$ )

## System clock ratings

| Parameter        | Symbol | Condition        | Min. | Тур. | Max. | Unit |
|------------------|--------|------------------|------|------|------|------|
| Clock frequency  | fclk   | Crystal          | -500 | 30   | +500 | MHz  |
|                  |        |                  | ppm  |      | ppm  |      |
|                  |        | Oscillator block | -500 | 48   | +500 | MHz  |
|                  |        |                  | ppm  |      | ppm  |      |
| Clock duty cycle | touty  |                  | 40   | 50   | 60   | %    |

**Remarks 1.** Recommended accuracy of clock frequency is  $\pm$  100 ppm.

2. Required accuracy of crystal or oscillator block is including initial frequency accuracy, the spread of crystal capacitor loading, supply voltage, temperature, and aging, etc.

#### PCI interface block

Parameter Symbol Condition Min. Max. Unit <R> PCI clock cycle time 30 33 tcyc PCI clock pulse, high-level width 11 thigh ns PCI clock pulse, low-level width tlow 11 ns Scr PCI clock, rise slew rate  $0.2V_{DD}$  to  $0.6V_{DD}$ 1 4 V/ns PCI clock, fall slew rate Scf 0.2Vpp to 0.6Vpp 1 V/ns PCI reset active time (vs. power supply stability)  $t_{\sf rst}$ 1 ms PCI reset active time (vs. CLK start) trst-clk 100 Output float delay time (vs. RST0↓) 40 trst-off ns PCI reset rise slew rate  $S_{rr}$ 50 mV/ns PCI bus signal output time (vs. PCLK↑) t<sub>val</sub> 2 11 ns PCI point-to-point signal output time (vs. PCLK1) REQ0 2 12 tval (ptp) ns Output delay time (vs. PCLK1) 2 ns Output float delay time (vs. PCLK1) toff 28 ns Input setup time (vs. PCLK↑) tsu 7 ns Point-to-point input setup time (vs. PCLK1) GNT0 10 tsu (ptp) 0 Input hold time ns



## **USB** interface block

(1/2)

|                                                                                                  | 1                |                                           | 1            | ı            | (1/2)    |
|--------------------------------------------------------------------------------------------------|------------------|-------------------------------------------|--------------|--------------|----------|
| Parameter                                                                                        | Symbol           | Conditions                                | Min.         | Max.         | Unit     |
| Low-speed Source Electrical Characteris                                                          | stics            |                                           |              |              |          |
| Rise time (10 to 90%)                                                                            | tur              | $C_L$ = 200 to 600 pF, $Rs$ = 36 $\Omega$ | 75           | 300          | ns       |
| Fall time (90 to 10%)                                                                            | tur              | $C_L$ = 200 to 600 pF, $Rs$ = 36 $\Omega$ | 75           | 300          | ns       |
| Differential rise and fall time matching                                                         | turfm            | (tlr/tlf)                                 | 80           | 125          | %        |
| Low-speed data rate                                                                              | <b>t</b> ldraths | Average bit rate                          | 1.49925      | 1.50075      | Mbps     |
| Source jitter total (including frequency tolerance):  To next transition  For paired transitions | toou1<br>toou2   |                                           | -25<br>-14   | +25<br>+14   | ns<br>ns |
| Source jitter for differential transition to SE0 transition                                      | tldeop           |                                           | -40          | +100         | ns       |
| Receiver jitter: To next transition For paired transitions                                       | tujri<br>tujri   |                                           | -152<br>-200 | +152<br>+200 | ns<br>ns |
| Source SE0 interval of EOP                                                                       | <b>t</b> LEOPT   |                                           | 1.25         | 1.50         | μs       |
| Receiver SE0 interval of EOP                                                                     | <b>t</b> LEOPR   |                                           | 670          |              | ns       |
| Width of SE0 interval during differential transition                                             | <b>t</b> FST     |                                           |              | 210          | ns       |
| Full-speed Source Electrical Characteris                                                         | tics             | •                                         |              |              |          |
| Rise time (10 to 90%)                                                                            | t <sub>FR</sub>  | C∟ = 50 pF                                | 4            | 20           | ns       |
| Fall time (90 to 10%)                                                                            | t <sub>FF</sub>  | C∟ = 50 pF                                | 4            | 20           | ns       |
| Differential rise and fall time matching                                                         | <b>t</b> FRFM    | (tfr/tff)                                 | 90           | 111.11       | %        |
| Full-speed data rate                                                                             | <b>t</b> fdraths | Average bit rate                          | 11.9940      | 12.0060      | Mbps     |
| Frame interval                                                                                   | <b>t</b> FRAME   |                                           | 0.9995       | 1.0005       | ms       |
| Consecutive frame interval jitter                                                                | trFI             | No clock adjustment                       |              | 42           | ns       |
| Source jitter total (including frequency tolerance):  To next transition  For paired transitions | toJ1             |                                           | -3.5<br>-4.0 | +3.5<br>+4.0 | ns<br>ns |
| Source jitter for differential transition to SE0 transition                                      | <b>t</b> FDEOP   |                                           | -2           | +5           | ns       |
| Receiver jitter: To next transition For paired transitions                                       | tJR1<br>tJR2     |                                           | -18.5<br>-9  | +18.5<br>+9  | ns<br>ns |
| Source SE0 interval of EOP                                                                       | tfeopt .         |                                           | 160          | 175          | ns       |
| Receiver SE0 interval of EOP  Width of SE0 interval during differential transition               | treopr<br>trst   |                                           | 82           | 14           | ns       |



(2/2)

| Parameter                                                                                                 | Symbol     | Conditions | Min.     | Max.             | Unit         |
|-----------------------------------------------------------------------------------------------------------|------------|------------|----------|------------------|--------------|
| High-speed Source Electrical Characterist                                                                 | ics        |            |          |                  |              |
| Rise time (10 to 90%)                                                                                     | thsr       |            | 500      |                  | ps           |
| Fall time (90 to 10%)                                                                                     | thsf       |            | 500      |                  | ps           |
| Driver waveform                                                                                           | See Figure | e 3–4.     |          |                  |              |
| High-speed data rate                                                                                      | thsdrat    |            | 479.760  | 480.240          | Mbps         |
| Microframe interval                                                                                       | thsfram    |            | 124.9375 | 125.0625         | μs           |
| Consecutive microframe interval difference                                                                | thsrFi     |            |          | 4 high-<br>speed | Bit<br>times |
| Data source jitter                                                                                        | See Figure | e 3–4.     |          | •                | •            |
| Receiver jitter tolerance                                                                                 | See Figure | e 3–2.     |          |                  |              |
| Hub Event Timings                                                                                         |            |            |          |                  |              |
| Time to detect a downstream facing port connect event                                                     | tdcnn      |            | 2.5      | 2000             | μs           |
| Time to detect a disconnect event at a hub's downstream facing port                                       | todis      |            | 2.0      | 2.5              | μs           |
| Duration of driving resume to a downstream port                                                           | tdrsmdn    | Nominal    | 20       |                  | ms           |
| Time from detecting downstream resume to rebroadcast                                                      | tursm      |            |          | 1.0              | ms           |
| Inter-packet delay for packets traveling in same direction for high-speed                                 | thsipdsd   |            | 88       |                  | Bit<br>times |
| Inter-packet delay for packets traveling in opposite direction for high-speed                             | thsipdod   |            | 8        |                  | Bit<br>times |
| Inter-packet delay for root hub response for high-speed                                                   | thsrspipd1 |            |          | 192              | Bit<br>times |
| Time for which a Chirp J or Chirp K must be continuously detected during reset handshake                  | tғішт      |            | 2.5      |                  | μs           |
| Time after end of device Chirp K by which hub must start driving first Chirp K                            | twтосн     |            |          | 100              | μs           |
| Time for which each individual Chirp J or Chirp K in the chirp sequence is driven downstream during reset | tоснвіт    |            | 40       | 60               | μs           |
| Time before end of reset by which a hub must end its downstream chirp sequence                            | tDCHSE0    |            | 100      | 500              | μs           |



Figure 3-4. Transmit Waveform for Transceiver at DP/DM

Figure 3-5. Transmitter Measurement Fixtures





## 3.4 Timing Diagram

## **PCI** clock



## **PCI** reset





## PCI output timing measurement condition



## PCI input timing measurement condition





## USB differential data jitter for full-speed



## USB differential-to-EOP transition skew and EOP width for low-/full-speed



## USB receiver jitter tolerance for low-/full-speed





## Low-/full-speed disconnect detection



## Full-/high-speed device connect detection



## Low-speed device connect detection





## 4. PACKAGE DRAWINGS

• μPD720102GC-YEB-A

# 120-PIN PLASTIC TQFP (FINE PITCH) (14x14)



detail of lead end





## NOTE

Each lead centerline is located within 0.07 mm of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS            |
|------|------------------------|
| Α    | 16.00±0.20             |
| В    | 14.00±0.20             |
| С    | 14.00±0.20             |
| D    | 16.00±0.20             |
| F    | 1.20                   |
| G    | 1.20                   |
| Н    | 0.18±0.05              |
| I    | 0.07                   |
| J    | 0.40 (T.P.)            |
| K    | 1.00±0.20              |
| L    | 0.50                   |
| М    | $0.17^{+0.03}_{-0.07}$ |
| N    | 0.08                   |
| Р    | 1.00±0.05              |
| Q    | 0.10±0.05              |
| R    | 3°+4°<br>-3°           |
| S    | 1.20MAX.               |
| Т    | 0.25                   |
| U    | 0.60±0.15              |
|      |                        |

P120GC-40-YEB-1

#### <R> • μ PD720102F1-CA7-A

# 121-PIN PLASTIC FBGA (8x8)





|      | (UNIT:mm)     |
|------|---------------|
| ITEM | DIMENSIONS    |
| D    | 8.00±0.10     |
| E    | 8.00±0.10     |
| w    | 0.20          |
| Α    | 0.99±0.10     |
| A1   | 0.30±0.05     |
| A2   | 0.69          |
| е    | 0.65          |
| b    | 0.40±0.05     |
| х    | 0.08          |
| У    | 0.10          |
| y1   | 0.20          |
| ZD   | 0.75          |
| ZE   | 0.75          |
|      | P121F1-65-CA7 |

© NEC Electronics Corporation 2006



#### 5. RECOMMENDED SOLDERING CONDITIONS

The  $\mu$ PD720102 should be soldered and mounted under the following recommended conditions.

For soldering methods and conditions other than those recommended below, contact an NEC Electronics sales representative.

For technical information, see the following website.

Semiconductor Device Mount Manual (http://www.necel.com/pkg/en/mount/index.html)

#### • $\mu$ PD720102GC-YEB-A: 120-pin plastic TQFP (Fine pitch) (14 × 14)

| Soldering Method       | Soldering Conditions                                                                                                                                                                                                                                                                                                                                                                                                                | Symbol     |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Infrared reflow        | Peak package's surface temperature: 260 °C, Reflow time: 60 seconds or less (220 °C or higher), Maximum allowable number of reflow processes: 3,  Exposure limit Note: 7 days (10 to 72 hours pre-backing is required at 125C° afterwards),  Flux: Rosin flux with low chlorine (0.2 Wt% or below) recommended. <caution>  Non-heat-resistant trays, such as magazine and taping trays, cannot be baked before unpacking.</caution> | IR60-107-3 |
| Partial heating method | Pin temperature: 350°C or below,  Heat time: 3 seconds or less (per each side of the device) ,  Flux: Rosin flux with low chlorine (0.2 Wt% or below) recommended.                                                                                                                                                                                                                                                                  | -          |

**Note** The Maximum number of days during which the product can be stored at a temperature of 5 to 25°C and a relative humidity of 20 to 65% after dry-pack package is opened.

#### <R $> • <math>\mu$ PD720102F1-CA7-A: 121-pin plastic FBGA (8 × 8)

| Soldering Method | Soldering Conditions                                                                                                                                                                                                          | Symbol     |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Infrared reflow  | Peak package's surface temperature: 260 °C, Reflow time: 60 seconds or less (220 °C or higher), Maximum allowable number of reflow processes: 3, Exposure limit Note: 7 days (10 to 72 hours pre-backing is required at 125C° | IR60-107-3 |
|                  | afterwards),                                                                                                                                                                                                                  |            |
|                  | Flux: Rosin flux with low chlorine (0.2 Wt% or below) recommended. <caution></caution>                                                                                                                                        |            |
|                  | Non-heat-resistant trays, such as magazine and taping trays, cannot be baked before unpacking.                                                                                                                                |            |

**Note** The Maximum number of days during which the product can be stored at a temperature of 5 to 25°C and a relative humidity of 20 to 65% after dry-pack package is opened.

[MEMO]

[MEMO]



#### NOTES FOR CMOS DEVICES —

#### 1 VOLTAGE APPLICATION WAVEFORM AT INPUT PIN

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{\rm IL}$  (MAX) and  $V_{\rm IH}$  (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{\rm IL}$  (MAX) and  $V_{\rm IH}$  (MIN).

## (2) HANDLING OF UNUSED INPUT PINS

Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.

#### ③ PRECAUTION AGAINST ESD

A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.

#### (4) STATUS BEFORE INITIALIZATION

Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.

#### ⑤ POWER ON/OFF SEQUENCE

In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current.

The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.

#### **6** INPUT OF SIGNAL DURING POWER OFF STATE

Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.



USB logo is a trademark of USB Implementers Forum, Inc.

Windows is either a registered trademark or a trademark of Microsoft Corporation in the United States and/or other countries.

- The information in this document is current as of March, 2007. The information is subject to change
  without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or
  data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all
  products and/or types are available in every country. Please check with an NEC Electronics sales
  representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may appear in this document.
- NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC Electronics products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of a customer's equipment shall be done under the full responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information.
- While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features.
- NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific".
  - The "Specific" quality grade applies only to NEC Electronics products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application.
  - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots.
  - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support).
  - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application.

## (Note)

- (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).