|                                                                                                   |                                                |                    |                                                 |                                 |        | R      | EVISI | ONS      |                        |                           |                 |                             |                          |                         |                              |                      |      |   |
|---------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------|-------------------------------------------------|---------------------------------|--------|--------|-------|----------|------------------------|---------------------------|-----------------|-----------------------------|--------------------------|-------------------------|------------------------------|----------------------|------|---|
| LTR                                                                                               | DESCRIPTION                                    |                    |                                                 |                                 |        |        |       |          | DATE (YR-MO-DA         |                           | ·DA)            | APPROVED                    |                          | )                       |                              |                      |      |   |
| А                                                                                                 | Add device ty<br>Figures 1, 3,                 |                    |                                                 |                                 |        |        |       | s to Ta  | o Table I and 93-02-19 |                           |                 |                             | M. A. Frye               |                         |                              |                      |      |   |
| В                                                                                                 | Changes in a                                   | ccordanc           | e with                                          | NOR 5                           | 5962-F | R239-9 | 93    |          |                        |                           |                 | 93-1                        | 0-01                     |                         |                              | M. A.                | Frye |   |
| С                                                                                                 | Boilerplate update, part of 5 year review. ksr |                    |                                                 |                                 |        |        |       | 07-02-15 |                        | Joseph Rodenbec           |                 | oecl                        |                          |                         |                              |                      |      |   |
|                                                                                                   |                                                |                    |                                                 |                                 |        |        |       |          |                        |                           |                 |                             |                          |                         |                              |                      |      |   |
|                                                                                                   |                                                |                    |                                                 |                                 |        |        |       |          |                        |                           |                 |                             |                          |                         |                              |                      |      |   |
| REV                                                                                               | AL FIRST SHEI                                  | ET OF TH           | IIS DR                                          | RAWIN                           | G HAS  | S BEE  | N REF | PLACE    | D.                     |                           |                 |                             |                          |                         |                              |                      |      |   |
| REV<br>SHEET                                                                                      | AL FIRST SHE                                   | ET OF TH           | HIS DR                                          | RAWIN                           | G HAS  | S BEE  | N REF | PLACE    | D.                     |                           |                 |                             |                          |                         |                              |                      |      |   |
| REV<br>SHEET<br>REV                                                                               | AL FIRST SHE                                   | ET OF TH           | IIS DR                                          | RAWIN                           | G HAS  | SBEE   | N REF | PLACE    | D.                     |                           |                 |                             |                          |                         |                              |                      |      |   |
| REV<br>SHEET<br>REV<br>SHEET                                                                      |                                                |                    |                                                 | RAWIN                           |        |        |       |          |                        | C                         | C               | С                           | С                        | С                       | С                            | C                    |      |   |
| REV<br>SHEET<br>REV<br>SHEET<br>REV STATU                                                         | S                                              | RE                 | V                                               | RAWIN                           | G HAS  | S BEE  | N REF | C 4      | D.<br>C<br>5           | C 6                       | C 7             | C 8                         | C 9                      | C 10                    | C 11                         | C 12                 |      |   |
| REV SHEET REV SHEET REV STATU OF SHEETS PMIC N/A                                                  | S                                              | RE'SHI             | V<br>EET                                        | ED BY<br>Gross                  | C 1    | C      | C     | C        | C 5                    | 6<br>EFEN                 | 7<br>SE SI      | 8<br>UPPL                   | 9<br>.Y CE               | 10<br>NTER<br>0 432     | 11<br>COL<br>218-39          | 12<br>. <b>UMB</b> ! | US   |   |
| REV SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STA                                              | S                                              | RE'SHI PRE         | V<br>EET<br>EPARE                               | ED BY<br>Gross                  | C 1    | C      | C     | C        | C 5                    | 6<br>EFEN                 | 7<br>SE SI      | 8<br>UPPL                   | 9<br>.Y CE               | 10                      | 11<br>COL<br>218-39          | 12<br>. <b>UMB</b> ! | us   |   |
| REV SHEET REV SHEET REV STATU OF SHEETS PMIC N/A  STAI MICRO DRA  THIS DRAWII FOR U               | NDARD<br>OCIRCUIT                              | RE'SHI PRE G CHE R | V<br>EET<br>EPARE<br>Gary L.<br>ECKEL<br>Say Mo | ED BY<br>Gross                  | C 1    | C      | C     | C 4      | C 5                    | 6<br>EFEN<br>CO           | SE SI DLUM http | 8<br>UPPL<br>IBUS<br>o://ww | 9<br>Y CE, OHIO<br>vw.ds | NTER<br>O 432           | 11<br>COL<br>218-39<br>a.mil | 12<br>.UMB<br>990    |      | , |
| REV SHEET REV SHEET REV STATU OF SHEETS PMIC N/A  STAI MICRO DRA  THIS DRAWII FOR U DEPA AND AGEI | NDARD<br>DCIRCUIT<br>AWING                     | RE SHI PRE G       | V EET EPARE Gary L. ECKEE Lay Mo                | ED BY<br>Gross<br>D BY<br>Innin | C 1    | C 2    | C 3   | C 4      | CRO                    | FEN<br>CO<br>OCIF<br>, 32 | SE SI DLUM http | BUPPLIBUS: 0://ww           | 9<br>Y CE, OHIO,<br>W.ds | NTER<br>O 432<br>cc.dla | 11<br>COL<br>218-39<br>a.mil | 12<br>.UMB<br>990    |      | , |

SHEET

1 OF

12

DSCC FORM 2233 APR 97

5962-E206-07

## 1. SCOPE

- 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.
  - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number 1/ | Circuit function | Access time |
|-------------|-------------------|------------------|-------------|
| 01          |                   | 32K x 8 UVEPROM  | 55 ns       |
| 02          |                   | 32K x 8 UVEPROM  | 45 ns       |
| 03          |                   | 32K x 8 UVEPROM  | 35 ns       |
| 04          |                   | 32K x 8 UVEPROM  | 55 ns       |
| 05          |                   | 32K x 8 UVEPROM  | 45 ns       |
| 06          |                   | 32K x 8 UVEPROM  | 35 ns       |

1.2.2 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                        |
|----------------|------------------------|------------------|--------------------------------------|
| Χ              | GDIP4-T28 or CDIP3-T28 | 28               | Dual-in-line <u>2</u> /              |
| Υ              | GDFP2-F28              | 28               | Flat pack <u>2</u> /                 |
| Z              | CQCC1-N32              | 32               | Rectangular leadless chip carrier 2/ |
| U              | GDIP1-T28 or CDIP2-T28 | 28               | Dual-in-line 2/                      |

- 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.
- 1.3 Absolute maximum ratings.

| Supply voltage range                                 | -0.5 V dc to +7.0 V dc |
|------------------------------------------------------|------------------------|
| DC voltage applied to outputs in high Z state        | -0.5 V dc to +7.0 V dc |
| DC input voltage                                     | -3.0 V dc to +7.0 V dc |
| DC program voltage                                   | 13.0 V dc              |
| Maximum power dissipation (P <sub>D</sub> )          | 1 .0 W <u>3</u> /      |
| Lead temperature (soldering, 10 seconds maximum)     | +260°C                 |
| Thermal resistance, junction-to-case $(\theta_{JC})$ | See MIL-STD-1835       |
| Junction temperature (T <sub>J</sub> )               | +175°C                 |
| Storage temperature range                            | -65°C to +150°C        |
| Temperature under bias                               | -55°C to +125°C        |
| Endurance                                            | 10 cycles/byte minimum |
| Data Retention                                       | 10 years/minimum       |
|                                                      |                        |

## 1.4 Recommended operating conditions.

| Supply voltage ( $V_{CC}$ )                        | 4.5 V dc to 5.5 V dc<br>0.0 V DC<br>2.0 V dc minimum |
|----------------------------------------------------|------------------------------------------------------|
| Input Low voltage (V <sub>IL</sub> )               | 0.8 V dc maximum                                     |
| Case operating temperature range (T <sub>C</sub> ) | -55°C to +125°C                                      |

- 1/ Generic numbers are listed on the Standardized Military Drawing Source Approval Bulletin and will also be listed in MIL-BUL-103.
- 2/ Lid shall be transparent to permit ultraviolet light erasure.
- $\frac{1}{3}$ / Must withstand the added  $\dot{P}_D$  due to short circuit test; (e.g.,  $I_{OS}$ ).

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-89817 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 2    |

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

## DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="http://assist.daps.dla.mil/quicksearch/">http://assist.daps.dla.mil/quicksearch/</a> or <a href="http://assist.daps.dla.mil/quicksearch/">http:

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
  - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.2 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Truth table. The truth table shall be as specified on figure 2.
- 3.2.3.1 <u>Unprogrammed devices</u>. The truth table for unprogrammed devices for contracts involving no altered item drawing shall be as specified on figure 2. When required in groups A, B, C, or D (see 4.3), the devices shall be programmed by the manufacturer prior to test. A minimum of 50 percent of the total number of cells shall be programmed or at least 25 percent of the total number of cells to any altered item drawing.
- 3.2.3.2 <u>Programmed devices</u>. The truth tables for programmed devices shall be as specified by an attached altered item drawing.
- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-89817 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 3    |

TABLE I. <u>Electrical performance characteristics</u>.

| Test Symb                          |                 | Conditions                                                                                                                                  | Group A   | Device | Limit |     | Unit |
|------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|-------|-----|------|
|                                    |                 | $ -55^{\circ}C \le T_C \le +125^{\circ}C $ $ 4.5 \text{ V} \le V_{CC} \le 5.5 \text{ V} $ unless otherwise specified                        | subgroups | type   | Min   | Max |      |
| Output high voltage                | V <sub>OH</sub> | $\begin{aligned} V_{CC} &= 4.5 \text{ V, } I_{OH} = \text{-}2.0 \text{ mA,} \\ V_{IN} &= V_{IH},  V_{IL} \end{aligned}$                     | 1,2,3     | All    | 2.4   |     | V    |
| Output low voltage                 | V <sub>OL</sub> | $\label{eq:VCC} \begin{aligned} V_{CC} = 4.5 \text{ V, } I_{OL} = 6.0 \text{ mA,} \\ V_{IN} = V_{IH},  V_{IL} \end{aligned}$                |           |        |       | 0.4 |      |
| Input high voltage 1/              | V <sub>IH</sub> |                                                                                                                                             |           |        | 2.0   |     |      |
| Input low voltage 1/               | $V_{IL}$        |                                                                                                                                             |           |        |       | 0.8 |      |
| Input leakage current              | I <sub>LI</sub> | $GND \le V_{IN} \le V_{CC}$                                                                                                                 |           |        | -10   | +10 | μΑ   |
| Output leakage current             | l <sub>OZ</sub> | $\begin{array}{c} \text{GND} \leq \text{V}_{\text{OUT}} \leq \text{V}_{\text{CC}} \\ \text{V}_{\text{CC}} \ = \ 5.5 \ \text{V} \end{array}$ |           |        | -40   | +40 |      |
| Output short circuit current 2/ 3/ | Ios             | $V_{CC} = 5.5 \text{ V}, V_{OUT} = 0.0 \text{ V}$                                                                                           |           |        | -20   | -90 | mA   |
| Power supply current               | I <sub>CC</sub> | $V_{CC} = 5.5 \text{ V}, I_{OUT} = 0 \text{ mA}, \ V_{IN} = 0 \text{ to } 3.0 \text{ V}, \ f = f_{MAX} \ \underline{4}/\underline{5}/$      |           |        |       | 130 |      |
| Standby supply current             | I <sub>SB</sub> | $V_{CC} = 5.5 \text{ V}, \overline{CS}_{1} \ge V_{IH},$ $I_{OUT} = 0 \text{ mA}, V_{IN} = 2.0 \text{ V}$                                    |           |        |       | 40  |      |
| Input capacitance 3/               | C <sub>IN</sub> | $V_{CC} = 5.0 \text{ V},$<br>$T = 25^{\circ}\text{C}, f = 1 \text{ MHz},$<br>(see 4.3.1c)                                                   | 4         |        |       | 10  | pF   |
| Output capacitance 3/              | Соит            | $V_{CC} = 5.0 \text{ V},$<br>$T = 25^{\circ}\text{C}, f = 1 \text{ MHz}$<br>(see 4.3.1c)                                                    | 4         |        |       | 10  |      |
| Functional testing                 |                 | See 4.3.1e                                                                                                                                  | 7,8       |        |       |     |      |
| Address to output valid            | t <sub>AA</sub> | See figures 3 and 4 and                                                                                                                     | 9,10,11   | 01,04  |       | 55  | ns   |
|                                    |                 | note <u>6</u> /                                                                                                                             |           | 02,05  |       | 45  |      |
|                                    |                 |                                                                                                                                             |           | 03,06  |       | 35  |      |

See footnotes at end of table.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-89817 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 4    |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

| Test                                                            | 1 / 1             |                                                                                            | Group A   | Device | Limit        |    | Unit |
|-----------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------|-----------|--------|--------------|----|------|
|                                                                 |                   | $-55$ °C ≤ $T_C$ ≤ $+125$ °C<br>$4.5$ V ≤ $V_{CC}$ ≤ $5.5$ V<br>unless otherwise specified | subgroups | type   | type Min Max |    |      |
| Chip select inactive to                                         | t <sub>HZCS</sub> | See figures 3 and 4 and                                                                    | 9,10,11   | 01,02  |              | 30 | ns   |
| high Z ( $CS_1$ and $CS_2$ only) $3/7/$                         |                   | note <u>6</u> /                                                                            |           | 03     |              | 25 |      |
| Output enable inactive to high Z <u>3</u> / <u>7</u> /          | t <sub>HZOE</sub> |                                                                                            |           | 04     |              | 30 |      |
| 111g11 Z <u>3/ 1/</u>                                           |                   |                                                                                            |           | 05,06  |              | 25 |      |
| Chip select active to                                           | t <sub>ACS</sub>  |                                                                                            |           | 01,02  |              | 30 |      |
| output valid ( $\overline{\text{CS}}_1$ and $\text{CS}_2$ only) |                   |                                                                                            |           | 03     |              | 25 |      |
| Output enable active to                                         | t <sub>OE</sub>   |                                                                                            |           | 04     |              | 30 |      |
| output valid                                                    |                   |                                                                                            |           | 05,06  |              | 25 |      |
| Chip enable inactive to                                         | t <sub>HZCE</sub> |                                                                                            |           | 01,04  |              | 60 |      |
| high Z (CE only) 3/7/                                           |                   |                                                                                            |           | 02,05  |              | 50 |      |
|                                                                 |                   |                                                                                            |           | 03,06  |              | 40 |      |
| Chip enable active to                                           | t <sub>ACE</sub>  |                                                                                            |           | 01,04  |              | 60 |      |
| output valid (CE only)                                          |                   |                                                                                            |           | 02,05  |              | 50 |      |
|                                                                 |                   |                                                                                            |           | 03,06  |              | 40 |      |
| Chip enable active to power up <u>3</u> /                       | t <sub>PU</sub>   |                                                                                            |           | ALL    | 0            |    |      |
| Chip enable inactive to                                         | t <sub>PD</sub>   |                                                                                            |           | 01,04  |              | 60 |      |
| power down <u>3</u> /                                           |                   |                                                                                            |           | 02,05  |              | 50 |      |
|                                                                 |                   |                                                                                            |           | 03,06  |              | 40 |      |
| Output hold from address change <u>3</u> /                      | t <sub>OH</sub>   |                                                                                            |           | ALL    | 0            |    |      |

- 1/ These are absolute values with respect to device ground and all overshoots and undershoots due to system or tester noise are included.
- 2/ For test purposes, not more than one output at a time should be shorted. Short circuit test duration should not exceed thirty seconds.
- 3/ Tested initially and after any design or process changes that affect that parameter, and therefore shall be guaranteed to the limits specified in table I.
- $\underline{4}$ / At f = f<sub>MAX</sub>, the inputs are switching at 1/t<sub>AA</sub>.
- 5/ Devices 01-03  $\overline{CE} = 0.0 \text{ V}$ ,  $\overline{CS}_1 = 3.0 \text{ V}$ ,  $\overline{CS}_2 = 0.0 \text{ V}$ ; devices 04-06  $\overline{CE} = 0.0 \text{ V}$ ,  $\overline{OE} = 3.0 \text{ V}$ .
- 6/ AC tests are performed with input rise and fall times of 5 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and the output load on figure 3, circuit A.
- Transition is measured at steady-state high level -500 mV or steady-state low level +500 mV on the output from the 1.5 V level on the input with the output load on figure 3, circuit B.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-89817 |  |
|-------------------------------------------------------------|------------------|---------------------|------------|--|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 5    |  |

| Device<br>Types    | 01 - 03                          |                 | 04                               | - 06            |
|--------------------|----------------------------------|-----------------|----------------------------------|-----------------|
| Case<br>Outlines   | X, Y                             | Z               | U                                | Z               |
| Terminal<br>Number | Termina                          | al Symbol       | Termina                          | al Symbol       |
| 1                  | $A_9$                            | NC              | $V_{PP}$                         | NC              |
| 2                  | A <sub>8</sub>                   | $A_9$           | A <sub>12</sub>                  | $V_{PP}$        |
| 3                  | $A_7$                            | A <sub>8</sub>  | A <sub>7</sub>                   | A <sub>12</sub> |
| 4                  | $A_6$                            | A <sub>7</sub>  | $A_6$                            | A <sub>7</sub>  |
| 5                  | $A_5$                            | $A_6$           | $A_5$                            | A <sub>6</sub>  |
| 6                  | $A_4$                            | $A_5$           | $A_4$                            | $A_5$           |
| 7                  | $A_3$                            | $A_4$           | $A_3$                            | $A_4$           |
| 8                  | $A_2$                            | $A_3$           | $A_2$                            | $A_3$           |
| 9                  | A <sub>1</sub>                   | A <sub>2</sub>  | A <sub>1</sub>                   | $A_2$           |
| 10                 | $A_0$                            | A <sub>1</sub>  | A <sub>0</sub>                   | A <sub>1</sub>  |
| 11                 | $O_0$                            | A <sub>0</sub>  | O <sub>0</sub>                   | A <sub>0</sub>  |
| 12                 | O <sub>1</sub>                   | NC              | O <sub>1</sub>                   | NC              |
| 13                 | O <sub>2</sub>                   | $O_0$           | O <sub>2</sub>                   | O <sub>0</sub>  |
| 14                 | GND                              | O <sub>1</sub>  | GND                              | O <sub>1</sub>  |
| 15<br>16           | $O_3$ $O_4$                      | $O_2$ GND       | $O_3$ $O_4$                      | $O_2$ GND       |
| 17                 | O <sub>4</sub><br>O <sub>5</sub> | NC              | O <sub>4</sub><br>O <sub>5</sub> | NC              |
| 18                 | $O_5$                            | O <sub>3</sub>  | O <sub>5</sub>                   | O <sub>3</sub>  |
| 19                 | O <sub>6</sub>                   | O <sub>3</sub>  | O <sub>6</sub>                   | O <sub>4</sub>  |
| 20                 | CE                               | O <sub>5</sub>  | CE                               | O <sub>5</sub>  |
| 21                 | CS <sub>2</sub>                  | $O_6$           | A <sub>10</sub>                  | O <sub>6</sub>  |
| 22                 | CS 1                             | O <sub>7</sub>  | ŌĒ                               | O <sub>7</sub>  |
| 23                 | A <sub>14</sub>                  | CE              | A <sub>11</sub>                  | CE              |
| 24                 | A <sub>13</sub>                  | CS <sub>2</sub> | $A_9$                            | A <sub>10</sub> |
| 25                 | A <sub>12</sub>                  | CS <sub>1</sub> | A <sub>8</sub>                   | ŌĒ              |
| 26                 | A <sub>11</sub>                  | NC              | A <sub>13</sub>                  | NC              |
| 27                 | A <sub>10</sub>                  | A <sub>14</sub> | A <sub>14</sub>                  | A <sub>11</sub> |
| 28                 | $V_{CC}$                         | A <sub>13</sub> | $V_{CC}$                         | $A_9$           |
| 29                 |                                  | A <sub>12</sub> |                                  | A <sub>8</sub>  |
| 30                 |                                  | A <sub>11</sub> |                                  | A <sub>13</sub> |
| 31                 |                                  | A <sub>10</sub> |                                  | A <sub>14</sub> |
| 32                 |                                  | V <sub>cc</sub> |                                  | V <sub>CC</sub> |

FIGURE 1. Terminal connections.

STANDARD
MICROCIRCUIT DRAWING
DEFENSE SUPPLY CENTER COLUMBUS
COLUMBUS, OHIO 43218-3990

SIZE
A

REVISION LEVEL
C
SHEET
6

# Devices 01 - 03

| State        | Mode                 | CS <sub>2</sub>  | CS <sub>1</sub> | CE              | A <sub>14</sub> - A <sub>0</sub> | Power           | Outputs  |
|--------------|----------------------|------------------|-----------------|-----------------|----------------------------------|-----------------|----------|
| Programmed   | Read                 | V <sub>IH</sub>  | $V_{IL}$        | V <sub>IL</sub> | Х                                | I <sub>CC</sub> | Data out |
|              | Standby              | Х                | Х               | $V_{IH}$        | Х                                | I <sub>SB</sub> | High Z   |
|              | Output disable       | Х                | $V_{IH}$        | Х               | Х                                | I <sub>CC</sub> | High Z   |
|              | Output disable       | $V_{IL}$         | Х               | Х               | Х                                | I <sub>CC</sub> | High Z   |
| Unprogrammed | Blank check ones     | $V_{IHP}$        | $V_{PP}$        | $V_{ILP}$       | Х                                | I <sub>CC</sub> | Zeros    |
|              | Blank check<br>zeros | V <sub>ILP</sub> | $V_{PP}$        | $V_{ILP}$       | Х                                | I <sub>CC</sub> | Ones     |

# Devices 04 - 06

| State        | Mode                 | CE               | ŌĒ        | $V_{PP}$ | A <sub>14</sub> - A <sub>0</sub> | Power           | Outputs  |
|--------------|----------------------|------------------|-----------|----------|----------------------------------|-----------------|----------|
| Programmed   | Read                 | V <sub>IL</sub>  | $V_{IL}$  | Х        | Х                                | I <sub>CC</sub> | Data out |
|              | Standby              | V <sub>IH</sub>  | Х         | Х        | Х                                | I <sub>SB</sub> | High Z   |
|              | Output disable       | Х                | $V_{IH}$  | Х        | X                                | I <sub>CC</sub> | High Z   |
| Unprogrammed | Blank check ones     | V <sub>IHP</sub> | $V_{ILP}$ | $V_{PP}$ | Х                                | I <sub>CC</sub> | Zeros    |
|              | Blank check<br>zeros | V <sub>ILP</sub> | $V_{ILP}$ | $V_{PP}$ | Х                                | I <sub>CC</sub> | Ones     |

# NOTES:

- X = Don't care
   High Z = High-impedance state

# FIGURE 2. Truth table.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-89817 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 7    |



NOTE: Including scope and jig (minimum values).

| Load     | Circuit A | Circuit B |
|----------|-----------|-----------|
| <br>  R1 | 658       | 658       |
| R2       | 403       | 403       |
| CL       | 30        | 5         |

# AC test conditions

| Input pulse levels            | GND to 3.0 V     |
|-------------------------------|------------------|
| Input rise and fall times     | <u>&lt;</u> 5 ns |
| Input timing reference levels | 1.5 V            |
| Output reference levels       | 1.5 V            |
|                               |                  |

FIGURE 3. Output load circuits and test conditions.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-89817 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 8    |



## NOTES:

- 1.  $\overline{CS}_1$  and  $CS_2$  are valid for device types 01-03 only.  $\overline{OE}$  is valid for device types 04-06 only.
- 2.  $t_{\mbox{HZOE}}$  and  $t_{\mbox{OE}}$  are valid for device types 04-06 only.

FIGURE 4. Switching waveforms.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-89817 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 9    |

- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.
- 3.5.1 <u>Certification/compliance mark.</u> A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used.
- 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
  - 3.8 Notification of change. Notification of change to DSCC-VA shall be required for any change that affects this drawing.
- 3.9 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Processing EPROMs.</u> All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery.
- 3.10.1 <u>Erasure of EPROMs.</u> When specified, devices shall be erased in accordance with the procedures and characteristics specified in 4.4.
- 3.10.2 <u>Programmability of EPROMs.</u> When specified, devices shall be programmed to the specified pattern using the procedures and characteristics specified in 4.5.
- 3.10.3 <u>Verification of erasure of programmability of EPROMs.</u> When specified, devices shall be verified as either programmed to the specified pattern or erased. As a minimum, verification shall consist of performing a functional test (subgroup 7) to verify that all cells are in the proper state. Any cell that does not verify to be in the proper state shall constitute a device failure, and shall be removed from the lot.

## 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - (2)  $T_A = +125$ °C, minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.
  - c. A data retention stress test shall be included as part of the screening procedure and shall consist of the following steps: (Steps 1 through 4 may be performed at the wafer level. The maximum storage temperature shall not exceed 200°C for packaged devices or 300°C for unassembled devices.)

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-89817 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 10   |

## Margin test method.

- (1) Program a minimum of 50 percent of the total number of bits (see 3.10.2).
- (2) Bake, unbiased, for 72 hours at +140°C or for 48 hours at +150°C or for 8 hours a +200°C or for 2 hours at +300°C for unassembled devices only.
- (3) Test at +25°C (minimum) (see 3.10.3), including a margin test using verify mode at  $V_M = +4.5 \text{ V}$  and loose timing (i.e.,  $t_{AA} = 1 \mu s$ ).
- (4) Erase (see 3.10.1).
- (5) Program at +25°C with a 50 percent pattern (checkerboard or equivalent).
- (6) Perform dynamic burn-in (see 4.2a).
- (7) Perform electrical tests at  $T_C = +25$ °C, including a margin test using read mode at  $V_M = +5.7$  V and loose timing (i.e.,  $t_{AA} = 1 \mu s$ ).
- (8) Perform electrical tests at  $T_C = -55^{\circ}C$ , including a margin test using read mode at  $V_M = +5.7$  V and loose timing (i.e.,  $t_{AA} = 1 \mu s$ ).
- (9) Perform electrical tests at T<sub>C</sub> = +125°C, including a margin test using read mode at V<sub>M</sub> = +5.7 V and loose timing (i.e., t<sub>AA</sub> = 1 μs).
- (10) Erase (see 3.10.1). Devices may be submitted for groups A, B, C, and D testing prior to erasure provided the devices have been 100 percent seal tested in accordance with method 5004 of MIL-STD-883.
- (11) Verify erasure (see 3.10.3).
- 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.

### 4.3.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
- c. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurement) shall be measured only for the initial test and after process or design changes which may affect capacitance. Sample size is fifteen devices with no failures and all input and output terminals tested.
- d. All devices selected for testing shall be programmed with a checkerboard pattern or equivalent.
- e. Subgroups 7 and 8 shall include verification of the truth table.

## 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
  - (1) Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4 <u>Erasing procedure.</u> The recommended erasure procedure for the device is exposure to shortwave ultraviolet light which has a wavelength of 2537 angstroms (  $\mathring{A}$  ). The integrated dose time (i.e., UV intensity x exposure time) for erasure should be a minimum of 25 Ws/cm<sup>2</sup>. The erasure time with this dosage is approximately 35 minutes using a ultraviolet lamp with a 12,000  $\mu$ W/cm<sup>2</sup> power rating. The device should be placed within one inch of the lamp tubes during erasure. The maximum integrated dose the device can be exposed to without damage is 7258 Ws/cm<sup>2</sup> (1 week at 12,000  $\mu$ W/cm<sup>2</sup>). Exposure of devices to high intensity UV light for long periods may cause permanent damage.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-89817 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 11   |

4.5 Programming procedures. The programming procedures shall be as specified by the device manufacturer.

TABLE II. Electrical test requirements. 1/ 2/ 3/

| MIL-STD-883 test requirements                                           | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>TM 5005, table I) |
|-------------------------------------------------------------------------|-----------------------------------------------------------------------|
| Interim electrical parameters (method 5004)                             | 1                                                                     |
| Final electrical test parameters (method 5004) for unprogrammed devices | 1*, 2, 3, 7*, 8A, 8B                                                  |
| Final electrical test parameters (method 5004) for programmed devices   | 1*, 2, 3, 7*, 8A, 8B, 9                                               |
| Group A test requirements (method 5005)                                 | 1,2,3,4**,7,8A,8B,<br>9, 10,11                                        |
| Groups C and D end-point electrical parameters (method 5005)            | 2, 3, 7, 8A, 8B                                                       |

<sup>1/ \*</sup> indicates PDA applies to subgroups 1 and 7.

### 5. PACKAGING

5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.

## 6. NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547.
- 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-89817 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 12   |

<sup>2/</sup> Any or all subgroups may be combined when using high-speed testers.

<sup>3/ \*\*</sup> see 4.3.1c.

### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 07-02-15

Approved sources of supply for SMD 5962-89817 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at <a href="http://www.dscc.dla.mil/Programs/Smcr/">http://www.dscc.dla.mil/Programs/Smcr/</a>.

| Standard<br>microcircuit | Vendor<br>CAGE | Vendor<br>similar PIN 2/   |
|--------------------------|----------------|----------------------------|
| drawing PIN 1/           | number         | 31111101 1 11 <b>1 2</b> 1 |
| 5962-8981701XA           | <u>3</u> /     | CY7C271-55WMB              |
|                          | 0C7V7          | QP7C271-55WMB              |
| 5962-8981701YA           | <u>3</u> /     | CY7C271-55TMB              |
|                          | 0C7V7          | QP7C271-55TMB              |
| 5962-8981701ZA           | <u>3</u> /     | CY7C271-55QMB              |
|                          | 0C7V7          | QP7C271-55QMB              |
| 5962-8981702XA           | 65786          | CY7C271-45WMB              |
|                          | 0C7V7          | QP7C271-45WMB              |
| 5962-8981702YA           | <u>3</u> /     | CY7C271-45TMB              |
|                          | 0C7V7          | QP7C271-45TMB              |
| 5962-8981702ZA           | <u>3</u> /     | CY7C271-45QMB              |
|                          | 0C7V7          | QP7C271-45QMB              |
| 5962-8981703XA           | <u>3</u> /     | CY7C271-35WMB              |
|                          | 0C7V7          | QP7C271-35WMB              |
| 5962-8981703YA           | <u>3</u> /     | CY7C271-35TMB              |
|                          | 0C7V7          | QP7C271-35TMB              |
| 5962-8981703ZA           | <u>3</u> /     | CY7C271-35QMB              |
|                          | 0C7V7          | QP7C271-35QMB              |
| 5962-8981704UA           | <u>3</u> /     | CY7C274-55WMB              |
| 5962-8981704ZA           | <u>3</u> /     | CY7C274-55QMB              |
| 5962-8981705UA           | <u>3</u> /     | CY7C274-45WMB              |
| 5962-8981705ZA           | <u>3</u> /     | CY7C274-45QMB              |
| 5962-8981706UA           | <u>3</u> /     | CY7C274-35WMB              |
| 5962-8981706ZA           | 65786          | CY7C274-35QMB              |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed, contact the Vendor to determine its availability.
- 2/ Caution: Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source.

Vendor CAGE number 0C7V7 Vendor name and address QP Semiconductor 2945 Oakmead Village Court

The information contained herein is disseminated for convenience only and the

Santa Clara, CA 95051

Government assumes no liability whatsoever for any inaccuracies in the information bulletin.