#### **Features**

- · Fast Read Access Time 55 ns
- Low Power CMOS Operation
  - 100 μA Maximum Standby
  - 35 mA Maximum Active at 5 MHz
- JEDEC Standard Packages
  - 40-Lead 600 mil PDIP
  - 44-Lead PLCC
  - 40-Lead VSOP (10 mm x 14 mm)
- Direct Upgrade from 512K-bit and 1M-bit (AT27C516 and AT27C1024) EPROMs
- 5V ± 10% Power Supply
- High Reliability CMOS Technology
  - 2,000V ESD Protection
  - 200 mA Latchup Immunity
- Rapid™ Programming Algorithm 50 µs/word (typical)
- CMOS and TTL Compatible Inputs and Outputs
- Integrated Product Identification Code
- Commercial and Industrial Temperature Ranges

### **Description**

The AT27C2048 is a low-power, high performance 2,097,152-bit one-time programmable read only memory (OTP EPROM) organized 128K by 16 bits. It requires a single 5V power supply in normal read mode operation. Any word can be accessed in less than 55 ns, eliminating the need for speed-reducing WAIT states. The by-16 organization makes this part ideal for high-performance 16 and 32 bit microprocessor systems. *(continued)* 

### **Pin Configurations**

| Pin Name | Function       |  |  |  |
|----------|----------------|--|--|--|
| A0 - A16 | Addresses      |  |  |  |
| O0 - O15 | Outputs        |  |  |  |
| CE       | Chip Enable    |  |  |  |
| ŌĒ       | Output Enable  |  |  |  |
| PGM      | Program Strobe |  |  |  |
| NC       | No Connect     |  |  |  |
| DC       | Don't Connect  |  |  |  |

Note: Both GND pins must be connected.

VSOP Top View



PDIP Top View

|       |    | •             |             |
|-------|----|---------------|-------------|
|       |    | $\overline{}$ | 1           |
| VPP 🗆 | 1  | 40            | b vcc       |
| CE [  | 2  | 39            | □ PGM       |
| O15 🗆 | 3  | 38            | □ A16       |
| 014 □ | 4  | 37            | A15         |
| O13 🗆 | 5  | 36            | □ A14       |
| O12 🗆 | 6  | 35            | A13         |
| 011   | 7  | 34            | A12         |
| O10 🗆 | 8  | 33            | □ A11       |
| O9 🗆  | 9  | 32            |             |
| 08 □  | 10 | 31            | □ A9        |
| GND [ | 11 | 30            | GND         |
| O7 □  | 12 | 29            | □ A8        |
| O6 🗆  | 13 | 28            | □ A7        |
| O5 🗆  | 14 | 27            | □ A6        |
| 04 □  | 15 | 26            | □ A5        |
| O3 [  | 16 | 25            | Þ A4        |
| O2 🗆  | 17 | 24            | <b>Д</b> А3 |
| O1 [  | 18 | 23            | □ A2        |
| O0 [  | 19 | 22            | i A1        |
| ŌE [  | 20 | 21            | Þ A0        |
|       |    |               | l           |

**PLCC Top View** 



Note: PLCC package pins 1 and 23 are DON'T CONNECT.





2-Megabit (128K x 16) OTP EPROM

AT27C2048

Rev. 0632C-10/98



In read mode, the AT27C2048 typically consumes 15 mA. Standby mode supply current is typically less than 10  $\mu$ A.

The AT27C2048 is available in industry standard JEDEC-approved one-time programmable (OTP) plastic PDIP, PLCC, and VSOP packages. The device features two-line control ( $\overline{\text{CE}}$ ,  $\overline{\text{OE}}$ ) to eliminate bus contention in high-speed systems.

With high density 128K word storage capability, the AT27C2048 allows firmware to be stored reliably and to be accessed by the system without the delays of mass storage media.

Atmel's AT27C2048 has additional features that ensure high quality and efficient production use. The Rapid™ Programming Algorithm reduces the time required to program the part and guarantees reliable programming. Programming time is typically only 50 µs/word. The Integrated Product Identification Code electronically identifies the device and manufacturer. This feature is used by industry stan-

dard programming equipment to select the proper programming algorithms and voltages.

### System Considerations

Switching between active and standby conditions via the Chip Enable pin may produce transient voltage excursions. Unless accommodated by the system design, these transients may exceed data sheet limits, resulting in device non-conformance. At a minimum, a 0.1  $\mu\text{F}$  high frequency, low inherent inductance, ceramic capacitor should be utilized for each device. This capacitor should be connected between the  $V_{CC}$  and Ground terminals of the device, as close to the device as possible. Additionally, to stabilize the supply voltage level on printed circuit boards with large EPROM arrays, a 4.7  $\mu\text{F}$  bulk electrolytic capacitor should be utilized, again connected between the  $V_{CC}$  and Ground terminals. This capacitor should be positioned as close as possible to the point where the power supply is connected to the array.

### **Block Diagram**



### **Absolute Maximum Ratings\***

| Temperature Under Bias55°C to +125°C                                               |
|------------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                                  |
| Voltage on Any Pin with Respect to Ground2.0V to +7.0V <sup>(1)</sup>              |
| Voltage on A9 with Respect to Ground2.0V to +14.0V <sup>(1)</sup>                  |
| V <sub>PP</sub> Supply Voltage with Respect to Ground2.0V to +14.0V <sup>(1)</sup> |

\*NOTICE:

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Maximum voltage is -0.6V dc which may undershoot to -2.0V for pulses of less than 20 ns. Maximum output pin voltage is V<sub>CC</sub> + 0.75V dc which may overshoot to +7.0V for pulses of less than 20 ns.

### **Operating Modes**

| Mode/Pin                              | CE              | ŌĒ              | PGM              | Ai                                                                      | V <sub>PP</sub>  | Outputs             |
|---------------------------------------|-----------------|-----------------|------------------|-------------------------------------------------------------------------|------------------|---------------------|
| Read                                  | V <sub>IL</sub> | V <sub>IL</sub> | X <sup>(1)</sup> | Ai                                                                      | X <sup>(1)</sup> | D <sub>OUT</sub>    |
| Output Disable                        | Х               | V <sub>IH</sub> | Х                | X                                                                       | Х                | High Z              |
| Standby                               | V <sub>IH</sub> | ×               | Х                | X                                                                       | X <sup>(5)</sup> | High Z              |
| Rapid Program <sup>(2)</sup>          | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub>  | Ai                                                                      | V <sub>PP</sub>  | D <sub>IN</sub>     |
| PGM Verify                            | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub>  | Ai                                                                      | V <sub>PP</sub>  | D <sub>OUT</sub>    |
| PGM Inhibit                           | V <sub>IH</sub> | X               | Х                | X                                                                       | V <sub>PP</sub>  | High Z              |
| Product Identification <sup>(4)</sup> | V <sub>IL</sub> | V <sub>IL</sub> | x                | $A9 = V_{H}^{(3)}$ $A0 = V_{IH} \text{ or } V_{IL}$ $A1 - A16 = V_{IL}$ | V <sub>cc</sub>  | Identification Code |

Notes: 1. X can be  $V_{IL}$  or  $V_{IH}$ .

- 2. Refer to the Programming characteristics.
- 3.  $V_H = 12.0 \pm 0.5 V$ .
- 4. Two identifier words may be selected. All Ai inputs are held low (V<sub>IL</sub>), except A9, which is set to V<sub>H</sub>, and A0, which is toggled low (V<sub>IL</sub>) to select the Manufacturer's Identification word and high (V<sub>IH</sub>) to select the Device Code word.
- 5. Standby  $V_{CC}$  current ( $I_{SB}$ ) is specified with  $V_{PP} = V_{CC}$ .  $V_{CC} > V_{PP}$  will cause a slight increase in  $I_{SB}$ .

## DC and AC Operating Conditions for Read Operation

|                              |      |              | AT27C2048    |              |              |              |  |  |  |  |  |  |
|------------------------------|------|--------------|--------------|--------------|--------------|--------------|--|--|--|--|--|--|
|                              |      | -55          | -70          | -90          | -12          | -15          |  |  |  |  |  |  |
| Operating                    | Com. | 0°C - 70°C   |  |  |  |  |  |  |
| Temperature (Case)           | Ind. | -40°C - 85°C |  |  |  |  |  |  |
| V <sub>CC</sub> Power Supply | ·    | 5V ± 10%     |  |  |  |  |  |  |





## **DC and Operating Characteristics for Read Operation**

| Symbol                          | Parameter                                           | Condition                                                           | Min  | Max                   | Units |
|---------------------------------|-----------------------------------------------------|---------------------------------------------------------------------|------|-----------------------|-------|
| ILI                             | Input Load Current                                  | V <sub>IN</sub> = 0V to V <sub>CC</sub>                             |      | ± 1                   | μΑ    |
| I <sub>LO</sub>                 | Output Leakage Current                              | V <sub>OUT</sub> = 0V to V <sub>CC</sub>                            |      | ± 5                   | μΑ    |
| I <sub>PP1</sub> <sup>(2)</sup> | V <sub>PP</sub> <sup>(1)</sup> Read/Standby Current | $V_{PP} = V_{CC}$                                                   |      | 10                    | μΑ    |
|                                 | V (1) Sharedhy Comment                              | $\frac{I_{SB1} \text{ (CMOS)}}{\overline{CE} = V_{CC} \pm 0.3V}$    |      | 100                   | μΑ    |
| I <sub>SB</sub>                 | V <sub>CC</sub> <sup>(1)</sup> Standby Current      | $I_{SB2}$ (TTL)<br>$\overline{CE}$ = 2.0 to $V_{CC}$ + 0.5V         |      | 1                     | mA    |
| I <sub>cc</sub>                 | V <sub>CC</sub> Active Current                      | $f = 5 \text{ MHz}, I_{OUT} = 0 \text{ mA}, \overline{CE} = V_{IL}$ |      | 35                    | mA    |
| V <sub>IL</sub>                 | Input Low Voltage                                   |                                                                     | -0.6 | 0.8                   | ٧     |
| V <sub>IH</sub>                 | Input High Voltage                                  |                                                                     | 2.0  | V <sub>CC</sub> + 0.5 | ٧     |
| V <sub>OL</sub>                 | Output Low Voltage                                  | I <sub>OL</sub> = 2.1 mA                                            |      | 0.4                   | ٧     |
| V <sub>OH</sub>                 | Output High Voltage                                 | $I_{OH} = -400 \mu\text{A}$                                         | 2.4  |                       | V     |

Notes: 1.  $V_{CC}$  must be applied simultaneously or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ 

## **AC Characteristics for Read Operation**

|                                   |                                               |                              | AT27C2048 |     |     |     |     |     |     |     |     |     |       |
|-----------------------------------|-----------------------------------------------|------------------------------|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------|
|                                   |                                               |                              | -:        | 55  | -7  | 70  | -:  | 90  |     | 12  |     | 15  |       |
| Symbol                            | Parameter                                     | Condition                    | Min       | Max | Min | Max | Min | Max | Min | Max | Min | Max | Units |
| t <sub>ACC</sub> (3)              | Address to<br>Output Delay                    | CE = OE<br>= V <sub>IL</sub> |           | 55  |     | 70  |     | 90  |     | 120 |     | 150 | ns    |
| t <sub>CE</sub> <sup>(2)</sup>    | CE to Output Delay                            | OE = V <sub>IL</sub>         |           | 55  |     | 70  |     | 90  |     | 120 |     | 150 | ns    |
| t <sub>OE</sub> <sup>(2)(3)</sup> | OE to Output Delay                            | CE = V <sub>IL</sub>         |           | 20  |     | 30  |     | 35  |     | 40  |     | 50  | ns    |
| t <sub>DF</sub> <sup>(4)(5)</sup> | OE or CE High to Outp                         |                              |           | 20  |     | 20  |     | 20  |     | 30  |     | 35  | ns    |
| t <sub>OH</sub> <sup>(4)</sup>    | Output Hold from Addrewhichever occurred firs |                              | 7         |     | 7   |     | 0   |     | o   |     | o   |     | ns    |

Note: 2, 3, 4, 5. See the AC Waveforms for Read Operation diagram.

<sup>2.</sup>  $V_{PP}$  may be connected directly to  $V_{CC}$ , except during programming. The supply current would then be the sum of  $I_{CC}$  and  $I_{PP}$ 

# **AC** Waveforms for Read Operation<sup>(1)</sup>



Notes: 1. Timing measurement references are 0.8V and 2.0V. Input AC drive levels are 0.45V and 2.4V, unless otherwise specified.

- 2.  $\overline{OE}$  may be delayed up to  $t_{CE}$   $t_{OE}$  after the falling edge of  $\overline{CE}$  without impact on  $t_{CE}$ .
- 3.  $\overline{OE}$  may be delayed up to  $t_{ACC}$   $t_{OE}$  after the address is valid without impact on  $t_{ACC}$ .
- 4. This parameter is only sampled and is not 100% tested.
- 5. Output float is defined as the point when data is no longer driven.

# Input Test Waveforms and Measurement Levels

For -55 devices only:



 $t_R$ ,  $t_F < 5$  ns (10% to 90%)

For -70, -90, -12 and -15 devices:



 $t_{\rm R},\,t_{\rm F}$  < 20 ns (10% to 90%)

### **Output Test Load**



Note: CL = 100 pF including jig capacitance, except for the -55 devices, where CL = 30 pF.

## Pin Capacitance

 $f = 1 \text{ MHz}, T = 25 \degree \text{C}^{(1)}$ 

| Symbol           | Тур | Max | Units | Conditions     |
|------------------|-----|-----|-------|----------------|
| C <sub>IN</sub>  | 4   | 10  | pF    | $V_{IN} = 0V$  |
| C <sub>OUT</sub> | 8   | 12  | pF    | $V_{OUT} = 0V$ |

Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested.





## **Programming Waveforms**<sup>(1)</sup>



Notes: 1. The Input Timing Reference is 0.8V for  $V_{\rm IL}$  and 2.0V for  $V_{\rm IH}$ .

- 2.  $t_{OE}$  and  $t_{DFP}$  are characteristics of the device but must be accommodated by the programmer.
- 3. When programming the AT27C2048, a 0.1  $\mu$ F capacitor is required across  $V_{pp}$  and ground to suppress spurious voltage transients.

## **DC Programming Characteristics**

 $T_{A} = 25 \pm 5 \, ^{\circ}C, \ V_{CC} = 6.5 \pm 0.25 V, \ V_{PP} = 13.0 \pm 0.25 V$ 

|                  |                                                     |                           | Lin  | nits                  |       |
|------------------|-----------------------------------------------------|---------------------------|------|-----------------------|-------|
| Symbol           | Parameter                                           | Test Conditions           | Min  | Max                   | Units |
| ILI              | Input Load Current                                  | $V_{IN} = V_{IL}, V_{IH}$ |      | ±10                   | μА    |
| V <sub>IL</sub>  | Input Low Level                                     |                           | -0.6 | 0.8                   | ٧     |
| V <sub>IH</sub>  | Input High Level                                    |                           | 2.0  | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL</sub>  | Output Low Voltage                                  | I <sub>OL</sub> = 2.1 mA  |      | 0.4                   | V     |
| V <sub>OH</sub>  | Output High Voltage                                 | I <sub>OH</sub> = -400 μA | 2.4  |                       | V     |
| I <sub>CC2</sub> | V <sub>CC</sub> Supply Current (Program and Verify) |                           |      | 50                    | mA    |
| I <sub>PP2</sub> | V <sub>PP</sub> Supply Current                      | CE = V <sub>IL</sub>      |      | 30                    | mA    |
| V <sub>ID</sub>  | A9 Product Identification Voltage                   |                           | 11.5 | 12.5                  | V     |

AT27C2048

### **AC Programming Characteristics**

 $T_{A} = 25 \pm \ 5 \, ^{\circ}C, \ V_{CC} = 6.5 \ \pm \ 0.25 V, \ V_{PP} = 13.0 \pm 0.25 V$ 

|                  |                                                       |                                              | Lin  | nits |       |
|------------------|-------------------------------------------------------|----------------------------------------------|------|------|-------|
| Symbol           | Parameter                                             | Test Conditions <sup>(1)</sup>               | Min  | Max  | Units |
| t <sub>AS</sub>  | Address Setup Time                                    |                                              | 2    |      | μs    |
| t <sub>OES</sub> | OE Setup Time                                         | ] <del></del>                                | 2    |      | μs    |
| t <sub>DS</sub>  | Data Setup Time                                       | Input Rise and Fall Times (10% to 90%) 20 ns | 2    |      | μs    |
| t <sub>AH</sub>  | Address Hold Time                                     | (10,0 to 50,0) 25 110                        | 0    |      | μs    |
| t <sub>DH</sub>  | Data Hold Time                                        | Input Pulse Levels                           | 2    |      | μs    |
| t <sub>DFP</sub> | OE High to Output Float Delay <sup>(2)</sup>          | 0.45V to 2.4V                                | 0    | 130  | ns    |
| t <sub>VPS</sub> | V <sub>PP</sub> Setup Time                            | Input Timing Reference Level                 | 2    |      | μs    |
| t <sub>vcs</sub> | V <sub>CC</sub> Setup Time                            | 0.8V to 2.0V                                 | 2    |      | μs    |
| t <sub>PW</sub>  | PGM Program Pulse Width <sup>(3)</sup>                | Output Timing Reference Level                | 47.5 | 52.5 | μs    |
| t <sub>OE</sub>  | Data Valid from OE                                    | Output Timing Reference Level 0.8V to 2.0V   |      | 150  | ns    |
| t <sub>PRT</sub> | V <sub>PP</sub> Pulse Rise Time During<br>Programming |                                              | 50   |      | ns    |

Notes: 1.  $V_{CC}$  must be applied simultaneously or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ 

3. Program Pulse width tolerance is 50  $\mu\text{sec}\pm5\%.$ 

### **Atmel's 27C2048 Intergrated Product Identification Code**

|              |    | Pins   |    |            |            |            |    |            |            |    |          |
|--------------|----|--------|----|------------|------------|------------|----|------------|------------|----|----------|
| Codes        | A0 | O15-O8 | 07 | <b>O</b> 6 | <b>O</b> 5 | <b>O</b> 4 | О3 | <b>O</b> 2 | <b>O</b> 1 | 00 | Hex Data |
| Manufacturer | 0  | 0      | 0  | 0          | 0          | 1          | 1  | 1          | 1          | 0  | 001E     |
| Device Type  | 1  | 0      | 1  | 1          | 1          | 1          | 0  | 1          | 1          | 1  | 00F7     |



<sup>2.</sup> This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram.



### **Rapid Programming Algorithm**

A 50  $\mu s$   $\overline{CE}$  pulse width is used to program. The address is set to the first location.  $V_{CC}$  is raised to 6.5V and  $V_{PP}$  is raised to 13.0V. Each address is first programmed with one 50  $\mu s$   $\overline{CE}$  pulse without verification. Then a verification/reprogramming loop is executed for each address. In the event a word fails to pass verification, up to 10 successive 50  $\mu s$  pulses are applied with a verification after each

pulse. If the word fails to verify after 10 pulses have been applied, the part is considered failed. After the word verifies properly, the next address is selected until all have been checked.  $V_{PP}$  is then lowered to 5.0V and  $V_{CC}$  to 5.0V. All words are read again and compared with the original data to determine if the device passes or fails.



# **Ordering Information**

| t <sub>ACC</sub> | Ico     | (m <b>A</b> ) |                                                    |                    |                               |
|------------------|---------|---------------|----------------------------------------------------|--------------------|-------------------------------|
| (ns)             | Active  | Standby       | Ordering Code                                      | Package            | Operation Range               |
| 55               | 35      | 0.1           | AT27C2048-55JC<br>AT27C2048-55PC<br>AT27C2048-55VC | 44J<br>40P6<br>40V | Commercial<br>(0°C to 70°C)   |
|                  | 35      | 0.1           | AT27C2048-55JI<br>AT27C2048-55PI<br>AT27C2048-55VI | 44J<br>40P6<br>40V | Industrial<br>(-40°C to 85°C) |
| 70               | 35      | 0.1           | AT27C2048-70JC<br>AT27C2048-70PC<br>AT27C2048-70VC | 44J<br>40P6<br>40V | Commercial<br>(0°C to 70°C)   |
|                  | 35      | 0.1           | AT27C2048-70JI<br>AT27C2048-70PI<br>AT27C2048-70VI | 44J<br>40P6<br>40V | Industrial<br>(-40°C to 85°C) |
| 90               | 35      | 0.1           | AT27C2048-90JC<br>AT27C2048-90PC<br>AT27C2048-90VC | 44J<br>40P6<br>40V | Commercial<br>(0°C to 70°C)   |
|                  | 35      | 0.1           | AT27C2048-90JI<br>AT27C2048-90PI<br>AT27C2048-90VI | 44J<br>40P6<br>40V | Industrial<br>(-40°C to 85°C) |
| 120              | 35      | 0.1           | AT27C2048-12JC<br>AT27C2048-12PC<br>AT27C2048-12VC | 44J<br>40P6<br>40V | Commercial<br>(0°C to 70°C)   |
|                  | 35      | 0.1           | AT27C2048-12JI<br>AT27C2048-12PI<br>AT27C2048-12VI | 44J<br>40P6<br>40V | Industrial<br>(-40°C to 85°C) |
| 150              | AT27C20 |               | AT27C2048-15JC<br>AT27C2048-15PC<br>AT27C2048-15VC | 44J<br>40P6<br>40V | Commercial<br>(0°C to 70°C)   |
|                  | 35      | 0.1           | AT27C2048-15JI<br>AT27C2048-15PI<br>AT27C2048-15VI | 44J<br>40P6<br>40V | Industrial<br>(-40°C to 85°C) |

| Package Type |                                                               |
|--------------|---------------------------------------------------------------|
| 44J          | 44-Lead, Plastic J-Leaded Chip Carrier (PLCC)                 |
| 40P6         | 40-Lead, 0.600" Wide, Plastic Dual Inline Package (PDIP)      |
| 40V          | 40-Lead, Plastic Thin Small Outline Package (VSOP) 10 x 14 mm |





### **Packaging Information**

44J, 44-Lead, Plastic J-Leaded Chip Carier (PLCC) Dimensions in Inches and (Millimeters) JEDEC STANDARD MS-018 AC



40P6, 40-Lead, 0.600" Wide, Plastic Dual Inline Package (PDIP)

Dimensions in Inches and (Millimeters) JEDEC STANDARD MS-011 AC



40V, 40-Lead, Plastic Thin Small Outline Package (TSOP)

Dimensions in Millimeters and (Inches) JEDEC OUTLINE MO-142 CA



AT27C2048