

# **Mobile SDRAM**

MT48H8M16LF - 2 Meg x 16 x 4 banks MT48H4M32LF - 1 Meg x 32 x 4 banks

## **Features**

- Vdd/Vddq = 1.7-1.95V
- Fully synchronous; all signals registered on positive edge of system clock
- Internal, pipelined operation; column address can be changed every clock cycle
- · 4 internal banks for concurrent operation
- Programmable burst lengths (BL): 1, 2, 4, 8, and continuous
- Auto precharge, includes concurrent auto precharge
- · Auto refresh and self refresh modes
- LVTTL-compatible inputs and outputs
- On-chip temperature sensor to control self refresh rate
- Partial-array self refresh (PASR)
- Deep power-down (DPD)
- Selectable output drive strength (DS)

Table 1: Configuration Addressing

| Architecture      | 8 Meg x 16 | 4 Meg x 32 |  |  |
|-------------------|------------|------------|--|--|
| Number of banks   | 4          | 4          |  |  |
| Bank addressing   | BA0, BA1   | BA0, BA1   |  |  |
| Row addressing    | A[11:0]    | A[11:0]    |  |  |
| Column addressing | A[8:0]     | A[7:0]     |  |  |

Table 2: Key Timing Parameters

CL = CAS (READ) latency

| Speed          | Clock Ra     | te (MHz) | Access Time |        |  |  |
|----------------|--------------|----------|-------------|--------|--|--|
| Speed<br>Grade | crade CL = 2 |          | CL = 2      | CL = 3 |  |  |
| -6             | 104          | 166      | 8ns         | 5ns    |  |  |
| -75            | 104          | 133      | 8ns         | 5.4ns  |  |  |

| Options                                               | Marking   |
|-------------------------------------------------------|-----------|
| • Vdd/Vddq                                            |           |
| - 1.8V/1.8V                                           | H         |
| <ul> <li>Addressing</li> </ul>                        |           |
| <ul> <li>Standard addressing option</li> </ul>        | LF        |
| Configuration                                         |           |
| - 8 Meg x 16 (2 Meg x 16 x 4 banks)                   | 8M16      |
| <ul> <li>4 Meg x 32 (1 Meg x 32 x 4 banks)</li> </ul> | 4M32      |
| Plastic "green" packages                              |           |
| - 54-ball VFBGA (8mm x 8mm) <sup>1</sup>              | <b>B4</b> |
| -90-ball VFBGA (8mm x 13mm) <sup>2</sup>              | <b>B5</b> |
| Timing: cycle time                                    |           |
| - 6ns at CL = 3                                       | -6        |
| -7.5ns at CL = 3                                      | -75       |
| <ul> <li>Operating temperature range</li> </ul>       |           |
| <ul> <li>Commercial (0°C to +70°C)</li> </ul>         | None      |
| <ul> <li>Industrial (-40°C to +85°C)</li> </ul>       | IT        |
| Design revision                                       | :К        |

Notes: 1. Only available for x16 configuration.

2. Only available for x32 configuration.



# **Table of Contents**

| Features                                                    | 1  |
|-------------------------------------------------------------|----|
| General Description                                         | 5  |
| Functional Block Diagrams                                   | 6  |
| Ball Assignments                                            | 8  |
| Ball Descriptions                                           | 10 |
| Package Dimensions                                          | 12 |
| Electrical Specifications                                   | 14 |
| Absolute Maximum Ratings                                    | 14 |
| Revision History: Device                                    | 23 |
| Functional Description                                      | 24 |
| Commands                                                    |    |
| COMMAND INHIBIT                                             |    |
| NO OPERATION (NOP)                                          | 26 |
| LOAD MODE REGISTER (LMR)                                    |    |
| ACTIVE                                                      | 26 |
| READ                                                        | 27 |
| WRITE                                                       | 27 |
| PRECHARGE                                                   | 28 |
| BURST TERMINATE                                             | 29 |
| AUTO REFRESH                                                |    |
| SELF REFRESH                                                | 29 |
| DEEP POWER-DOWN (DPD)                                       | 30 |
| Operations                                                  | 30 |
| Truth Tables                                                | 30 |
| Initialization                                              | 34 |
| Register Definition                                         | 36 |
| Mode Register                                               | 36 |
| Burst Length (BL)                                           |    |
| Burst Type                                                  | 38 |
| CAS Latency (CL)                                            |    |
| Operating Mode                                              | 39 |
| Write Burst Mode                                            | 39 |
| Extended Mode Register (EMR)                                |    |
| Temperature-Compensated Self Refresh (TCSR)                 |    |
| Partial-Array Self Refresh (PASR)                           | 40 |
| Output Drive Strength                                       |    |
| Bank/Row Activation                                         |    |
| Timing Diagrams                                             | 42 |
| READs                                                       |    |
| WRITEs                                                      |    |
| Burst Read/Single Write                                     |    |
| PRECHARGE                                                   | 57 |
| Auto Precharge                                              |    |
| Concurrent Auto Precharge                                   |    |
| AUTO REFRESH                                                |    |
| Self Refresh                                                |    |
| Power-Down                                                  |    |
| Deep Power-Down                                             |    |
| Clock Suspend                                               |    |
| Revision History: Commands, Operations, and Timing Diagrams | 75 |



# **List of Figures**

| Figure 1:                | Part Numbering                                          |          |
|--------------------------|---------------------------------------------------------|----------|
| Figure 2:                | 8 Meg x 16 SDRAM                                        | .6       |
| Figure 3:                | 4 Meg x 32 SDRAM                                        | .7       |
| Figure 4:                | 54-Ball VFBGA (Top View)                                | .8       |
| Figure 5:                | 90-Ball VFBGA (Top View)                                | .9       |
| Figure 6:                | 54-Ball VFBGA (8mm x 8mm)                               | 12       |
| Figure 7:                | 90-Ball VFBGA (8mm x 13mm)                              | 13       |
| Figure 8:                | Typical Self Refresh Current vs. Temperature            | 17       |
| Figure 9:                | ACTIVE Command                                          | 26       |
| Figure 10:               | READ Command                                            |          |
| Figure 11:               | WRITE Command                                           | 28       |
| Figure 12:               | PRECHARGE Command                                       | 29       |
| Figure 13:               | Initialize and Load Mode Register                       | 35       |
| Figure 14:               | Mode Register Definition                                |          |
| Figure 15:               | CAS Latency                                             |          |
| Figure 16:               | Extended Mode Register                                  |          |
| Figure 17:               | Example: Meeting tRCD (MIN) When 2 < tRCD (MIN)/tCK < 3 |          |
| Figure 18:               | Consecutive READ Bursts                                 | 43       |
| Figure 19:               | Random READ Accesses                                    |          |
| Figure 20:               | READ-to-WRITE                                           |          |
| Figure 21:               | READ-to-WRITE With Extra Clock Cycle                    |          |
| Figure 22:               | READ-to-PRECHARGE                                       | 46       |
| Figure 23:               | Terminating a READ Burst                                | 47       |
| Figure 24:               | Alternating Bank Read Accesses                          |          |
| Figure 25:               | READ Continuous Page Burst                              |          |
| Figure 26:               | READ – DQM Operation                                    |          |
| Figure 27:               | WRITE Burst.                                            |          |
| Figure 28:               | WRITE-to-WRITE                                          |          |
| Figure 29:               | Random WRITE Cycles                                     |          |
| Figure 30:               | WRITE-to-READ                                           |          |
| Figure 31:               | WRITE-to-PRECHARGE                                      |          |
| Figure 32:               | Terminating a WRITE Burst                               |          |
| Figure 33:               | Alternating Bank Write Accesses                         |          |
| Figure 34:               | WRITE - Continuous Page Burst                           |          |
| Figure 35:               | WRITE - DQM Operation                                   |          |
| Figure 36:               | READ With Auto Precharge Interrupted by a READ          |          |
| Figure 37:               | READ With Auto Precharge Interrupted by a WRITE         | 50<br>50 |
| Figure 38:               | READ With Auto Precharge                                |          |
| Figure 39:               | READ Without Auto Precharge                             |          |
| Figure 40:               | Single READ With Auto Precharge                         |          |
| Figure 40.               | Single READ Without Auto Precharge                      |          |
| Figure 41:               | WRITE With Auto Precharge Interrupted by a READ         |          |
| Figure 42:               | WRITE With Auto Precharge Interrupted by a WRITE        |          |
| Figure 43.<br>Figure 44: |                                                         |          |
|                          | WRITE With Auto Precharge                               |          |
| Figure 45:<br>Figure 46: |                                                         |          |
|                          | Single WRITE With Auto Precharge                        | 60<br>N  |
| Figure 47:               | Auto Refresh Mode                                       |          |
| Figure 48:<br>Figure 49: | Self Refresh Mode                                       |          |
|                          |                                                         |          |
| Figure 50:               | Power-Down Mode                                         | 11<br>70 |
| Figure 51:               |                                                         | 72<br>73 |
| rivure 34.               | VIOUN DUNDERU DUI HIP READ DUINE                        | 1.3      |



# 128Mb: 8 Meg x 16, 4 Meg x 32 Mobile SDRAM List of Tables

# **List of Tables**

| Table 1:  | Configuration Addressing                                           | 1  |
|-----------|--------------------------------------------------------------------|----|
| Table 2:  | Key Timing Parameters                                              |    |
| Table 3:  | VFBGA Ball Descriptions                                            | 10 |
| Table 4:  | Absolute Maximum Ratings                                           | 14 |
| Table 5:  | DC Electrical Characteristics and Operating Conditions             | 14 |
| Table 6:  | Capacitance                                                        |    |
| Table 7:  | Idd Specifications and Conditions (x16)                            | 15 |
| Table 8:  | Idd Specifications and Conditions (x32)                            | 15 |
| Table 9:  | Idd7 Specifications and Conditions (x16 and x32)                   | 16 |
| Table 10: | Electrical Characteristics and Recommended AC Operating Conditions | 18 |
| Table 11: | AC Functional Characteristics                                      |    |
| Table 12: | Target Output Drive Characteristics (full strength)                | 20 |
| Table 13: | Target Output Drive Characteristics (three-quarter strength)       | 21 |
| Table 14: | Target Output Drive Characteristics (one-half strength)            |    |
| Table 15: | Truth Table - Commands and DQM Operation                           |    |
| Table 16: | Truth Table - Current State Bank n, Command to Bank n              |    |
| Table 17: | Truth Table – Current State Bank n, Command to Bank m              |    |
| Table 18: | Truth Table - CKE                                                  | 34 |
| Table 19: | Burst Definition Table                                             |    |
|           |                                                                    |    |



Figure 1: Part Numbering



# **General Description**

The 128Mb Mobile SDRAM is a high-speed CMOS, dynamic random access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x16's 33,554,432-bit banks is organized as 4096 rows by 512 columns by 16 bits. Each of the x32's 33,554,432-bit banks is organized as 4096 rows by 256 columns by 32 bits.

SDRAM devices offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time, and the capability to randomly change column addresses on each clock cycle during a burst access.



# **Functional Block Diagrams**

Figure 2: 8 Meg x 16 SDRAM





Figure 3: 4 Meg x 32 SDRAM





# **Ball Assignments**

Figure 4: 54-Ball VFBGA (Top View)

|   | 1           | 2               | 3           | 4 | 5 | 6 | 7           | 8           | 9         |
|---|-------------|-----------------|-------------|---|---|---|-------------|-------------|-----------|
| Α | Vss         | ()<br>DQ15      | ( )<br>Vssq |   |   |   | ( )<br>Vddq | DQ0         | Vdd       |
| В | ()<br>DQ14  | <b>DQ13</b>     | ( )<br>Vddq |   |   |   | ( )<br>Vssq | O<br>DQ2    | DQ1       |
| С | ()<br>DQ12  | ( )<br>DQ11     | Vssq        |   |   |   | ( )<br>Vddq | ()<br>DQ4   | DQ3       |
| D | DQ10        | O<br>DQ9        | ( )<br>Vddq |   |   |   | ( )<br>Vssq | DQ6         | DQ5       |
| E | DQ8         | NC <sup>1</sup> | Vss         |   |   |   | (_)<br>Vdd  | ( )<br>LDQM | DQ7       |
| F | (_)<br>UDQM | ( )<br>CLK      | CKÉ         |   |   |   | CAS#        | RAS#        | WE#       |
| G | NC          | ()<br>A11       | ()<br>A9    |   |   |   | BAO         | BA1         | CS#       |
| Н | ()<br>A8    | ()<br>A7        | ( )<br>A6   |   |   |   | A0          | ()<br>A1    | ()<br>A10 |
| J | Vss         | ()<br>A5        | ( )<br>A4   |   |   |   | ()<br>A3    | ( )<br>A2   | Vdd       |

Notes: 1. The E2 pin must be connected to Vss, Vssq, or left floating.



Figure 5: 90-Ball VFBGA (Top View)

|   | 1          | 2               | 3          | 4 | 5 | 6 | 7           | 8           | 9           |
|---|------------|-----------------|------------|---|---|---|-------------|-------------|-------------|
| Α | DQ26       | DQ24            | ( )<br>Vss |   |   |   | Vdd         | DQ23        | DQ21        |
| В | DQ28       | ( )<br>Vddq     | Vssq       |   |   |   | Vdda        | Vssa        | DO19        |
| С | Vssq       | DQ27            | DQ25       |   |   |   | DQ22        | DQ20        | Vddq        |
| D |            | <b>DQ29</b>     | DQ30       |   |   |   | DQ17        | <b>DQ18</b> |             |
| E | Vddq       | <b>DQ31</b>     | ( )<br>NC  |   |   |   | NC          | DQ16        | Vssq        |
| F | Vss        |                 | A3         |   |   |   | ()<br>A2    | DQM2        | Vdd         |
| G | A4         | ()<br>A5        | ()<br>A6   |   |   |   | A10         | ()<br>A0    | A1          |
| Н | A7         | A5<br>A8        | NC         |   |   |   | NC<br>BA0   | BA1         | <u>A11</u>  |
| J | CLK        | A8 CKE          | ()<br>A9   |   |   |   | BA0         | CS#         | ( )<br>RAS# |
| K | ()<br>DQM1 | NC <sup>1</sup> | NC         |   |   |   | CAS#        | WE#         | DQM0        |
| L |            | DQ8             | Vss        |   |   |   | ( )<br>Vdd  | DQ7         | ( )<br>Vssq |
| М | Vssq       |                 | DQ9        |   |   |   | DQ6         | DQ5         | ( )<br>Vddq |
| N | Vssq       | DQ12            | DQ14       |   |   |   | DQ1         | DQ3         | ( )<br>Vddq |
| Р | DQ11       | ( )<br>Vddq     |            |   |   |   | ( )<br>Vddq | Vssq        | DQ4         |
| R | DQ13       | DQ15            | Vss        |   |   |   | Vdd         | DQ0         | DQ2         |

Notes: 1. The K2 pin must be connected to Vss, Vssq, or left floating.



# **Ball Descriptions**

Table 3: VFBGA Ball Descriptions

| 54-Ball VFBGA                                                           | 90-Ball VFBGA                                                                                                                                       | Symbol                                              | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F2                                                                      | J1                                                                                                                                                  | CLK                                                 | Input | Clock: CLK is driven by the system clock. All SDRAM input signals are sampled on the positive edge of CLK. CLK also increments the internal burst counter and controls the output registers.                                                                                                                                                                                                                                                                                                                                                                                                 |
| F3                                                                      | J2                                                                                                                                                  | CKE                                                 | Input | Clock enable: CKE activates (HIGH) and deactivates (LOW) the CLK signal. Deactivating the clock provides precharge power-down and SELF REFRESH operation (all banks idle), active power-down (row active in any bank), deep power-down (all banks idle), or CLOCK SUSPEND operation (burst/access in progress). CKE is synchronous except after the device enters power-down and self refresh modes, where CKE becomes asynchronous until after exiting the same mode. The input buffers, including CLK, are disabled during power-down and self refresh modes, providing low standby power. |
| G9                                                                      | J8                                                                                                                                                  | CS#                                                 | Input | Chip select: CS# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when CS# is registered HIGH. CS# provides for external bank selection on systems with multiple banks. CS# is considered part of the command code.                                                                                                                                                                                                                                                                                                                      |
| F7, F8, F9                                                              | K7, J9, K8                                                                                                                                          | CAS#, RAS#,<br>WE#                                  | Input | Command inputs: RAS#, CAS#, and WE# (along with CS#) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| E8, F1                                                                  | F2, F8, K1, K9                                                                                                                                      | LDQM,<br>UDQM<br>(54-ball)<br>DQM[3:0]<br>(90-ball) | Input | Input/Output mask: DQM is sampled HIGH and is an input mask signal for write accesses and an output enable signal for read accesses. Input data is masked during a WRITE cycle. The output buffers are placed in a High-Z state (2-clock latency) during a READ cycle. For the x16, LDQM corresponds to DQ[7:0] and UDQM corresponds to DQ[16:8]. For the x32, DQM0 corresponds to DQ[7:0], DQM1 corresponds to DQ[15:8], DQM2 corresponds to DQ[23:16], and DQM3 corresponds to DQ[31:24]. DQM[3:0] (or LDQM and UDQM if x16) are considered same state when referenced as DQM.             |
| G7, G8                                                                  | J7, H8                                                                                                                                              | BAO, BA1                                            | Input | Bank address input(s): BA0 and BA1 define to which bank the ACTIVE, READ, WRITE, or PRECHARGE command is being applied. BA0 and BA1 become "Don't Care" when registering an ALL BANK PRECHARGE (A10 HIGH).                                                                                                                                                                                                                                                                                                                                                                                   |
| G2, H9, G3, H1,<br>H2, H3, J2, J3,<br>J7, J8, H8, H7                    | H9, G7, J3, H2,<br>H1, G3, G2, G1,<br>F3, F7, G9, G8                                                                                                | A[11:0]                                             | Input | Address inputs: Addresses are sampled during the ACTIVE command (row) and READ/WRITE command (column; with A10 defining auto precharge) to select one location out of the memory array in the respective bank. A10 is sampled during a PRECHARGE command to determine whether all banks are to be precharged (A10 HIGH) or bank selected by BA0, BA1. The address inputs also provide the op-code during a LOAD MODE REGISTER command.                                                                                                                                                       |
| A2, B1, B2, C1,<br>C2, D1, D2, E1,<br>E9, D8, D9, C8,<br>C9, B8, B9, A8 | E2, D3, D2, B1,<br>C2, A1, C3, A2,<br>A8, C7, A9, C8,<br>B9, D8, D7, E8,<br>R2, N3, R1, N2,<br>P1, M2, M3, L2,<br>L8, M7, M8, P9,<br>N8, R9, N7, R8 | DQ[15:0]<br>(54-ball)<br>DQ[31:0]<br>(90-ball)      | I/O   | Data input/output: Data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



# 128Mb: 8 Meg x 16, 4 Meg x 32 Mobile SDRAM Ball Descriptions

# Table 3: VFBGA Ball Descriptions (continued)

| 54-Ball VFBGA  | 90-Ball VFBGA                                | Symbol | Туре   | Description                                                                                                         |
|----------------|----------------------------------------------|--------|--------|---------------------------------------------------------------------------------------------------------------------|
| A7, B3, C7, D3 | B2, B7, C9, D9,<br>E1, L1, M9, N9,<br>P2, P7 | Vddq   | Supply | DQ power: Provides isolated power to DQ for improved noise immunity.                                                |
| A3, B7, C3, D7 | B3, B8, C1, D1,<br>E9, L9, M1, N1,<br>P3, P8 | Vssq   | Supply | DQ ground: Provides isolated ground to DQ for improved noise immunity.                                              |
| A9, E7, J9     | A7, F9, L7, R7                               | Vdd    | Supply | Core power supply.                                                                                                  |
| A1, E3, J1     | A3, F1, L3, R3                               | Vss    | Supply | Ground.                                                                                                             |
| E2             | K2                                           | NC     | -      | Ball E2 on the 54 ball and K2 on the 90 ball must be connected to Vss, Vssq, or left floating.                      |
| G1             | E3, E7, H3, H7,<br>K3                        | NC     | -      | Internally not connected. These balls can be left unconnected, but it is recommended that they be connected to Vss. |



# **Package Dimensions**

Figure 6: 54-Ball VFBGA (8mm x 8mm)



Notes: 1. All dimensions are in millimeters.



Figure 7: 90-Ball VFBGA (8mm x 13mm)



Notes: 1. All dimensions are in millimeters.



# **Electrical Specifications**

# **Absolute Maximum Ratings**

Stresses greater than those listed in Table 4 may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

Table 4: Absolute Maximum Ratings

| Voltage/Temperature                                 | Symbol           | Min   | Max  | Unit |
|-----------------------------------------------------|------------------|-------|------|------|
| Voltage on Vdd/Vddq supply relative to Vss          | Vdd/Vddq         | -0.35 | +2.8 | V    |
| Voltage on inputs, NC, or I/O balls relative to Vss | Vin              | -0.35 | +2.8 |      |
| Storage temperature plastic                         | T <sub>STG</sub> | -55   | +150 | °C   |

Notes: 1. Vdd and Vddq must be within 300mV of each other at all times. Vddq must not exceed Vdd.

Table 5: DC Electrical Characteristics and Operating Conditions

Notes: 1–2 apply to all parameters and conditions; Vdd/Vddq = 1.7–1.95V

| Parameter/Condition                                                                                   | Symbol         | Min        | Max        | Unit | Notes |
|-------------------------------------------------------------------------------------------------------|----------------|------------|------------|------|-------|
| Supply voltage                                                                                        | Vdd            | 1.7        | 1.95       | V    |       |
| I/O supply voltage                                                                                    | Vddq           | 1.7        | 1.95       | V    |       |
| Input high voltage: Logic 1; all inputs                                                               | Vih            | 0.8 × Vddq | Vddq + 0.3 | V    | 3     |
| Input low voltage: Logic 0; all inputs                                                                | Vil            | -0.3       | +0.3       | V    | 3     |
| Output high voltage                                                                                   | Voh            | 0.9 × Vddq | -          | V    | 4     |
| Output low voltage                                                                                    | Vol            | -          | 0.2        | V    | 4     |
| Input leakage current:<br>Any input $0V \le V$ in $\le V$ dd (all other balls not under test = $0V$ ) | li             | -1.0       | 1.0        | μΑ   |       |
| Output leakage current: DQ are disabled; 0V ≤ Vout ≤ Vddq                                             | loz            | -1.5       | 1.5        | μΑ   |       |
| Operating temperature:<br>Industrial                                                                  | T <sub>A</sub> | -40        | +85        | °C   |       |

Notes:

- All voltages referenced to Vss.
- 2. A full initialization sequence is required before proper device operation is ensured.
- 3. Vih overshoot: Vih (MAX) = Vddq + 2V for a pulse width ≤ 3ns, and the pulse width cannot be greater than one-third of the cycle rate. Vil undershoot: Vil (MIN) = -2V for a pulse width ≤ 3ns.
- 4. lout = 4mA for full drive strength. Other drive strengths require appropriate scale.

### Table 6: Capacitance

Note 1 applies to all parameters and conditions

| Parameter                                     | Symbol | Min | Max | Unit |
|-----------------------------------------------|--------|-----|-----|------|
| Input capacitance: CLK                        | Ci1    | 1.5 | 4.0 | pF   |
| Input capacitance: All other input-only balls | Ci2    | 1.5 | 4.0 | pF   |
| Input/output capacitance: DQ                  | Cio    | 3   | 5.0 | pF   |

Notes: 1. This parameter is sampled. Vdd, Vddq = +1.8V;  $T_A = 25$ °C; ball under test biased at 0.9V, f = 1 MHz.



## Table 7: Idd Specifications and Conditions (x16)

Note 1 applies to all parameters and conditions; notes appear on page 16; Vdd/Vddq = 1.70–1.95V

|                                                                                           |                                   |        | М   | ах  |            |         |
|-------------------------------------------------------------------------------------------|-----------------------------------|--------|-----|-----|------------|---------|
| Parameter/Condition                                                                       |                                   | Symbol | -6  | -75 | Unit       | Notes   |
| Operating current:<br>Active mode; burst = 1; READ or WRITE; <sup>t</sup> RC =            | ldd1                              | 50     | 40  | mA  | 2, 3, 4    |         |
| Standby current:<br>Power-down mode; All banks idle; CKE = LOV                            | V                                 | Idd2P  | 200 | 200 | μΑ         | 5       |
| Standby current:<br>Nonpower-down mode; All banks idle; CKE =                             | ldd2N                             | 15     | 12  | mA  |            |         |
| Standby current: Active mode; CKE = LOW; CS# = HIGH; All bar No accesses in progress      | Idd3P                             | 3      | 3   | mA  | 3, 4, 6    |         |
| Standby current: Active mode; CKE = HIGH; CS# = HIGH; All barmet; No accesses in progress | nks active after <sup>t</sup> RCD | Idd3N  | 20  | 15  | mA         | 3, 4, 6 |
| Operating current: Burst mode; READ or WRITE; All banks active; every cycle               | ldd4                              | 80     | 70  | mA  | 2, 3, 4    |         |
| Auto refresh current:                                                                     | ldd5                              | 90     | 85  | mA  | 2, 3, 4, 6 |         |
| CKE = HIGH; CS# = HIGH                                                                    | ldd6                              | 5      | 3   | mA  | 2, 3, 4, 7 |         |
| Deep power-down                                                                           |                                   | Izz    | 10  | 10  | μΑ         | 5, 8    |

## Table 8: Idd Specifications and Conditions (x32)

Note 1 applies to all parameters; notes appear on page 16; Vdd/Vddq = 1.70-1.95V

|                                                                                             |                                  |        | M   | ах  |            |            |
|---------------------------------------------------------------------------------------------|----------------------------------|--------|-----|-----|------------|------------|
| Parameter/Condition                                                                         |                                  | Symbol | -6  | -75 | Unit       | Notes      |
| Operating current: Active mode; burst = 1; READ or WRITE; <sup>t</sup> RC =                 | ldd1                             | 70     | 55  | mA  | 2, 3, 4    |            |
| Standby current:<br>Power-down mode; All banks idle; CKE = LOW                              | ,                                | ldd2P  | 200 | 200 | μA         | 5          |
| Standby current:<br>Nonpower-down mode; All banks idle; CKE = H                             | HIGH                             | Idd2N  | 15  | 12  | mA         |            |
| Standby current: Active mode; CKE = LOW; CS# = HIGH; All bank No accesses in progress       | ks active;                       | Idd3P  | 3   | 3   | mA         | 3, 4, 6    |
| Standby current: Active mode; CKE = HIGH; CS# = HIGH; All band met; No accesses in progress | ks active after <sup>t</sup> RCD | ldd3N  | 20  | 15  | mA         | 3, 4, 6    |
| Operating current: Burst mode; READ or WRITE; All banks active; Hevery cycle                | ldd4                             | 100    | 90  | mA  | 2, 3, 4    |            |
| Auto refresh current:                                                                       | ldd5                             | 90     | 85  | mA  | 2, 3, 4, 6 |            |
| CKE = HIGH; CS# = HIGH                                                                      | <sup>t</sup> RFC = 7.8125µs      | ldd6   | 5   | 3   | mA         | 2, 3, 4, 7 |
| Deep power-down                                                                             |                                  | lzz    | 10  | 10  | μA         | 5, 8       |

# 128Mb: 8 Meg x 16, 4 Meg x 32 Mobile SDRAM Electrical Specifications

Table 9: Idd7 Specifications and Conditions (x16 and x32)

Notes: 1, 5, 9, and 10 apply to all conditions and parameters; Vdd/Vddq = 1.70–1.95V

| Parameter/Condition                                               |                  | Symbol | ldd7 | Unit |
|-------------------------------------------------------------------|------------------|--------|------|------|
| Self refresh:                                                     | Full array, 85°C | ldd7   | 200  | μΑ   |
| $CKE = LOW; {}^{t}CK = {}^{t}CK (MIN);$                           | Full array, 45°C | ldd7   | 140  | μΑ   |
| Address and control inputs are stable; Data bus inputs are stable | 1/2 array, 85°C  | ldd7   | 160  | μΑ   |
| stable, Data bus iliputs are stable                               | 1/2 array, 45°C  | ldd7   | 120  | μΑ   |
|                                                                   | 1/4 array, 85°C  | ldd7   | 140  | μΑ   |
|                                                                   | 1/4 array, 45°C  | ldd7   | 100  | μΑ   |
|                                                                   | 1/8 array, 85°C  | ldd7   | 120  | μΑ   |
|                                                                   | 1/8 array, 45°C  | ldd7   | 95   | μΑ   |
|                                                                   | 1/16 array, 85°C | ldd7   | 100  | μΑ   |
|                                                                   | 1/16 array, 45°C | ldd7   | 90   | μΑ   |

Notes:

- 1. A full initialization sequence is required before proper device operation is ensured.
- 2. Idd is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time and the outputs open.
- 3. The ldd current will increase or decrease proportionally according to the amount of frequency alteration for the test condition.
- 4. Address transitions average one transition every 2 clocks.
- 5. Measurement is taken 500ms after entering into this operating mode to provide tester measuring unit settling time.
- 6. Other input signals can transition only one time for every 2 clocks and are otherwise at valid Vih or Vil levels.
- 7. CKE is HIGH during the REFRESH command period <sup>t</sup>RFC (MIN) else CKE is LOW. The Idd7 limit is a nominal value and does not result in a fail value.
- 8. Typical values at 25°C (not a maximum value).
- 9. Enables on-die refresh and address counters.
- 10. Values for Idd7 85°C full array and partial array are guaranteed for the entire temperature range. All other Idd7 values are estimated.



Figure 8: Typical Self Refresh Current vs. Temperature





# Table 10: Electrical Characteristics and Recommended AC Operating Conditions Notes 1–5 apply to all parameters; notes appear on page 19

|                                        |        |                  |     | -6      | -    | 75      |                 |       |
|----------------------------------------|--------|------------------|-----|---------|------|---------|-----------------|-------|
| Parameter                              |        | Symbol           | Min | Max     | Min  | Max     | Unit            | Notes |
| Access time from CLK (positive edge)   | CL = 3 | <sup>t</sup> AC  | _   | 5       | _    | 5.4     | ns              |       |
|                                        | CL = 2 |                  | _   | 8       | -    | 8       |                 |       |
| Address hold time                      |        | <sup>t</sup> AH  | 1   | -       | 1    | -       | ns              |       |
| Address setup time                     |        | <sup>t</sup> AS  | 1.5 | -       | 1.5  | -       | ns              |       |
| CLK high-level width                   |        | <sup>t</sup> CH  | 2.5 | -       | 2.5  | -       | ns              |       |
| CLK low-level width                    |        | <sup>t</sup> CL  | 2.5 | _       | 2.5  | -       | ns              |       |
| Clock cycle time                       | CL = 3 | <sup>t</sup> CK  | 6   | _       | 7.5  | -       | ns              | 6     |
|                                        | CL = 2 |                  | 9.6 | -       | 9.6  | -       |                 |       |
| CKE hold time                          |        | <sup>t</sup> CKH | 1   | -       | 1    | -       | ns              |       |
| CKE setup time                         |        | <sup>t</sup> CKS | 1.5 | -       | 1.5  | -       | ns              |       |
| CS#, RAS#, CAS#, WE#, DQM hold time    |        | <sup>t</sup> CMH | 0.5 | -       | 0.5  | -       | ns              |       |
| CS#, RAS#, CAS#, WE#, DQM setup time   |        | <sup>t</sup> CMS | 1.5 | -       | 1.5  | -       | ns              |       |
| Data-in hold time                      |        | <sup>t</sup> DH  | 1   | -       | 1    | -       | ns              |       |
| Data-in setup time                     |        | <sup>t</sup> DS  | 1.5 | -       | 1.5  | -       | ns              |       |
| Data-out High-Z time                   | CL = 3 | <sup>t</sup> HZ  | -   | 5       | -    | 5.4     | ns              | 7     |
|                                        | CL = 2 |                  | -   | 8       | -    | 8       | ns              |       |
| Data-out Low-Z time                    |        | <sup>t</sup> LZ  | 1   | -       | 1    | -       | ns              |       |
| Data-out hold time (load)              |        | <sup>t</sup> OH  | 2.5 | -       | 2.5  | -       | ns              |       |
| Data-out hold time (no load)           |        | <sup>t</sup> OHn | 1.8 | -       | 1.8  | -       | ns              |       |
| ACTIVE-to-PRECHARGE command            |        | <sup>t</sup> RAS | 42  | 120,000 | 45   | 120,000 | ns              |       |
| ACTIVE-to-ACTIVE command period        |        | <sup>t</sup> RC  | 60  | -       | 67.5 | -       | ns              |       |
| ACTIVE-to-READ or WRITE delay          |        | <sup>t</sup> RCD | 18  | -       | 19.2 | -       | ns              |       |
| Refresh period (8192 rows)             |        | <sup>t</sup> REF | -   | 64      | -    | 64      | ms              | 8     |
| AUTO REFRESH period                    |        | <sup>t</sup> RFC | 80  | _       | 80   | -       | ns              |       |
| PRECHARGE command period               |        | <sup>t</sup> RP  | 18  | -       | 19.2 | -       | ns              |       |
| ACTIVE bank a to ACTIVE bank b command |        | <sup>t</sup> RRD | 2   | -       | 2    | -       | <sup>t</sup> CK |       |
| Transition time                        |        | <sup>t</sup> T   | 0.3 | 1.2     | 0.3  | 1.2     | ns              | 9     |
| WRITE recovery time                    |        | <sup>t</sup> WR  | 15  | _       | 15   | -       | ns              | 10    |
| Exit SELF REFRESH-to-ACTIVE command    |        | <sup>t</sup> XSR | 120 | -       | 120  | -       | ns              | 11    |



**Table 11: AC Functional Characteristics** 

Notes 1-5 apply to all parameters; notes appear on page 19

| Parameter                                     |                                      | Symbol            | -6 | -75             | Unit            | Notes  |
|-----------------------------------------------|--------------------------------------|-------------------|----|-----------------|-----------------|--------|
| Last data-in to burst STOP command            |                                      | <sup>t</sup> BDL  | 1  | 1               | <sup>t</sup> CK | 12     |
| READ/WRITE command to READ/WRITE command      |                                      | <sup>t</sup> CCD  | 1  | 1               | <sup>t</sup> CK | 12     |
| Last data-in to new READ/WRITE command        |                                      | <sup>t</sup> CDL  | 1  | 1               | <sup>t</sup> CK | 12     |
| CKE to clock disable or power-down entry mode |                                      | <sup>t</sup> CKED | 1  | 1               | <sup>t</sup> CK | 13     |
| Data-in to ACTIVE command                     |                                      | <sup>t</sup> DAL  | 5  | 5               | <sup>t</sup> CK | 14, 16 |
| Data-in to PRECHARGE command                  | <sup>t</sup> DPL                     | 2                 | 2  | <sup>t</sup> CK | 15, 16          |        |
| DQM to input data delay                       |                                      | <sup>t</sup> DQD  | 0  | 0               | <sup>t</sup> CK | 12     |
| DQM to data mask during WRITEs                |                                      | <sup>t</sup> DQM  | 0  | 0               | <sup>t</sup> CK | 12     |
| DQM to data High-Z during READs               |                                      | <sup>t</sup> DQZ  | 2  | 2               | <sup>t</sup> CK | 12     |
| WRITE command to input data delay             |                                      | <sup>t</sup> DWD  | 0  | 0               | <sup>t</sup> CK | 12     |
| LOAD MODE REGISTER command to ACTIVE or REF   | RESH                                 | <sup>t</sup> MRD  | 2  | 2               | <sup>t</sup> CK |        |
| command                                       |                                      |                   |    |                 |                 |        |
| CKE to clock enable or power-down exit mode   |                                      |                   | 1  | 1               | <sup>t</sup> CK | 13     |
| Last data-in to PRECHARGE command             | <sup>t</sup> RDL                     | 2                 | 2  | <sup>t</sup> CK | 15, 16          |        |
| Data-out High-Z from PRECHARGE command        | High-Z from PRECHARGE command CL = 3 |                   | 3  | 3               | <sup>t</sup> CK | 12     |
|                                               | CL = 2                               |                   | 2  | 2               | <sup>t</sup> CK |        |

Notes:

- 1. A full initialization sequence is required before proper device operation is ensured.
- 2. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range ( $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$  industrial temperature) is ensured.
- 3. In addition to meeting the transition rate specification, the clock and CKE must transit between Vih and Vil (or between Vil and Vih) in a monotonic manner.
- 4. Outputs measured for 1.8V at 0.9V with equivalent load:



Test loads with full DQ driver strength. Performance will vary with actual system DQ bus capacitive loading, termination, and programmed drive strength.

- 5. AC timing tests have Vil and Vih with timing referenced to Vih/2 = crossover point. If the input transition time is longer than <sup>t</sup>T (MAX), then the timing is referenced at Vil (MAX) and Vih (MIN) and no longer at the Vih/2 crossover point.
- 6. The clock frequency must remain constant (stable clock is defined as a signal cycling within timing constraints specified for the clock ball) during access or precharge states (READ, WRITE, including <sup>†</sup>WR, and PRECHARGE commands). CKE may be used to reduce the data rate.
- 7. <sup>t</sup>HZ defines the time at which the output achieves the open circuit condition; it is not a reference to Voh or Vol. The last valid data element will meet <sup>t</sup>OH before going High-Z.
- 8. The 128Mb Mobile SDRAM requires 4096 AUTO REFRESH cycles every 64ms (<sup>t</sup>REF). Providing a distributed AUTO REFRESH command every 15.6µs meets the refresh requirement and ensures that each row is refreshed. Alternatively, 4096 AUTO REFRESH commands can be issued in a burst at the minimum cycle rate (<sup>t</sup>RFC), one time for every 64ms.
- 9. AC characteristics assume <sup>t</sup>T = 1ns. For command and address input slew rates ≤0.5V/ns, timing must be derated. Input setup times require an additional 50ps for each 100 mV/ns reduction in slew rate. Input hold times remain unchanged. If the slew rate exceeds 4.5V/ns, functionality is uncertain.
- 10. For auto precharge mode, the precharge timing budget (<sup>t</sup>RP) begins at 7.5ns for -75, 9ns for -6, after the first clock delay and after the last WRITE is executed.
- 11. CLK must be toggled a minimum of two times during this period.

# 128Mb: 8 Meg x 16, 4 Meg x 32 Mobile SDRAM **Electrical Specifications**

- 12. Required clocks are specified by JEDEC functionality and are not dependent on any timing parameter.
- 13. Timing is specified by <sup>t</sup>CKS. Clock(s) specified as a reference only at minimum cycle rate.
- 14. Timing is specified by <sup>t</sup>WR plus <sup>t</sup>RP. Clock(s) specified as a reference only at minimum cycle
- 15. Timing is specified by <sup>t</sup>WR.
- 16. Based on  ${}^{t}CK$  (MIN), CL = 3.

**Target Output Drive Characteristics (full strength) Table 12:** 

Notes 1-2 apply to all values; characteristics are specified under best and worst process variations/conditions

|             | Pull-Down 0 | Current (mA) | Pull-Up Cui | rent (mA) |
|-------------|-------------|--------------|-------------|-----------|
| Voltage (V) | Min         | Max          | Min         | Max       |
| 0.00        | 0.00        | 0.00         | 0.00        | 0.00      |
| 0.10        | 2.80        | 18.53        | -2.80       | -18.53    |
| 0.20        | 5.60        | 26.80        | -5.60       | -26.80    |
| 0.30        | 8.40        | 32.80        | -8.40       | -32.80    |
| 0.40        | 11.20       | 37.05        | -11.20      | -37.05    |
| 0.50        | 14.00       | 40.00        | -14.00      | -40.00    |
| 0.60        | 16.80       | 42.50        | -16.80      | -42.50    |
| 0.70        | 19.60       | 44.57        | -19.60      | -44.57    |
| 0.80        | 22.40       | 46.50        | -22.40      | -46.50    |
| 0.85        | 23.80       | 47.48        | -23.80      | -47.48    |
| 0.90        | 23.80       | 48.50        | -23.80      | -48.50    |
| 0.95        | 23.80       | 49.40        | -23.80      | -49.40    |
| 1.00        | 23.80       | 50.05        | -23.80      | -50.05    |
| 1.10        | 23.80       | 51.35        | -23.80      | -51.35    |
| 1.20        | 23.80       | 52.65        | -23.80      | -52.65    |
| 1.30        | 23.80       | 53.95        | -23.80      | -53.95    |
| 1.40        | 23.80       | 55.25        | -23.80      | -55.25    |
| 1.50        | 23.80       | 56.55        | -23.80      | -56.55    |
| 1.60        | 23.80       | 57.85        | -23.80      | -57.85    |
| 1.70        | 23.80       | 59.15        | -23.80      | -59.15    |
| 1.80        | -           | 60.45        | -           | -60.45    |
| 1.90        | -           | 61.75        | -           | -61.75    |

- Notes: 1. Table values based on nominal impedance of  $25\Omega$  at Vddq/2.
  - 2. The full variation in drive current from minimum to maximum, due to process, voltage, and temperature, will lie within the outer bounding lines of the I-V curves.



Table 13: **Target Output Drive Characteristics (three-quarter strength)** 

Notes 1-2 apply to all values; characteristics are specified under best and worst process variations/conditions

|             | Pull-Down ( | Current (mA) | Pull-Up Cu | rrent (mA) |
|-------------|-------------|--------------|------------|------------|
| Voltage (V) | Min         | Max          | Min        | Max        |
| 0.00        | 0.00        | 0.00         | 0.00       | 0.00       |
| 0.10        | 1.96        | 12.97        | -1.96      | -12.97     |
| 0.20        | 3.92        | 18.76        | -3.92      | -18.76     |
| 0.30        | 5.88        | 22.96        | -5.88      | -22.96     |
| 0.40        | 7.84        | 25.94        | -7.84      | -25.94     |
| 0.50        | 9.80        | 28.00        | -9.80      | -28.00     |
| 0.60        | 11.76       | 29.75        | -11.76     | -29.75     |
| 0.70        | 13.72       | 31.20        | -13.72     | -31.20     |
| 0.80        | 15.68       | 32.55        | -15.68     | -32.55     |
| 0.85        | 16.66       | 33.24        | -16.66     | -33.24     |
| 0.90        | 16.66       | 33.95        | -16.66     | -33.95     |
| 0.95        | 16.66       | 34.58        | -16.66     | -34.58     |
| 1.00        | 16.66       | 35.04        | -16.66     | -35.04     |
| 1.10        | 16.66       | 35.95        | -16.66     | -35.95     |
| 1.20        | 16.66       | 36.86        | -16.66     | -36.86     |
| 1.30        | 16.66       | 37.77        | -16.66     | -37.77     |
| 1.40        | 16.66       | 38.68        | -16.66     | -38.68     |
| 1.50        | 16.66       | 39.59        | -16.66     | -39.59     |
| 1.60        | 16.66       | 40.50        | -16.66     | -40.50     |
| 1.70        | 16.66       | 41.41        | -16.66     | -41.41     |
| 1.80        | -           | 42.32        | -          | -42.32     |
| 1.90        | -           | 43.23        | -          | -43.23     |

- Notes: 1. Table values based on nominal impedance of  $37\Omega$  at Vddq/2.
  - 2. The full variation in drive current from minimum to maximum, due to process, voltage, and temperature, will lie within the outer bounding lines of the I-V curves.



Table 14: **Target Output Drive Characteristics (one-half strength)** 

Notes 1-3 apply to all values; characteristics are specified under best and worst process variations/conditions

|             | Pull-Down ( | Current (mA) | Pull-Up Cu | rrent (mA) |
|-------------|-------------|--------------|------------|------------|
| Voltage (V) | Min         | Max          | Min        | Max        |
| 0.00        | 0.00        | 0.00         | 0.00       | 0.00       |
| 0.10        | 1.27        | 8.42         | -1.27      | -8.42      |
| 0.20        | 2.55        | 12.30        | -2.55      | -12.30     |
| 0.30        | 3.82        | 14.95        | -3.82      | -14.95     |
| 0.40        | 5.09        | 16.84        | -5.09      | -16.84     |
| 0.50        | 6.36        | 18.20        | -6.36      | -18.20     |
| 0.60        | 7.64        | 19.30        | -7.64      | -19.30     |
| 0.70        | 8.91        | 20.30        | -8.91      | -20.30     |
| 0.80        | 10.16       | 21.20        | -10.16     | -21.20     |
| 0.85        | 10.80       | 21.60        | -10.80     | -21.60     |
| 0.90        | 10.80       | 22.00        | -10.80     | -22.00     |
| 0.95        | 10.80       | 22.45        | -10.80     | -22.45     |
| 1.00        | 10.80       | 22.73        | -10.80     | -22.73     |
| 1.10        | 10.80       | 23.21        | -10.80     | -23.21     |
| 1.20        | 10.80       | 23.67        | -10.80     | -23.67     |
| 1.30        | 10.80       | 24.14        | -10.80     | -24.14     |
| 1.40        | 10.80       | 24.61        | -10.80     | -24.61     |
| 1.50        | 10.80       | 25.08        | -10.80     | -25.08     |
| 1.60        | 10.80       | 25.54        | -10.80     | -25.54     |
| 1.70        | 10.80       | 26.01        | -10.80     | -26.01     |
| 1.80        | -           | 26.48        | -          | -26.48     |
| 1.90        | -           | 26.95        | _          | -26.95     |

- Notes: 1. Table values based on nominal impedance of  $55\Omega$  at Vddq/2.
  - 2. The full variation in drive current from minimum to maximum, due to process, voltage, and temperature, will lie within the outer bounding lines of the I-V curves.
  - 3. The I-V curve for one-quarter drive strength is approximately 50% of one-half drive strength.



# 



# **Functional Description**

Mobile SDRAM devices are quad-bank DRAM that operate at 1.8V and include a synchronous interface. All signals are registered on the positive edge of the clock signal, CLK.

Read and write accesses to SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, that is followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA0 and BA1 select the bank). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.

Mobile SDRAM provides for programmable READ or WRITE burst lengths. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence.

Mobile SDRAM uses an internal pipelined architecture to achieve high-speed operation. This architecture enables changing the column address on every clock cycle to achieve a high-speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the precharge cycles and provide seamless high-speed, random-access operation.

Mobile SDRAM is designed to operate in 1.8V memory systems. An auto refresh mode is provided, along with power-saving, power-down, and deep power-down modes. All inputs and outputs are LVTTL-compatible.

Mobile SDRAM offers substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks in order to hide precharge time, and the capability to randomly change column addresses on each clock cycle during a burst access.



### Commands

Table 15 provides a quick reference of available commands. A written description of each command follows the table. Three additional Truth Tables appear on pages 30–34; these tables provide current state/next state information.

**Table 15:** Truth Table – Commands and DQM Operation

Note 1 applies to all commands; notes appear below table

| Name (Function)                                                 | CS# | RAS# | CAS# | WE# | DQM | ADDR     | DQ     | Notes |
|-----------------------------------------------------------------|-----|------|------|-----|-----|----------|--------|-------|
| COMMAND INHIBIT (NOP)                                           | Н   | Х    | Х    | Х   | Х   | Х        | Х      |       |
| NO OPERATION (NOP)                                              | L   | Н    | Н    | Н   | Х   | Х        | Х      |       |
| ACTIVE (select bank and activate row)                           | L   | L    | Н    | Н   | Х   | Bank/row | Х      | 2     |
| READ (select bank and column, and start READ burst)             | L   | Н    | L    | Н   | L/H | Bank/col | Х      | 3     |
| WRITE (select bank and column, and start WRITE burst)           | L   | Н    | L    | L   | L/H | Bank/col | Valid  | 3     |
| BURST TERMINATE or deep power-down (enter deep power-down mode) | L   | Н    | Н    | L   | Х   | Х        | Х      | 4, 5  |
| PRECHARGE (Deactivate row in bank or banks)                     | L   | L    | Н    | L   | Х   | Code     | Х      | 6     |
| AUTO REFRESH or SELF REFRESH (enter self refresh mode)          | L   | L    | L    | Н   | Х   | Х        | Х      | 7, 8  |
| LOAD MODE REGISTER                                              | L   | L    | L    | L   | Х   | Op-code  | Х      | 9     |
| Write enable/output enable                                      | Χ   | Х    | Х    | Х   | L   | Х        | Active | 10    |
| Write inhibit/output High-Z                                     | Χ   | Х    | Х    | Х   | Н   | Х        | High-Z | 10    |

#### Notes:

- 1. CKE is HIGH for all commands shown except SELF REFRESH and DEEP POWER-DOWN.
- 2. A[0:n] provide row address (where An is the most significant address bit), BA0 and BA1 determine which bank is made active.
- 3. A[0:i] provide column address (where i = the most significant column address for a given device configuration). A10 HIGH enables the auto precharge feature (non-persistent), while A10 LOW disables the auto precharge feature. BA0 and BA1 determine which bank is being read from or written to.
- 4. This command is BURST TERMINATE when CKE is HIGH and DEEP POWER-DOWN when CKE is LOW.
- 5. The purpose of the BURST TERMINATE command is to stop a data burst, thus the command could coincide with data on the bus. However, the DQ column reads a "Don't Care" state to illustrate that the BURST TERMINATE command can occur when there is no data present.
- 6. A10 LOW: BA0, BA1 determine the bank being precharged. A10 HIGH: all banks precharged and BA0. BA1 are "Don't Care."
- 7. This command is AUTO REFRESH if CKE is HIGH. SELF REFRESH if CKE is LOW.
- 8. Internal refresh counter controls row addressing; all inputs and I/Os are "Don't Care" except for CKE.
- 9. A[11:0] define the op-code written to the mode register.
- Activates or deactivates the DQ during WRITEs (zero-clock delay) and READs (two-clock delay).



### **COMMAND INHIBIT**

The COMMAND INHIBIT function prevents new commands from being executed by the SDRAM, regardless of whether the CLK signal is enabled. The SDRAM is effectively deselected. Operations already in progress are not affected.

# **NO OPERATION (NOP)**

The NO OPERATION (NOP) command is used to perform a NOP to a selected SDRAM (CS# is LOW). This prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected.

# **LOAD MODE REGISTER (LMR)**

The mode registers are loaded via inputs A[*n:0*] (where A*n* is the most significant address term), BA0, and BA1(see "Mode Register" on page 36). The LOAD MODE REGISTER command can only be issued when all banks are idle and a subsequent executable command cannot be issued until <sup>t</sup>MRD is met.

### **ACTIVE**

The ACTIVE command is used to open (or activate) a row in a particular bank for a subsequent access. The value on the BA0, BA1 inputs selects the bank, and the address provided selects the row. This row remains active (or open) for accesses until a PRECHARGE command is issued to that bank. A PRECHARGE command must be issued before opening a different row in the same bank. Figure 9 shows the ACTIVE command.

Figure 9: ACTIVE Command





### **READ**

The READ command is used to initiate a burst read access to an active row. The values on the BA0 and BA1 inputs select the bank; the address provided selects the starting column location. The value on input A10 determines whether auto precharge is used. If auto precharge is selected, the row being accessed is precharged at the end of the READ burst; if auto precharge is not selected, the row remains open for subsequent accesses. Read data appears on the DQ subject to the logic level on the DQM inputs two clocks earlier. If a given DQM signal was registered HIGH, the corresponding DQ will be High-Z two clocks later; if the DQM signal was registered LOW, the DQ will provide valid data. Figure 10 shows the READ command.

Figure 10: READ Command



Notes: 1. EN AP = enable auto precharge, DIS AP = disable auto precharge

### **WRITE**

The WRITE command is used to initiate a burst write access to an active row. The values on the BA0 and BA1 inputs select the bank; the address provided selects the starting column location. The value on input A10 determines whether auto precharge is used. If auto precharge is selected, the row being accessed is precharged at the end of the write burst; if auto precharge is not selected, the row remains open for subsequent accesses. Input data appearing on the DQ is written to the memory array subject to the DQM input logic level appearing coincident with the data. If a given DQM signal is registered LOW, the corresponding data is written to memory; if the DQM signal is registered HIGH, the corresponding data inputs are ignored and a WRITE is not executed to that byte/column location. Figure 11 shows the WRITE command.



Figure 11: WRITE Command



Notes: 1. EN AP = enable auto precharge, DIS AP = disable auto precharge

### **PRECHARGE**

The PRECHARGE command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access a specified time (\$^tRP\$) after the precharge command is issued. Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged, inputs BA0 and BA1 select the bank. Otherwise BA0 and BA1 are treated as "Don't Care." After a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. Figure 12 on page 29 shows the PRECHARGE command.



Figure 12: PRECHARGE Command



### **BURST TERMINATE**

The BURST TERMINATE command is used to truncate either fixed-length or continuous page bursts. The most recently registered READ or WRITE command prior to the BURST TERMINATE command is truncated.

# **AUTO REFRESH**

AUTO REFRESH is used during normal operation of the SDRAM and is analogous to CAS#-BEFORE-RAS# (CBR) REFRESH in FPM/EDO DRAM. Addressing is generated by the internal refresh controller. This makes the address bits "Don't Care" during an AUTO REFRESH command.

### **SELF REFRESH**

The SELF REFRESH command is used to place the device in self refresh mode. The self refresh mode is used to retain data in the SDRAM while the rest of the system is powered down. When in the self refresh mode, the SDRAM retains data without external clocking. The SELF REFRESH command is initiated like an AUTO REFRESH command, except that CKE is disabled (LOW). After the SELF REFRESH command is registered, all the inputs to the SDRAM become "Don't Care" with the exception of CKE, which must remain LOW.



# **DEEP POWER-DOWN (DPD)**

The DEEP POWER-DOWN (DPD) command is used to enter deep power-down mode, achieving maximum power reduction by eliminating the power to the memory array. To enter DPD, all banks must be idle. While CKE is LOW, hold CS# and WE# LOW, and hold RAS# and CAS# HIGH at the rising edge of the clock. To exit DPD, assert CKE HIGH.

# **Operations**

### **Truth Tables**

**Table 16:** Truth Table – Current State Bank *n*, Command to Bank *n*Notes 1–6 apply to all parameters in this table; notes appear below table

| <b>Current State</b>      | CS# | RAS# | CAS# | WE# | Command/Action                                    | Notes |
|---------------------------|-----|------|------|-----|---------------------------------------------------|-------|
| Any                       | Н   | Х    | Х    | Х   | COMMAND INHIBIT (NOP/continue previous operation) |       |
|                           | L   | Н    | Н    | Н   | NO OPERATION (NOP/continue previous operation)    |       |
| Idle                      | L   | L    | Н    | Н   | ACTIVE (select and activate row)                  |       |
|                           | L   | L    | L    | Н   | AUTO REFRESH                                      | 7     |
|                           | L   | L    | L    | L   | LOAD MODE REGISTER                                | 7     |
|                           | L   | L    | Н    | L   | PRECHARGE                                         | 11    |
| Row active                | L   | Н    | L    | Н   | READ (select column and start READ burst)         | 10    |
|                           | L   | Н    | L    | L   | WRITE (select column and start WRITE burst)       | 10    |
|                           | L   | L    | Н    | L   | PRECHARGE (deactivate row in bank or banks)       | 8     |
| Read                      | L   | Н    | L    | Н   | READ (select column and start new READ burst)     | 10    |
| (auto precharge disabled) | L   | Н    | L    | L   | WRITE (select column and start WRITE burst)       | 10    |
|                           | L   | L    | Н    | L   | PRECHARGE (truncate READ burst, start PRECHARGE)  | 8     |
|                           | L   | Н    | Н    | L   | BURST TERMINATE                                   | 9, 10 |
| Write                     | L   | Н    | L    | Н   | READ (select column and start READ burst)         | 10    |
| (auto precharge disabled) | L   | Н    | L    | L   | WRITE (select column and start new WRITE burst)   | 10    |
|                           | L   | L    | Н    | L   | PRECHARGE (truncate WRITE burst, start PRECHARGE) | 8     |
|                           | L   | Н    | Н    | L   | BURST TERMINATE                                   | 9, 10 |

Notes:

- 1. This table applies when CKE<sub>n-1</sub> was HIGH and CKE<sub>n</sub> is HIGH (see Table 18 on page 34) and after <sup>t</sup>XSR has been met (if the previous state was self refresh).
- 2. This table is bank-specific, except where noted; i.e., the current state is for a specific bank and the commands shown can be issued to that bank when in that state. Exceptions are covered in the notes below.
- 3. Current state definitions:

Idle: The bank has been precharged, and <sup>t</sup>RP has been met.

Row active: A row in the bank has been activated, and <sup>t</sup>RCD has been met. No data

bursts/accesses and no register accesses are in progress.

Read: A READ burst has been initiated, with auto precharge disabled, and has

not yet terminated or been terminated.

Write: A WRITE burst has been initiated, with auto precharge disabled, and has

not yet terminated or been terminated.

4. The states listed below must not be interrupted by a command issued to the same bank. COMMAND INHIBIT or NOP commands, or supported commands to the other bank should be issued on any clock edge occurring during these states. Supported commands to any



## 128Mb: 8 Meg x 16, 4 Meg x 32 Mobile SDRAM **Operations**

other bank are determined by the bank's current state and the conditions described in this table and in Table 17 on page 32.

Precharging: Starts with registration of a PRECHARGE command and ends when

<sup>t</sup>RP is met. After <sup>t</sup>RP is met, the bank will be in the idle state.

Starts with registration of an ACTIVE command and ends when <sup>t</sup>RCD Row activating:

is met. After <sup>t</sup>RCD is met, the bank will be in the row active state.

Starts with registration of a READ command with auto precharge

Read with auto precharge enabled: enabled and ends when <sup>t</sup>RP has been met. After <sup>t</sup>RP is met, the bank

will be in the idle state.

Starts with registration of a WRITE command with auto precharge Write with auto precharge enabled: enabled and ends when<sup>t</sup>RP has been met. After <sup>t</sup>RP is met, the bank

5. The states listed below must not be interrupted by any executable command; COMMAND INHIBIT or NOP commands must be applied on each positive clock edge during these states.

Starts with registration of an AUTO REFRESH command and ends Refreshing:

when <sup>t</sup>RFC is met. After <sup>t</sup>RFC is met, the SDRAM will be in the all-

banks-idle state.

Accessing mode register:

Starts with registration of a LOAD MODE REGISTER command and ends when <sup>t</sup>MRD has been met. After <sup>t</sup>MRD is met, the Mobile

SDRAM will be in the all-banks-idle state.

Starts with registration of a PRECHARGE ALL command and ends Precharging all:

when <sup>t</sup>RP is met. After <sup>t</sup>RP is met, all banks will be in the idle state.

- 6. All states and sequences not shown are illegal or reserved.
- 7. Not bank specific; requires that all banks are idle.
- 8. May or may not be bank specific; if all banks are to be precharged, each must be in a valid state for precharging.
- 9. This command is BURST TERMINATE when CKE is HIGH and DEEP POWER-DOWN when CKE is LOW.
- 10. READs or WRITEs listed in the Command/Action column include READs or WRITEs with auto precharge enabled and READs or WRITEs with auto precharge disabled.
- 11. Does not affect the state of the bank and acts as a NOP to that bank.



# Table 17: Truth Table - Current State Bank n, Command to Bank m

Notes 1-6 apply to all parameters in this table; notes appear below table

| <b>Current State</b>       | CS# | RAS# | CAS# | WE# | Command/Action                                    | Notes    |
|----------------------------|-----|------|------|-----|---------------------------------------------------|----------|
| Any                        | Н   | Х    | Х    | Х   | COMMAND INHIBIT (NOP/continue previous operation) |          |
|                            | L   | Н    | Н    | Н   | NO OPERATION (NOP/continue previous operation)    |          |
| Idle                       | Х   | Х    | Х    | Х   | Any command otherwise supported for bank m        |          |
| Row activating, active, or | L   | L    | Н    | Н   | ACTIVE (select and activate row)                  |          |
| precharging                | L   | Н    | L    | Н   | READ (select column and start READ burst)         | 7        |
|                            | L   | Н    | L    | L   | WRITE (select column and start WRITE burst)       | 7        |
|                            | L   | L    | Н    | L   | PRECHARGE                                         |          |
| Read                       | L   | L    | Н    | Н   | ACTIVE (select and activate row)                  |          |
| (auto precharge disabled)  | L   | Н    | L    | Н   | READ (select column and start new READ burst)     | 7, 10    |
|                            | L   | Н    | L    | L   | WRITE (select column and start WRITE burst)       | 7, 11    |
|                            | L   | L    | Н    | L   | PRECHARGE                                         | 9        |
| Write                      | L   | L    | Н    | Н   | ACTIVE (select and activate row)                  |          |
| (auto precharge disabled)  | L   | Н    | L    | Н   | READ (select column and start READ burst)         | 7, 12    |
|                            | L   | Н    | L    | L   | WRITE (select column and start new WRITE burst)   | 7, 13    |
|                            | L   | L    | Н    | L   | PRECHARGE                                         | 9        |
| Read                       | L   | L    | Н    | Н   | ACTIVE (select and activate row)                  |          |
| (with auto precharge)      | L   | Н    | L    | Н   | READ (select column and start new READ burst)     | 7, 8, 14 |
|                            | L   | Н    | L    | L   | WRITE (select column and start WRITE burst)       | 7, 8, 15 |
|                            | L   | L    | Н    | L   | PRECHARGE                                         | 9        |
| Write                      | L   | L    | Н    | Н   | ACTIVE (select and activate row)                  |          |
| (with auto precharge)      | L   | Н    | L    | Н   | READ (select column and start READ burst)         | 7, 8, 16 |
|                            | L   | Н    | L    | L   | WRITE (select column and start new WRITE burst)   | 7, 8, 17 |
|                            | L   | L    | Н    | L   | PRECHARGE                                         | 9        |

Notes:

- This table applies when CKE<sub>n-1</sub> was HIGH and CKE<sub>n</sub> is HIGH (Table 18 on page 34), and after <sup>t</sup>XSR has been met (if the previous state was self refresh).
- 2. This table describes alternate bank operation, except where noted; i.e., the current state is for bank *n* and the commands shown can be issued to bank *m* (assuming that bank *m* is in such a state that the given command is supported). Exceptions are covered in the notes below.
- 3. Current state definitions:

Idle: The bank has been precharged, and <sup>t</sup>RP has been met.

Row active: A row in the bank has been activated, and <sup>†</sup>RCD has been met. No

data bursts/accesses and no register accesses are in progress.

Read: A READ burst has been initiated, with auto precharge disabled, and

has not yet terminated or been terminated.

Write: A WRITE burst has been initiated, with auto precharge disabled, and

has not yet terminated or been terminated.

Read with auto

Starts with registration of a READ command with auto precharge precharge enabled:

Starts with registration of a READ command with auto precharge enabled and ends when <sup>t</sup>RP has been met. After <sup>t</sup>RP is met, the bank

will be in the idle state.

Write with auto
Starts with registration of a WRITE command with auto precharge precharge enabled:
enabled and ends when<sup>t</sup>RP has been met. After <sup>t</sup>RP is met, the bank

will be in the idle state.

- 4. AUTO REFRESH, SELF REFRESH and LOAD MODE REGISTER commands can only be issued when all banks are idle.
- 5. A BURST TERMINATE command cannot be issued to another bank; it applies to the bank represented by the current state only.



# 128Mb: 8 Meg x 16, 4 Meg x 32 Mobile SDRAM Operations

- 6. All states and sequences not shown are illegal or reserved.
- 7. READs or WRITEs to bank *m* listed in the Command/Action column include READs or WRITEs with auto precharge enabled and READs or WRITEs with auto precharge disabled.
- 8. Concurrent auto precharge: Bank *n* will initiate the auto precharge command when its burst has been interrupted by bank *m* burst.
- 9. The burst in bank *n* continues as initiated.
- 10. For a READ without auto precharge interrupted by a READ (with or without auto precharge), the READ to bank *m* will interrupt the READ on bank *n*, CAS latency (CL) later.
- 11. For a READ without auto precharge interrupted by a WRITE (with or without auto precharge), the WRITE to bank *m* will interrupt the READ on bank *n* when registered. DQM should be used one clock prior to the WRITE command to prevent bus contention.
- 12. For a WRITE without auto precharge interrupted by a READ (with or without auto precharge), the READ to bank *m* will interrupt the WRITE on bank *n* when registered, with the data-out appearing CL later. The last valid WRITE to bank *n* will be data-in registered one clock prior to the READ to bank *m*.
- 13. For a WRITE without auto precharge interrupted by a WRITE (with or without auto precharge), the WRITE to bank *m* will interrupt the WRITE on bank *n* when registered. The last valid WRITE to bank *n* will be data-in registered one clock prior to the READ to bank *m*.
- 14. For a READ with auto precharge interrupted by a READ (with or without auto precharge), the READ to bank *m* will interrupt the READ on bank *n*, CL later. The PRECHARGE to bank *n* will begin when the READ to bank *m* is registered.
- 15. For a READ with auto precharge interrupted by a WRITE (with or without auto precharge), the WRITE to bank *m* will interrupt the READ on bank *n* when registered. DQM should be used two clocks prior to the WRITE command to prevent bus contention. The PRECHARGE to bank *n* will begin when the WRITE to bank *m* is registered.
- 16. For a WRITE with auto precharge interrupted by a READ (with or without auto precharge), the READ to bank m will interrupt the WRITE on bank n when registered, with the data-out appearing CL later. The PRECHARGE to bank n will begin after  ${}^{t}WR$  is met, where  ${}^{t}WR$  begins when the READ to bank m is registered. The last valid WRITE bank n will be data-in registered one clock prior to the READ to bank m.
- 17. For a WRITE with auto precharge interrupted by a WRITE (with or without auto precharge), the WRITE to bank m will interrupt the WRITE on bank n when registered. The PRECHARGE to bank n will begin after  ${}^{t}$ WR is met, where  ${}^{t}$ WR begins when the WRITE to bank m is registered. The last valid WRITE to bank n will be data registered one clock to the WRITE to bank m.



Table 18: Truth Table - CKE

Notes 1-4 apply to all parameters in this table; notes appear below table

| CKE <sub>n-1</sub> | CKE <sub>n</sub> | Current State      | Command <sub>n</sub>   | Action <sub>n</sub>      | Notes |
|--------------------|------------------|--------------------|------------------------|--------------------------|-------|
| L                  | L                | Power-down         | Х                      | Maintain power-down      |       |
|                    |                  | Self refresh       | Х                      | Maintain self refresh    |       |
|                    |                  | Clock suspend      | Х                      | Maintain clock suspend   |       |
|                    |                  | Deep power-down    | Χ                      | Maintain deep power-down |       |
| L                  | Н                | Power-down         | COMMAND INHIBIT or NOP | Exit power-down          | 5     |
|                    |                  | Deep power-down    | Х                      | Exit deep power-down     |       |
|                    |                  | Self refresh       | COMMAND INHIBIT or NOP | Exit self refresh        | 6     |
|                    |                  | Clock suspend      | Χ                      | Exit clock suspend       | 7     |
| Н                  | L                | All banks idle     | COMMAND INHIBIT or NOP | Power-down entry         |       |
|                    |                  | All banks idle     | BURST TERMINATE        | Deep power-down entry    | 8     |
|                    |                  | All banks idle     | AUTO REFRESH           | Self refresh entry       |       |
|                    |                  | Reading or writing | VALID                  | Clock suspend entry      |       |
| Н                  | Н                |                    | Table 17 on page 32    |                          |       |

Notes:

- CKE<sub>n</sub> is the logic state of CKE at clock edge n; CKE<sub>n-1</sub> was the state of CKE at the previous clock edge.
- 2. Current state is the state of the SDRAM immediately prior to clock edge n.
- COMMAND<sub>n</sub> is the command registered at clock edge n, and ACTION<sub>n</sub> is a result of COMMAND<sub>n</sub>.
- 4. All states and sequences not shown are illegal or reserved.
- 5. Exiting power-down at clock edge *n* will put the device in the all-banks-idle state in time for clock edge *n* + 1 (provided that <sup>†</sup>CKS is met).
- 6. Exiting self refresh at clock edge *n* will put the device in the all-banks-idle state after <sup>t</sup>XSR is met. COMMAND INHIBIT or NOP commands should be issued on any clock edges occurring during the <sup>t</sup>XSR period. A minimum of two NOP commands must be provided during the <sup>t</sup>XSR period.
- 7. After exiting clock suspend at clock edge n, the device will resume operation and recognize the next command at clock edge n + 1.
- 8. Deep power-down is a power-saving feature of this Mobile SDRAM device. This command is BURST TERMINATE when CKE is HIGH and DEEP POWER-DOWN when CKE is LOW.

## Initialization

Low-power SDRAM devices must be powered up and initialized in a predefined manner. Using initialization procedures other than those specified may result in undefined operation. After power is simultaneously applied to VDD and VDDQ and the clock is stable (stable clock is defined as a signal cycling within timing constraints specified for the clock ball), the SDRAM requires a  $100\mu s$  delay prior to issuing any command other than a COMMAND INHIBIT or NOP. Starting at some point during this  $100\mu s$  period and continuing at least through the end of this period, COMMAND INHIBIT or NOP commands should be applied.

After the 100µs delay is satisfied by issuing at least one COMMAND INHIBIT or NOP command, a PRECHARGE command must be issued. All banks must then be precharged, which places the device in the all-banks-idle state.



When in the idle state, two AUTO REFRESH cycles must be performed. After the AUTO REFRESH cycles are complete, the SDRAM is ready for mode register programming. Because the mode register powers up in an unknown state, it should be loaded prior to issuing any operational command. The low-power SDRAM initialization sequence is shown in Figure 13.

Figure 13: Initialize and Load Mode Register



Notes:

- 1. PRE = PRECHARGE command, AR = AUTO REFRESH command, LMR = LOAD MODE REGISTER command.
- 2. NOPs or DESELECTs must only be provided during <sup>t</sup>RFC time.
- 3. NOPs or DESELECTs must only be provided during <sup>t</sup>MRD time.



# **Register Definition**

# **Mode Register**

There are two mode registers in the Mobile SDRAM component, the mode register and the extended mode register (EMR). The mode register is illustrated in Figure 14 on page 37. The mode register defines the specific mode of operation of the Mobile SDRAM, including burst length (BL), burst type, CAS latency (CL), operating mode, and write burst mode. The mode register is programmed via the LOAD MODE REGISTER command and retains the stored information until it is programmed again or the device loses power.

Mode register bits M[2:0] specify the BL, M3 specifies the type of burst, M[6:4] specify the CL, M7 and M8 specify the operating mode, M9 specifies the write burst mode, and M10 through Mn should be set to zero to ensure compatibility with future revisions. Mn + 1 and Mn + 2 should be set to zero to prevent the extended mode register from being programmed.

The mode registers must be loaded when all banks are idle, and the controller must wait <sup>t</sup>MRD before initiating the subsequent operation. Violating either of these requirements will result in unspecified operation.



Figure 14: Mode Register Definition



#### **Burst Length (BL)**

Read and write accesses to the SDRAM are burst oriented and the BL is programmable, (see Figure 14). The BL determines the maximum number of column locations that can be accessed for a given READ or WRITE command. Burst lengths of 1, 2, 4, 8, or continuous locations are available for both the sequential and the interleaved burst types, and a continuous page burst is available for the sequential type. The continuous page burst is used in conjunction with the BURST TERMINATE command to generate arbitrary BLs.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.

When a READ or WRITE command is issued, a block of columns equal to the BL is effectively selected. All accesses for that burst take place within this block, meaning that the burst wraps within the block when a boundary is reached. The block is uniquely selected by A[8:1] when BL = 2, A[8:2] when BL = 4, and A[8:3] when BL = 8. The remaining (least significant) address bit(s) is (are) used to select the starting location within the block. Continuous page bursts wrap within the page when the boundary is reached.



# **Burst Type**

Accesses within a given burst can be programmed to be either sequential or interleaved; this is referred to as the burst type and is selected via bit M3.

The ordering of accesses within a burst is determined by the BL, the burst type, and the starting column address, as shown in Table 19.

**Table 19: Burst Definition Table** 

|                     |                              |    |    | Order of Accesses Within a Burst        |                    |
|---------------------|------------------------------|----|----|-----------------------------------------|--------------------|
| <b>Burst Length</b> | Starting Column Address      |    |    | Type = Sequential                       | Type = Interleaved |
| 2                   |                              |    | A0 |                                         |                    |
|                     |                              |    | 0  | 0-1                                     | 0-1                |
|                     |                              |    | 1  | 1-0                                     | 1-0                |
| 4                   |                              | A1 | A0 |                                         |                    |
|                     |                              | 0  | 0  | 0-1-2-3                                 | 0-1-2-3            |
|                     |                              | 0  | 1  | 1-2-3-0                                 | 1-0-3-2            |
|                     |                              | 1  | 0  | 2-3-0-1                                 | 2-3-0-1            |
|                     |                              | 1  | 1  | 3-0-1-2                                 | 3-2-1-0            |
| 8                   | A2                           | A1 | A0 |                                         |                    |
|                     | 0                            | 0  | 0  | 0-1-2-3-4-5-6-7                         | 0-1-2-3-4-5-6-7    |
|                     | 0                            | 0  | 1  | 1-2-3-4-5-6-7-0                         | 1-0-3-2-5-4-7-6    |
|                     | 0                            | 1  | 0  | 2-3-4-5-6-7-0-1                         | 2-3-0-1-6-7-4-5    |
|                     | 0                            | 1  | 1  | 3-4-5-6-7-0-1-2                         | 3-2-1-0-7-6-5-4    |
|                     | 1                            | 0  | 0  | 4-5-6-7-0-1-2-3                         | 4-5-6-7-0-1-2-3    |
|                     | 1                            | 0  | 1  | 5-6-7-0-1-2-3-4                         | 5-4-7-6-1-0-3-2    |
|                     | 1                            | 1  | 0  | 6-7-0-1-2-3-4-5                         | 6-7-4-5-2-3-0-1    |
|                     | 1                            | 1  | 1  | 7-0-1-2-3-4-5-6                         | 7-6-5-4-3-2-1-0    |
| Continuous          |                              |    |    |                                         |                    |
|                     | n = A0-An/9/8 (location 0-y) |    |    | Cn, Cn + 1, Cn + 2,<br>Cn + 3Cn - 1, Cn | Not supported      |

# CAS Latency (CL)

The CL is the delay, in clock cycles, between the registration of a READ command and the availability of the output data. The latency can be set to two or three clocks.

If a READ command is registered at clock edge n, and the latency is m clocks, the data will be available by clock edge n+m. The DQ start driving as a result of the clock edge one cycle earlier (n+m-1), and provided that the relevant access times are met, the data is valid by clock edge n+m. For example, assuming that the clock cycle time is such that all relevant access times are met, if a READ command is registered at T0 and the latency is programmed to two clocks, the DQ start driving after T1 and the data is valid by T2, as shown in Figure 15 on page 39.

Reserved states should not be used as unknown operation or incompatibility with future versions may result.



Figure 15: CAS Latency



#### **Operating Mode**

The normal operating mode is selected by setting M7 and M8 to zero; the other combinations of values for M7 and M8 are reserved for future use. Reserved states should not be used because unknown operation or incompatibility with future versions may result.

#### **Write Burst Mode**

When M9 = 0, the BL programmed via M[2:0] applies to both READ and WRITE bursts; when M9 = 1, the programmed BL applies to READ bursts, but write accesses are single-location (nonburst) accesses.

# **Extended Mode Register (EMR)**

The EMR controls additional functions beyond those controlled by the mode register. These additional functions are special features of the Mobile SDRAM device that help reduce overall system power consumption and include TCSR, PASR, and output drive strength.

The EMR is programmed via the LMR command (BA1 = 1, BA0 = 0) and retains the stored information until it is programmed again or the device loses power.



Figure 16: Extended Mode Register



Notes: 1. On-die temperature sensor is used in place of TCSR. Setting these bits will have no effect.

The EMR must be programmed with E[n:7] set to "0." It must be loaded when all banks are idle and no bursts are in progress, and the controller must wait the specified time before initiating any subsequent operation. Violating either of these requirements results in unspecified operation. After the values are entered, the EMR settings are retained even after exiting deep power-down mode.

#### **Temperature-Compensated Self Refresh (TCSR)**

Mobile SDRAM includes a temperature sensor that is implemented for automatic control of the self refresh oscillator on the device. Programming the TCSR bits has no effect on the device. The self refresh oscillator will continue refresh at the optimal factory-programmed rate for the device temperature.

#### Partial-Array Self Refresh (PASR)

For further power savings during self refresh, the PASR feature enables the controller to select the amount of memory to be refreshed during self refresh. The refresh options are:

- Full array: banks 0, 1, 2, and 3
- One-half array: banks 0 and 1
- One-quarter array: bank 0
- One-eighth array: bank 0 with row address most significant bit (MSB) = 0
- One-sixteenth array: bank 0 with row address MSB = 0 and row address MSB 1 = 0



WRITE and READ commands can still be issued to any bank selected during standard operation, but only the selected banks or segments of a bank in PASR are refreshed during self refresh. It is important to note that data in unused banks or portions of banks is lost when PASR is used.

# **Output Drive Strength**

Because the Mobile SDRAM is designed for use in smaller systems that are typically point-to-point connections, an option to control the drive strength of the output buffers is provided. Drive strength should be selected based on the expected loading of the memory bus. There are four supported settings for the output drivers:  $25\Omega$ ,  $37\Omega$ ,  $55\Omega$ , and  $80\Omega$  internal impedance. These are full, three-quarter, one-half, and one-quarter drive strengths, respectively.

# **Bank/Row Activation**

Before any READ or WRITE commands can be issued to a bank within the SDRAM, a row in that bank must be "opened." This is accomplished via the ACTIVE command, that selects both the bank and the row to be activated (see Figure 17).

After opening a row is opened with the ACTIVE command, a READ or WRITE command can be issued to that row, subject to the  $^tRCD$  specification.  $^tRCD$  (MIN) should be divided by the clock period and rounded up to the next whole number to determine the earliest clock edge after the ACTIVE command on which a READ or WRITE command can be entered. For example, a  $^tRCD$  specification of 20ns with a 125 MHz clock (8ns period) results in 2.5 clocks, rounded to 3. This is reflected in Figure 17, which covers any case where  $2 < ^tRCD$  (MIN)/ $^tCK \le 3$ . (The same procedure is used to convert other specification limits from time units to clock cycles.)

A subsequent ACTIVE command to a different row in the same bank can only be issued after the previous active row has been "closed" (precharged). The minimum time interval between successive ACTIVE commands to the same bank is defined by <sup>t</sup>RC.

A subsequent ACTIVE command to another bank can be issued while the first bank is being accessed, which results in a reduction of total row-access overhead. The minimum time interval between successive ACTIVE commands to different banks is defined by <sup>t</sup>RRD.

Figure 17: Example: Meeting  ${}^{t}RCD$  (MIN) When 2 <  ${}^{t}RCD$  (MIN)/ ${}^{t}CK \leq 3$ 





# **Timing Diagrams**

#### **READs**

READ bursts are initiated with a READ command, as shown in Figure 10 on page 27. The starting column and bank addresses are provided with the READ command, and auto precharge is either enabled or disabled for that burst access. If auto precharge is enabled, the row being accessed is precharged at the completion of the burst. For the generic READ commands used in the following illustrations, auto precharge is disabled.

During READ bursts, the valid data-out element from the starting column address is available following the CL after the READ command. Each subsequent data-out element will be valid by the next positive clock edge. Figure 18 on page 43 shows general timing for each possible CL setting.

Upon completion of a burst, assuming no other commands have been initiated, the DQ signals will go to High-Z. A continuous page burst continues until terminated. At the end of the page, it wraps to column 0 and continues.

Data from any READ burst can be truncated with a subsequent READ command, and data from a fixed-length READ burst can be followed immediately by data from a READ command. In either case, a continuous flow of data can be maintained. The first data element from the new burst either follows the last element of a completed burst or the last desired data element of a longer burst that is being truncated. The new READ command should be issued x cycles before the clock edge at which the last desired data element is valid, where x = CL - 1. This is shown in Figure 19 on page 44 for CL2 and CL3.

Mobile SDRAM devices use a pipelined architecture and therefore do not require the 2n rule associated with a prefetch architecture. A READ command can be initiated on any clock cycle following a previous READ command. Full-speed random read accesses can be performed to the same bank, as shown in Figure 18 on page 43, or each subsequent READ can be performed to a different bank.



Figure 18: Consecutive READ Bursts



Notes: 1. Each READ command can be to any bank. DQM is LOW.



Figure 19: Random READ Accesses



Notes: 1. Each READ command can be to any bank. DQM is LOW.

Data from any READ burst can be truncated with a subsequent WRITE command, and data from a fixed-length READ burst can be followed immediately by data from a WRITE command (subject to bus turnaround limitations). The WRITE burst can be initiated on the clock edge immediately following the last (or last desired) data element from the READ burst, provided that I/O contention can be avoided. In a given system design, there is a possibility that the device driving the input data will go Low-Z before the SDRAM DQ go to High-Z. In this case, at least a single-cycle delay should occur between the last read data and the WRITE command.

The DQM input is used to avoid I/O contention, as shown in Figure 20 on page 45 and Figure 21 on page 46. The DQM signal must be asserted (HIGH) at least two clocks prior to the WRITE command (DQM latency is two clocks for output buffers) to suppress dataout from the READ. After the WRITE command is registered, the DQ will go to High-Z (or remain at High-Z), regardless of the state of the DQM signal, provided the DQM was active on the clock just prior to the WRITE command that truncated the READ command. If not, the second WRITE will be an invalid WRITE. For example, if DQM was LOW during T4 then the WRITEs at T5 and T7 would be valid, while the WRITE at T6 would be invalid.



The DQM signal must be de-asserted prior to the WRITE command (DQM latency is zero clocks for input buffers) to ensure that the written data is not masked. Figure 19 on page 44 shows the case where the clock frequency provides for bus contention avoidance without adding a NOP cycle, and Figure 21 on page 46 shows the case where the additional NOP cycle is required.

A fixed-length READ burst may be followed by, or truncated with, a PRECHARGE command to the same bank (provided that auto precharge was not activated). The PRECHARGE command should be issued x cycles before the clock edge at which the last desired data element is valid, where x = CL - 1. This is shown in Figure 22 on page 46 for each possible CL; data element n + 3 is either the last of a burst of four or the last desired data element of a longer burst. Following the PRECHARGE command, a subsequent command to the same bank cannot be issued until <sup>t</sup>RP is met. Note that part of the row precharge time is hidden during the access of the last data element(s).

In the case of a fixed-length burst being executed to completion, a PRECHARGE command issued at the optimum time (as described above) provides the same operation that would result from the same fixed-length burst with auto precharge. The disadvantage of the PRECHARGE command is that it requires that the command and address buses be available at the appropriate time to issue the command. However, the advantage of the PRECHARGE command is that it can be used to truncate fixed-length or continuous page bursts.

Figure 20: READ-to-WRITE



Notes: 1. CL = 3. The READ command can be to any bank, and the WRITE command can be to any bank. If a burst of one is used, DQM is not required.



Figure 21: READ-to-WRITE With Extra Clock Cycle



Notes: 1. CL = 3. The READ command can be to any bank, and the WRITE command can be to any bank.

Figure 22: READ-to-PRECHARGE



Notes: 1. DQM is LOW.



Continuous-page READ bursts can be truncated with a BURST TERMINATE command and fixed-length READ bursts can be truncated with a BURST TERMINATE command, provided that auto precharge was not activated. The BURST TERMINATE command should be issued x cycles before the clock edge at which the last desired data element is valid, where x = CL - 1. This is shown in Figure 23 for each possible CL; data element n + 3 is the last desired data element of a longer burst.

Figure 23: Terminating a READ Burst



Notes: 1. DQM is LOW.



Figure 24: Alternating Bank Read Accesses



Notes: 1. For this example, BL = 4 and CL = 2.



Figure 25: READ Continuous Page Burst



Notes: 1. For this example, CL = 2.



Figure 26: READ - DQM Operation



Notes: 1. For this example, BL = 4 and CL = 2.



# **WRITEs**

WRITE bursts are initiated with a WRITE command, as shown in Figure 11 on page 28. The starting column and bank addresses are provided with the WRITE command and auto precharge is either enabled or disabled for that access. If auto precharge is enabled, the row being accessed is precharged at the completion of the burst. For the generic WRITE commands used in the following illustrations, auto precharge is disabled.

During WRITE bursts, the first valid data-in element is registered coincident with the WRITE command. Subsequent data elements are registered on each successive positive clock edge. Upon completion of a fixed-length burst, assuming no other commands have been initiated, the DQ will remain at High-Z and any additional input data will be ignored (see Figure 27). A continuous page burst continues until terminated; at the end of the page, it wraps to column 0 and continues.

Data for any WRITE burst can be truncated with a subsequent WRITE command, and data for a fixed-length WRITE burst can be followed immediately by data for a WRITE command. The new WRITE command can be issued on any clock following the previous WRITE command, and the data provided coincident with the new command applies to the new command (seeFigure 28 on page 52). Data n+1 is either the last of a burst of two or the last desired data element of a longer burst. Mobile SDRAM uses a pipelined architecture and therefore does not require the 2n rule associated with a prefetch architecture. A WRITE command can be initiated on any clock cycle following a previous WRITE command. Full-speed random write accesses within a page can be performed to the same bank, as shown in Figure 29 on page 53, or each subsequent WRITE can be performed to a different bank.

Figure 27: WRITE Burst



Notes: 1. BL = 2. DQM is LOW.



Figure 28: WRITE-to-WRITE



Notes: 1. DQM is LOW. Each WRITE command may be to any bank.

Data for any WRITE burst can be truncated with a subsequent READ command, and data for a fixed-length WRITE burst can be followed immediately by a READ command. After the READ command is registered, data input is ignored and WRITEs will not be executed (see Figure 30 on page 53). Data n+1 is either the last of a burst of two or the last desired data element of a longer burst.

Data for a fixed-length WRITE burst can be followed by or truncated with a PRECHARGE command to the same bank (provided that auto precharge was not activated), and a continuous-page WRITE burst can be truncated with a PRECHARGE command to the same bank. The PRECHARGE command should be issued <sup>t</sup>WR after the clock edge at which the last desired input data element is registered. The auto precharge mode requires a <sup>t</sup>WR of at least one clock with time to complete, regardless of frequency.

In addition, when truncating a WRITE burst at high clock frequencies ( ${}^{t}CK < 15$ ns), the DQM signal must be used to mask input data for the clock edge prior to and the clock edge coincident with the PRECHARGE command (see Figure 31 on page 54). Data n+1 is either the last of a burst of two or the last desired data element of a longer burst. Following the PRECHARGE command, a subsequent command to the same bank cannot be issued until  ${}^{t}RP$  is met.

In the case of a fixed-length burst being executed to completion, a PRECHARGE command issued at the optimum time (as described above) provides the same operation that would result from the same fixed-length burst with auto precharge. The disadvantage of the PRECHARGE command is that it requires that the command and address buses be available at the appropriate time to issue the command; the advantage of the PRECHARGE command is that it can be used to truncate fixed-length bursts or continuous page bursts.



Figure 29: Random WRITE Cycles



Notes: 1. Each WRITE command can be to any bank. DQM is LOW.

Figure 30: WRITE-to-READ



Notes: 1. The WRITE command can be to any bank, and the READ command can be to any bank. DQM is LOW. CL = 2 for illustration.



Figure 31: WRITE-to-PRECHARGE



Notes: 1. In this example DQM could remain LOW if the WRITE burst is a fixed length of two.

Fixed-length WRITE bursts can be truncated with the BURST TERMINATE command. When truncating a WRITE burst, the input data applied coincident with the BURST TERMINATE command is ignored. The last data written (provided that DQM is LOW at that time) will be the input data applied one clock previous to the BURST TERMINATE command. This is shown in Figure 32 on page 55, where data n is the last desired data element of a longer burst.



Figure 32: Terminating a WRITE Burst



Notes: 1. DQM is LOW.

Figure 33: Alternating Bank Write Accesses



Notes: 1. For this example, BL = 4.



Figure 34: WRITE - Continuous Page Burst



Notes: 1. <sup>t</sup>WR must be satisfied prior to issuing a PRECHARGE command.

2. Page left open; no <sup>t</sup>RP



Figure 35: WRITE - DQM Operation



Notes: 1. For this example, BL = 4.

# **Burst Read/Single Write**

The burst read/single write mode is entered by programming the write burst mode bit (M9) in the mode register to a "1." In this mode, all WRITE commands result in the access of a single column location (burst of one), regardless of the programmed BL. READ commands access columns according to the programmed BL and sequence, just as in the normal mode of operation (M9 = 0).

# **PRECHARGE**

The PRECHARGE command (see Figure 12 on page 29) is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access some specified time ( $^tRP$ ) after the PRECHARGE command is issued. Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged (A10 = LOW), inputs BA0 and BA1 select the bank. When all banks are to be precharged (A10 = HIGH), inputs BA0 and BA1 are treated as "Don't Care." After a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank.

#### **Auto Precharge**

Auto precharge is a feature that performs the same individual-bank PRECHARGE function described previously, without requiring an explicit command. This is accomplished by using A10 to enable auto precharge in conjunction with a specific READ or WRITE



# 128Mb: 8 Meg x 16, 4 Meg x 32 Mobile SDRAM Timing Diagrams

command. A precharge of the bank/row that is addressed with the READ or WRITE command is automatically performed upon completion of the READ or WRITE burst, except in the continuous page burst mode, where auto precharge does not apply. In the specific case of write burst mode set to single location access with burst length set to continuous, the burst length setting is the overriding setting and auto precharge does not apply. Auto precharge is nonpersistent in that it is either enabled or disabled for each individual READ or WRITE command.

Auto precharge ensures that the precharge is initiated at the earliest valid stage within a burst. The user must not issue another command to the same bank until the precharge time (<sup>t</sup>RP) is completed. This is determined as if an explicit PRECHARGE command was issued at the earliest possible time, as described for each burst type in the Burst Type section on page 38.

This device supports <sup>t</sup>RAS lock-out. In the case of a single READ with auto precharge, or a single WRITE with auto precharge, issued at <sup>t</sup>RCDmin, the internal precharge will be delayed until <sup>t</sup>RASmin has been satisfied.

#### **Concurrent Auto Precharge**

Initiating an access command (READ or WRITE) to a second bank while an access command with auto precharge enabled on a first bank is executing is not supported by SDRAM, unless the SDRAM supports concurrent auto precharge. Micron SDRAM supports concurrent auto precharge. Four cases where concurrent auto precharge occurs are defined in the following sections; two are for READ with auto precharge, two are for WRITE with auto precharge.

#### **READ With Auto Precharge**

- 1. Interrupted by a READ (with or without auto precharge): A READ to bank *m* will interrupt a READ on bank *n* following the programmed CL. The precharge to bank *n* begins when the READ to bank *m* is registered (see Figure 36 on page 59).
- 2. Interrupted by a WRITE (with or without auto precharge): A WRITE to bank *m* will interrupt a READ on bank *n* when registered. DQM should be used two clocks prior to the WRITE command to prevent bus contention. The precharge to bank *n* begins when the WRITE to bank *m* is registered (see Figure 37 on page 59).



Figure 36: READ With Auto Precharge Interrupted by a READ



Notes: 1. DQM is LOW.

Figure 37: READ With Auto Precharge Interrupted by a WRITE



Notes: 1. DQM is HIGH at T2 to prevent Dout a + 1 from contending with DIN d at T4.



Figure 38: READ With Auto Precharge



Notes: 1. For this example, BL = 4 and CL = 2.



Figure 39: READ Without Auto Precharge



Notes: 1. For this example, BL = 4, CL = 2, and the READ burst is followed by a manual PRECHARGE.



Figure 40: Single READ With Auto Precharge



Notes: 1. For this example, BL = 1 and CL = 2.



Figure 41: Single READ Without Auto Precharge



Notes: 1. For this example, BL = 1, CL = 2, and the READ burst is followed by a manual PRECHARGE.

# WRITE With Auto Precharge

- Interrupted by a READ (with or without auto precharge): A READ to bank m will interrupt a WRITE on bank n when registered, with the data-out appearing CL later. The precharge to bank n will begin after  ${}^{t}WR$  is met, where  ${}^{t}WR$  begins when the READ to bank m is registered. The last valid WRITE to bank n will be data-in registered one clock prior to the READ to bank m (see Figure 42 on page 64).
- Interrupted by a WRITE (with or without auto precharge): A WRITE to bank *m* will interrupt a WRITE on bank *n* when registered. The precharge to bank *n* will begin after <sup>t</sup>WR is met, where <sup>t</sup>WR begins when the WRITE to bank *m* is registered. The last valid data WRITE to bank *n* will be data registered one clock prior to a WRITE to bank *m* (see Figure 43 on page 64).



Figure 42: WRITE With Auto Precharge Interrupted by a READ



Notes: 1. DQM is LOW.

Figure 43: WRITE With Auto Precharge Interrupted by a WRITE



Notes: 1. DQM is LOW.



Figure 44: WRITE With Auto Precharge



Notes: 1. For this example, BL = 4.



Figure 45: WRITE Without Auto Precharge



Notes: 1. For this example, BL = 4 and the WRITE burst is followed by a manual PRECHARGE.



Figure 46: Single WRITE With Auto Precharge



Notes: 1. For this example, BL = 1.



Figure 47: Single WRITE Without Auto Precharge



Notes: 1. For this example, BL = 1 and the WRITE burst is followed by a manual PRECHARGE.

#### **AUTO REFRESH**

The AUTO REFRESH command is used during normal operation of the SDRAM to refresh the contents of the SDRAM array. This command is non persistent, so it must be issued each time a refresh is required. All active banks must be precharged prior to issuing an AUTO REFRESH command. The AUTO REFRESH command should not be issued until the minimum <sup>t</sup>RP is met following the PRECHARGE command. Addressing is generated by the internal refresh controller. This makes the address bits "Don't Care" during an AUTO REFRESH command.

After the AUTO REFRESH command is initiated, it must not be interrupted by any executable command until <sup>t</sup>RFC has been met. During <sup>t</sup>RFC time, COMMAND INHIBIT or NOP commands must be issued on each positive edge of the clock. The SDRAM requires that every row be refreshed each <sup>t</sup>REF period. Providing a distributed AUTO REFRESH command—calculated by dividing the refresh period (<sup>t</sup>REF) by the number of rows to be refreshed—meets the timing requirement and ensures that each row is refreshed. Alternatively, a burst refresh can be employed after every <sup>t</sup>REF period—by issuing consecutive AUTO REFRESH commands for the number of rows to be refreshed at the minimum cycle rate (<sup>t</sup>RFC)—to satisfy the refresh requirement.



Figure 48: Auto Refresh Mode



Notes: 1. Back-to-back AUTO REFRESH commands are not required.

#### Self Refresh

The self refresh mode can be used to retain data in the SDRAM, even if the rest of the system is powered down. When in self refresh mode, the SDRAM retains data without external clocking. The SELF REFRESH command is initiated like an AUTO REFRESH command, except CKE is disabled (LOW). After the SELF REFRESH command is registered, all the inputs to the SDRAM become "Don't Care" with the exception of CKE, which must remain LOW.

After self refresh mode is engaged, the SDRAM provides its own internal clocking, enabling it to perform its own AUTO REFRESH cycles. The SDRAM must remain in self refresh mode for a minimum period equal to  ${}^{\rm t}$ RAS and remains in self refresh mode for an indefinite period beyond that.



The procedure for exiting self refresh requires a sequence of commands. First, CLK must be stable (stable clock is defined as a signal cycling within timing constraints specified for the clock ball) prior to CKE going back HIGH. After CKE is HIGH, the SDRAM must have NOP commands issued (a minimum of two clocks) for <sup>t</sup>XSR because time is required for the completion of any internal refresh in progress.

Upon exiting the self refresh mode, AUTO REFRESH commands must be issued according to the distributed refresh rate (<sup>t</sup>REF/refresh row count) as both SELF REFRESH and AUTO REFRESH utilize the row refresh counter.

Figure 49: Self Refresh Mode



Notes: 1. Each AUTO REFRESH command performs a REFRESH cycle. Back-to-back commands are not required.



#### **Power-Down**

Power-down occurs if CKE is registered LOW coincident with a NOP or COMMAND INHIBIT when no accesses are in progress. If power-down occurs when all banks are idle, this mode is referred to as precharge power-down; if power-down occurs when there is a row active in any bank, this mode is referred to as active power-down. Entering power-down deactivates the input and output buffers, excluding CKE, for maximum power savings while in standby. The device cannot remain in the power-down state longer than the refresh period (64ms) as no REFRESH operations are performed in this mode

The power-down state is exited by registering a NOP or COMMAND INHIBIT with CKE HIGH at the desired clock edge (meeting <sup>t</sup>CKS), (see Figure 50).

Figure 50: Power-Down Mode



Notes: 1. Violating refresh requirements during power-down may result in a loss of data.



# **Deep Power-Down**

Deep power-down mode is a maximum power-saving feature achieved by shutting off the power to the entire device memory array. Data on the memory array will not be retained after deep power-down mode is executed. Deep power-down mode is entered by having all banks idle, with CS# and WE# held LOW with RAS# and CAS# HIGH at the rising edge of the clock, while CKE is LOW. CKE must be held LOW during deep power-down.

To exit deep power-down mode, CKE must be asserted HIGH. Upon exiting deep power-down mode, a full initialization sequence is required.

# **Clock Suspend**

The clock suspend mode occurs when a column access/burst is in progress and CKE is registered LOW. In the clock suspend mode, the internal clock is deactivated, "freezing" the synchronous logic.

For each positive clock edge on which CKE is sampled LOW, the next internal positive clock edge is suspended. Any command or data present on the input balls when an internal clock edge is suspended will be ignored; any data present on the DQ balls remains driven; and burst counters are not incremented, as long as the clock is suspended (see examples in Figure 51, and Figure 52 on page 73).

Exit clock suspend mode by registering CKE HIGH; the internal clock and related operation will resume on the subsequent positive clock edge.

Figure 51: Clock Suspend During WRITE Burst



Notes: 1. For this example, BL = 4 or greater, and DQM is LOW.



Figure 52: Clock Suspend During READ Burst



Notes: 1. For this example, CL = 2, BL = 4 or greater, and DQM is LOW.



Figure 53: Clock Suspend Mode



Notes: 1. For this example, BL = 2, CL = 3, and auto precharge is disabled.

8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 www.micron.com/productsupport Customer Comment Line: 800-932-4992 Micron, the M logo, and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners.

This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.

# 128Mb: 8 Meg x 16, 4 Meg x 32 Mobile SDRAM Revision History: Commands, Operations, and Timing Diagrams

# Revision History: Commands, Operations, and Timing Diagrams • "Deep Power-Down" on page 72: Added description for exiting DPD. Updated address/data range presentation to industry-standard presentation. • Replaced "MODE REGISTER SET" with "LMR" as appropriate. • Table 17, "Truth Table - Current State Bank n, Command to Bank m," on page 32, Note 13: added missing "m." "Mode Register" on page 36: Corrected presentation of mode register bits. "Partial-Array Self Refresh (PASR)" on page 40: Updated refresh options presentation. ......5/08 Update..... • "Auto Precharge" on page 57: Added fourth paragraph regarding <sup>t</sup>RAS lock-out. • Figure 40: "Single READ With Auto Precharge," on page 62: Updated figure. • Figure 45: "WRITE Without Auto Precharge," on page 66: Updated note to BL = 4. • Figure 46: "Single WRITE With Auto Precharge," on page 67: Updated figure. • Figure 47: "Single WRITE Without Auto Precharge," on page 68: Updated figure. Added three-quarter drive strength content.