



| AC Electrical Characteristics The following specifications apply for $\mathrm{V}^{+}=+5 \mathrm{~V}$ and $\mathrm{V}^{-}=-5 \mathrm{~V}$ unless otherwise specified. Boldface limits apply for $\mathbf{T}_{\mathbf{A}}=\mathbf{T}_{\text {MIN }}$ to $\mathbf{T}_{\text {MAX }}$; all other limits $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$. (Continued) |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions |  | LMF90CCJ, LMF90CCN,LMF90CCWM |  |  | LMF90CIJ, LMF90CIWM, LMF90CIN, LMF90CMJ |  |  | Units <br> (Limit) |
|  |  |  |  | $\begin{aligned} & \text { Typ } \\ & \text { (Note 7) } \end{aligned}$ | Tested Limit (Note 8) |  | $\begin{aligned} & \text { Typ } \\ & \text { (Note 7) } \end{aligned}$ | Tested Limit (Note 8) | Design Limit (Note 9) |  |
|  | Additional Center <br> Frequency Gain <br> Tests at foz | $\begin{aligned} & \mathrm{W}=\mathrm{V}^{-}, \mathrm{D}=\mathrm{V}^{-}, \mathrm{R}= \\ & \mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz} \\ & \mathrm{~W}=\mathrm{GND}, \mathrm{D}=\mathrm{V}^{-}, \mathrm{R}= \\ & \mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz} \\ & \mathrm{~W}=\mathrm{V}^{+}, \mathrm{D}=\mathrm{V}^{-}, \mathrm{R}= \\ & \mathrm{f}_{\mathrm{CLLK}}=250 \mathrm{kHz} \\ & \mathrm{~W}=\mathrm{V}^{-}, \mathrm{D}=\mathrm{R}=\mathrm{GND} \\ & \mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz} \\ & \mathrm{~W}=\mathrm{V}^{+}, \mathrm{D}=\mathrm{R}=\mathrm{GNL} \\ & \mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -36 \\ & -36 \\ & -36 \\ & -42 \\ & -48 \end{aligned}$ | $\begin{aligned} & -30 \\ & -30 \\ & -30 \\ & -30 \\ & -35 \end{aligned}$ | $\begin{array}{r} -\mathbf{3 0} \\ -\mathbf{3 0} \\ -\mathbf{3 0} \\ -\mathbf{3 0} \\ -\mathbf{3 5} \end{array}$ | -36 -36 -36 -42 -48 | $\begin{aligned} & -30 \\ & -30 \\ & -30 \\ & -30 \\ & -35 \end{aligned}$ |  | dB (Max) <br> dB (Max) <br> dB (Max) <br> dB (Max) <br> dB (Max) |
|  | Additional Center <br> Frequency Gain <br> Tests at fo3 | $\begin{aligned} & \mathrm{W}=\mathrm{D}=\mathrm{R}=\mathrm{V}^{-}, \\ & \mathrm{f}_{\mathrm{CLK}}=500 \mathrm{kHz} \\ & \mathrm{~W}=\mathrm{GND}, \mathrm{D}=\mathrm{V}^{-}, \mathrm{R}= \\ & \mathrm{f}_{\mathrm{CLK}}=500 \mathrm{kHz} \\ & \mathrm{~W}=\mathrm{V}^{+}, \mathrm{D}=\mathrm{V}^{-}, \mathrm{R}= \\ & \mathrm{f}_{\mathrm{CLK}}=500 \mathrm{kHz} \\ & \mathrm{~W}=\mathrm{V}^{-}, \mathrm{D}=\mathrm{GND}, \mathrm{R}= \\ & \mathrm{f}_{\mathrm{CLK}}=500 \mathrm{kHz} \\ & \mathrm{~W}=\mathrm{D}=\mathrm{GND}, \mathrm{R}=\mathrm{V}- \\ & \mathrm{f}_{\mathrm{CLK}}=500 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -36 \\ & -36 \\ & -36 \\ & -42 \\ & -48 \end{aligned}$ | $\begin{aligned} & -30 \\ & -30 \\ & -30 \\ & -30 \\ & -35 \end{aligned}$ | $\begin{array}{r} -30 \\ -30 \\ -30 \\ -30 \\ -35 \end{array}$ | $\begin{aligned} & -36 \\ & -36 \\ & -36 \\ & -42 \\ & -48 \end{aligned}$ | $\begin{aligned} & -30 \\ & -30 \\ & -30 \\ & -30 \\ & -35 \end{aligned}$ |  | dB (Max) <br> dB (Max) <br> dB (Max) <br> dB (Max) <br> dB (Max) |
| $\begin{aligned} & A_{3 a} \\ & A_{4 a} \\ & \hline \end{aligned}$ | $\begin{aligned} \text { Gain at } \mathrm{f}_{3} & =0.995 \mathrm{f}_{\mathrm{O} 1} \\ \text { Gain at } \mathrm{f}_{4} & =1.005 \mathrm{f}_{\mathrm{O} 1} \end{aligned}$ | $\begin{aligned} & \mathrm{W}=\mathrm{D}=\mathrm{V}^{-}, \mathrm{R}=\mathrm{V}^{+}, \\ & \mathrm{f}_{\mathrm{CLK}}=167 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -41 \\ & -41 \end{aligned}$ | $\begin{aligned} & -30 \\ & -30 \end{aligned}$ | $\begin{array}{r} \hline-30 \\ -30 \\ \hline \end{array}$ | $\begin{aligned} & -41 \\ & -41 \end{aligned}$ | $\begin{array}{r} \hline-30 \\ -\mathbf{3 0} \\ \hline \end{array}$ |  | dB (Max) dB (Max) |
| $\begin{aligned} & A_{3 b} \\ & A_{4 b} \end{aligned}$ | $\begin{aligned} & \text { Gain at } \mathrm{f}_{3}=0.992 \mathrm{f}_{\mathrm{O} 2} \\ & \text { Gain at } \mathrm{f}_{4}=1.008 \mathrm{f}_{\mathrm{O} 2} \end{aligned}$ | $\mathrm{W}=\mathrm{D}=\mathrm{R}=\mathrm{GND}, \mathrm{fCLK}=250 \mathrm{kHz}$ |  | $\begin{aligned} & -40 \\ & -40 \\ & \hline \end{aligned}$ | $\begin{aligned} & -35 \\ & -35 \\ & \hline \end{aligned}$ | $\begin{array}{r} -35 \\ -35 \\ \hline \end{array}$ | $\begin{aligned} & -40 \\ & -40 \\ & \hline \end{aligned}$ | $\begin{array}{r} -35 \\ -35 \\ \hline \end{array}$ |  | dB (Max) <br> dB (Max) |
| $\begin{aligned} & A_{3 c} \\ & A_{4 c} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { Gain at } \mathrm{f}_{3}=0.982 \mathrm{fO}_{3} \\ & \text { Gain at } \mathrm{f}_{4}=1.018 \mathrm{f}_{\mathrm{O} 3} \end{aligned}$ | $\begin{aligned} & \mathrm{W}=\mathrm{V}^{+}, \mathrm{D}=\mathrm{GND}, \mathrm{R}=\mathrm{V}^{-} \\ & \mathrm{f}_{\mathrm{CLK}}=500 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -41 \\ & -41 \end{aligned}$ | $\begin{aligned} & -35 \\ & -35 \end{aligned}$ | $\begin{array}{r} -35 \\ -\mathbf{3 5} \\ \hline \end{array}$ | $\begin{aligned} & -41 \\ & -41 \end{aligned}$ | $\begin{array}{r} -35 \\ -35 \\ \hline \end{array}$ |  | dB (Max) dB (Max) |
| $A_{\text {max } 1}$ | Passband Ripple | $\begin{aligned} & \mathrm{W}=\mathrm{D}=\mathrm{V}^{-}, \mathrm{R}=\mathrm{V}^{+}, \\ & \mathrm{f}_{\mathrm{CLK}}=167 \mathrm{kHz} \end{aligned}$ | $\mathrm{f}_{5}=0.914 \mathrm{fO}$ | $\begin{aligned} & 0.25 \\ & 0.25 \\ & \hline \end{aligned}$ | $\begin{gathered} 0.9 \\ 0 \\ \hline \end{gathered}$ | $\begin{gathered} 0.9 \\ 0 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.25 \\ & 0.25 \\ & \hline \end{aligned}$ | $\begin{gathered} 0.9 \\ 0 \\ \hline \end{gathered}$ |  | dB (Max) <br> dB (Min) |
|  |  |  | $\mathrm{f}_{6}=1.094 \mathrm{f}_{1}$ | $\begin{aligned} & 0.25 \\ & 0.25 \end{aligned}$ | $\begin{gathered} 0.9 \\ 0 \end{gathered}$ | $\begin{gathered} 0.9 \\ 0 \end{gathered}$ | $\begin{aligned} & 0.25 \\ & 0.25 \end{aligned}$ | $\begin{gathered} 0.9 \\ 0 \end{gathered}$ |  | dB (Max) <br> dB (Min) |


| AC Electrical Characteristics The following specifications apply for $\mathrm{V}^{+}=+5 \mathrm{~V}$ and $\mathrm{V}^{-}=-5 \mathrm{~V}$ unless otherwise specified. Boldface limits apply for $\mathbf{T}_{\mathbf{A}}=\mathbf{T}_{\text {MIN }}$ to $\mathbf{T}_{\text {MAX }}$; all other limits $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$. (Continued) |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions |  | LMF90CCJ, LMF90CCN, LMF90CCWM |  |  | LMF90CIJ, LMF90CIWM, LMF90CIN, LMF90CMJ |  |  | Units (Limit) |
|  |  |  |  | $\begin{gathered} \text { Typ } \\ \text { (Note 7) } \end{gathered}$ | Tested Limit (Note 8) |  | Typ (Note 7) | $\begin{aligned} & \text { Tested } \\ & \text { Limit } \\ & \text { (Note 8) } \\ & \hline \end{aligned}$ |  |  |
| $A_{\text {Max2 }}$ | Passband Ripple | $\begin{aligned} & \mathrm{W}=\mathrm{D}=\mathrm{R}=\mathrm{GND}, \\ & \mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz} \end{aligned}$ | $\mathrm{f}_{5}=0.830 \mathrm{f}_{0}$ | $\begin{array}{r} 0.25 \\ 0.25 \\ \hline \end{array}$ | $\begin{gathered} 0.9 \\ 0 \\ \hline \end{gathered}$ | $\begin{gathered} 0.9 \\ 0 \\ \hline \end{gathered}$ | $\begin{array}{r} 0.26 \\ 0.25 \\ \hline \end{array}$ | $\begin{gathered} 0.9 \\ 0 \\ \hline \end{gathered}$ |  | dB (Max) $\mathrm{dB}(\mathrm{Min})$ |
|  |  |  | $\mathrm{f}_{6}=1.205 \mathrm{f}_{0}$ | $\begin{aligned} & 0.25 \\ & 0.25 \end{aligned}$ | $\begin{gathered} 0.9 \\ 0 \end{gathered}$ | $\begin{gathered} 0.9 \\ 0 \end{gathered}$ | $\begin{aligned} & 0.25 \\ & 0.25 \end{aligned}$ | $\begin{gathered} 0.9 \\ 0 \end{gathered}$ |  | dB (Max) <br> dB (Min) |
| $A_{\text {Max }}$ | Passband Ripple | $\begin{aligned} & \mathrm{W}=\mathrm{V}^{+}, \mathrm{D}=\mathrm{GND}, \mathrm{R}=\mathrm{V}^{-} \\ & \mathrm{f}_{\mathrm{CLK}}=500 \mathrm{kHz} \end{aligned}$ | $\mathrm{f}_{5}=0.700 \mathrm{fo3}$ | $\begin{aligned} & 0.25 \\ & 0.25 \end{aligned}$ | $\begin{gathered} 0.9 \\ 0 \\ \hline \end{gathered}$ | $\begin{gathered} 0.9 \\ 0 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.25 \\ & 0.25 \\ & \hline \end{aligned}$ | $\begin{gathered} 0.9 \\ 0 \end{gathered}$ |  | dB (Max) <br> dB (Min) |
|  |  |  | $\mathrm{f}_{6}=1.428 \mathrm{fO} 3$ | $\begin{aligned} & 0.25 \\ & 0.25 \end{aligned}$ | $\begin{gathered} 0.9 \\ 0 \end{gathered}$ | $\begin{gathered} 0.9 \\ 0 \end{gathered}$ | $\begin{aligned} & 0.25 \\ & 0.25 \end{aligned}$ | $\begin{gathered} 0.9 \\ 0 \end{gathered}$ |  | dB (Max) dB (Min) |
| $\mathrm{E}_{\mathrm{n}}$ | Output Noise | 20 kHz Bandwidth$\begin{aligned} & \mathrm{W}=\mathrm{D}=\mathrm{V}^{-}, \mathrm{R}=\mathrm{V}^{+}, \mathrm{f}_{\mathrm{CLK}}=167 \mathrm{kHz} \\ & \mathrm{~W}=\mathrm{D}=\mathrm{R}=\mathrm{GND}, \mathrm{f} \mathrm{CLK}=250 \mathrm{kHz} \\ & \mathrm{~W}=\mathrm{V}^{+}, \mathrm{D}=\mathrm{GND}, \mathrm{R}=\mathrm{V}^{-}, \\ & \mathrm{f}_{\mathrm{CLK}}=500 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 670 \\ & 370 \\ & 250 \end{aligned}$ |  |  | $\begin{aligned} & 670 \\ & 370 \\ & 250 \end{aligned}$ |  |  | $\mu \mathrm{Vms}$ $\mu \mathrm{Vrms}$ $\mu \mathrm{Vrms}$ |
|  | Clock Feedthrough |  |  | 50 |  |  | 50 |  |  | mVp-p |
| GBW | Output Buffer Gain Bandwidth |  |  | 1 |  |  | 1 |  |  | MHz |
| SR | Output Buffer Slew Rate |  |  | 3 |  |  | 3 |  |  | $\mathrm{V} / \mu \mathrm{s}$ |
| $C_{L}$ | Maximum Capacitive Load |  |  | 200 |  |  | 200 |  |  | pF |
|  |  |  |  |  |  |  |  |  |  |  |


| Symbol | Parameter | Conditions | LMF90CCJ, LMF90CCN, LMF90CCWM |  |  | LMF90CIJ, LMF90CIWM, LMF90CIN, LMF90CMJ |  |  | Units (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \text { Typ } \\ \text { (Note 7) } \end{gathered}$ | Tested Limit (Note 8) | $\begin{aligned} & \text { Design } \\ & \text { Limit } \\ & \text { (Note 9) } \end{aligned}$ | $\begin{gathered} \text { Typ } \\ \text { (Note 7) } \end{gathered}$ | Tested Limit (Note 8) |  |  |
| Is | Power Supply Current | $\mathrm{f}_{\mathrm{CLK}}=500 \mathrm{kHz}, \mathrm{V}_{\text {IN } 1}=\mathrm{V}_{\mathrm{IN} 2}=\mathrm{GND}$ | 2.35 | 5.0 | 5.0 | 2.35 | 5.0 |  | mA (Max) |
| Vos | Output Offset Voltage | $\begin{aligned} & \mathrm{W}=\mathrm{D}=\mathrm{V}^{-}, \mathrm{R}=\mathrm{V}^{+}, \text {fCLK }=167 \mathrm{kHz} \\ & \mathrm{~W}=\mathrm{D}=\mathrm{R}=\mathrm{GND}, \mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz} \\ & \mathrm{~W}=\mathrm{V}^{+}, \mathrm{D}=\mathrm{GND}, \mathrm{R}=\mathrm{V}^{-}, \\ & \text {fCLK }=500 \mathrm{kHz} \end{aligned}$ | $\begin{aligned} & \pm 50 \\ & \pm 60 \\ & \pm 80 \end{aligned}$ | $\begin{aligned} & \pm 120 \\ & \pm 140 \\ & \pm 170 \end{aligned}$ | $\begin{aligned} & \pm \mathbf{1 2 0} \\ & \pm \mathbf{1 4 0} \\ & \pm \mathbf{1 7 0} \end{aligned}$ | $\begin{aligned} & \pm 55 \\ & \pm 60 \\ & \pm 80 \end{aligned}$ | $\begin{aligned} & \pm \mathbf{1 2 0} \\ & \pm \mathbf{1 4 0} \\ & \pm \mathbf{1 7 0} \end{aligned}$ |  | mV (Max) <br> mV (Max) <br> mV (Max) |
| $\mathrm{V}_{\text {OUT }}$ | Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega$ | +4.2, -4.7 | $\pm 4.0$ | $\pm 4.0$ | +4.2, -4.7 | $\pm 4.0$ |  | $V$ (Min) |
| $V_{11}$ | Logical "Low" Input Voltage | Pins 1, 2, 3, 7, and 10 |  | -4.0 | -4.0 |  | -4.0 |  | V (Max) |
| $\mathrm{V}_{12}$ | Logical "GND" Input Voltage | Pins 1, 2, 3, 7, and 10 |  | $\begin{aligned} & +1.0 \\ & -1.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} +1.0 \\ -1.0 \\ \hline \end{array}$ |  | $\begin{array}{r} +1.0 \\ -1.0 \\ \hline \end{array}$ |  | $\begin{aligned} & V(\text { Max }) \\ & V(\text { Min }) \end{aligned}$ |
| $V_{13}$ | Logical "High" Input Voltage | Pins 1, 2, 3, and 7 |  | +4.0 | +4.0 |  | + 4.0 |  | $V$ (Min) |
| IN | Input Current | Pins 1, 2, 3, 7, and 10 |  | $\pm 10$ | $\pm 10$ |  | $\pm 10$ |  | $\mu \mathrm{A}$ (Max) |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical " 0 " Input Voltage, Pins 5 and 6 | $\begin{aligned} & \text { Pin } 5, \mathrm{XLS}=\mathrm{V}^{+} \\ & \text {or Pin } 6, \mathrm{XLS}=\mathrm{GND} \end{aligned}$ |  | -4.0 | -4.0 |  | -4.0 |  | V (Max) |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage, Pins 5 and 6 |  |  | +4.0 | +4.0 |  | + 4.0 |  | V(Min) |
| VIL | Logical " 0 " Input Voltage, Pin 6 | $\begin{aligned} & \mathrm{V}^{+}-\mathrm{V}^{-}=10 \mathrm{~V}, \mathrm{XLS}=\mathrm{V}^{-} \text {or } \\ & \mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{VV}, \mathrm{XLS}=+2.5 \mathrm{~V} \end{aligned}$ |  | +0.8 | + 0.8 |  | + 0.8 |  | $V$ (Max) |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical " 1 " Input Voltage, Pin 6 |  |  | +2.0 | + 2.0 |  | + 2.0 |  | $V$ (Min) |
| VOL | Logical "0" Output Voltage, Pin 6 | XLS $=\mathrm{V}^{+}, \mid$lout $\mid=4 \mathrm{~mA}$ |  | -4.0 | -4.0 |  | -4.0 |  | V (Max) |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage, Pin 6 |  |  | +4.0 | +4.0 |  | +4.0 |  | $V$ (Min) |

DC Electrical Characteristics (Continued)
Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur.
Note 2: Operating Ratings indicate conditions for which the device is intended to be functional. These ratings do not guarantee specific performance limits, however. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
Note 3: All voltages are measured with respect to GND unless otherwise specified.
Note 4: See AN450 "Surface Mounting Methods and Their Effect on Product Reliability" or the section titled "Surface Mount" found in any current Linear Data Book for other methods of soldering surface mount devices.
Note 5: The maximum power dissipation must be derated at elevated temperatures and is dictated by $\mathrm{T}_{\mathrm{JMAX}}, \Theta_{\mathrm{JA}}$ and the ambient temperature, $\mathrm{T}_{\mathrm{A}}$. The maximum allowable power dissipation at any temperature is $P_{D}=\left(T_{J M A X}-T_{A}\right) / \Theta_{J A}$ or the number given in the Absolute Maximum Ratings, whichever is lower. For this device, $T_{J M A X}=150^{\circ} \mathrm{C}$, and the typical thermal resistance $(\Theta \mathrm{JA})$ when board mounted is $61^{\circ} \mathrm{C} / \mathrm{W}$ for the LMF 90 CCN and $\mathrm{CIN}, 134^{\circ} \mathrm{C} / \mathrm{W}$ for the LMF90CCWM and CWIM and $59^{\circ} \mathrm{C} / \mathrm{W}$ for the LMF90CCJ, CIJ and CMJ.
Note 6: Human body model, 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor.
Note 7: Typicals are at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ and represent the most likely parametric norm.
Note 8: Tested Limits are guaranteed and $100 \%$ tested
Note 9: Design Limits are guaranteed, but not $100 \%$ tested.
Note 10: When the input voltage $\left(\mathrm{V}_{\mathbb{I N}}\right)$ at any pin exceeds the power supplies $\left(\mathrm{V}_{\mathbb{I N}}<\mathrm{V}^{-}\right.$or $\left.\mathrm{V}_{\mathbb{I N}}>\mathrm{V}^{+}\right)$, the current at that pin should be limited to 5 mA . The 20 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 5 mA to four.

## Typical Performance Characteristics














TL/H/10354-3

## Typical Performance Characteristics (Continued)



Clock-to-Center-Frequency
Ratio Deviation
vs Supply Voltage


SUPPLY VOLTAGE ( $\pm \mathbf{V}$ )



Clock-to-Center-Frequency
Ratio Deviation
vs Temperature


Negative Output Voltage Swing vs Load Resistance



## Pin Descriptions

| W (Pin 1) | This three-level logic input sets the width of the notch. Notch width is $\mathrm{f}_{\mathrm{c} 2}-\mathrm{f}_{\mathrm{c} 1}$ (see Figure 1). When $W$ is tied to $\mathrm{V}^{+}$(pin 14), GND (pin 13), or $\mathrm{V}^{-}$(pin 8), the notch width is $0.55 \mathrm{f}_{0}$, $0.26 \mathrm{f}_{\mathrm{O}}$, or $0.127 \mathrm{f}_{0}$, respectively. |
| :---: | :---: |
| R (Pin 2) | This three-level logic input sets the ratio of the clock frequency ( $\mathrm{f}_{\mathrm{CLK}}$ ) to the center frequency ( $\mathrm{f}_{0}$ ). When R is tied to $\mathrm{V}^{+}$, GND, or $\mathrm{V}^{-}$, the clock-to-center-frequency ratio is $33.33: 1,50: 1$, or $100: 1$, respectively. |
| LD (Pin 3) | This three-level logic input sets the division factor of the clock frequency divider. When LD is tied to $\mathrm{V}^{+}$, GND, or $\mathrm{V}^{-}$, the division factor is 716,596 , or 2 , respectively. |
| XTAL2 (Pin 4) | This is the output of the internal crystal oscillator. When using the internal oscillator, the crystal should be tied between XTAL2 and XTAL1. (The capacitors are internalno external capacitors are needed for the oscillator to operate.) When not using the internal oscillator this pin should be left open. |
| XTAL1 (Pin 5) | This is the crystal oscillator input. When using the internal oscillator, the crystal should be tied between XTAL1 and XTAL2. XTAL1 can also be used as an input for an external clock signal swinging from $\mathrm{V}^{+}$to $\mathrm{V}^{-}$. The frequency of the crystal or the external clock will be divided internally by the clock divider as determined by the programming voltage on pin 3. |
| CLK (Pin 6) | This is the filter clock pin. The clock signal appearing on this pin is the filter clock (fCLK). When using the internal crystal oscillator or an external clock signal applied to pin 5 while pin 7 is tied to $\mathrm{V}^{+}$, the CLK pin is the output of the divider and can be used to drive other LMF90s with its rail-to-rail output swing. When not using the internal crystal oscillator or an external clock on pin 5 , the CLK pin can be used as a CMOS or TTL clock input provided that pin 7 is tied to GND or $\mathrm{V}^{-}$. For best performance, the duty cycle of a clock signal applied to this pin should be near $50 \%$, especially at higher clock frequencies. |
| XLS (Pin 7) | This is a three-level logic pin. When XLS is tied to $\mathrm{V}^{+}$, the crystal oscillator and frequency divider are enabled and CLK (pin 6) is an output. When XLS is tied to GND (pin 13), the crystal oscillator and frequency divider are disabled and pin 6 is an input for a clock swinging between $\mathrm{V}^{-}$and $\mathrm{V}^{+}$. When XLS is tied to $\mathrm{V}^{-}$, the crystal oscillator and frequency divider are disabled and pin 6 is a TTL level clock input for a clock signal swinging between GND and $\mathrm{V}^{+}$or between $\mathrm{V}^{-}$and GND. |


| $\mathrm{V}^{-}(\operatorname{Pin} 8)$ | This is the negative power supply pin. It should be bypassed with at least a $0.1 \mu \mathrm{~F}$ capacitor. For single-supply operation, connect this pin to system ground. |
| :---: | :---: |
| $\mathrm{V}_{\text {OUT }}($ Pin 9$)$ | This is the filter output. |
| D (Pin 10) | This two-level logic input is used to set the depth of the notch (the attenuation at $\mathrm{f}_{0}$ ). When D is tied to GND or $\mathrm{V}^{-}$, the typical notch depth is 48 dB or 39 dB , respectively. Note, however, that the notch depth is also dependent on the width setting (pin 1). See the Electrical Characteristics for tested limits. |
| $\mathrm{V}_{\mathrm{IN} 2}($ Pin 11) | This is the input to the difference amplifier section of the notch filter. |
| $\mathrm{V}_{\mathrm{IN} 1}($ Pin 12) | This is the input to the internal bandpass filter. This pin is normally connected to pin 11. For wide bandwidth applications, an anti-aliasing filter can be inserted between pin 11 and pin 12. |
| GND (Pin 13) | This is the analog ground reference for the LMF90. In split supply applications, GND should be connected to the system ground. When operating the LMF90 from a single positive power supply voltage, pin 13 should be connected to a "clean" reference voltage midway between $\mathrm{V}^{+}$and $\mathrm{V}^{-}$. |
| $\mathrm{V}^{+}(\operatorname{Pin} 14)$ | This is the positive power supply pin. It should be bypassed with at least a $0.1 \mu \mathrm{~F}$ capacitor. |

### 1.0 Definition of Terms

A $_{\text {max }}$ : the maximum amount of gain variation within the filter's passband (See Figure 1). For the LMF90, A Max is nominally equal to 0.25 dB .
$A_{\text {min }}$ : the minimum attenuation within the notch's stopband. (See Figure 1). This parameter is adjusted by programming voltage applied to pin 10 (D).
Bandwidth (BW) or Passband Width: the difference in frequency between the notch filter's two cutoff frequencies.
Cutoff Frequency: for a notch filter, one of the two frequencies, $\mathrm{f}_{\mathrm{C} 1}$ and $\mathrm{f}_{\mathrm{C} 2}$ that define the edges of the passband. At these two frequencies, the filter has a gain equal to the passband gain.
$\mathrm{f}_{\mathrm{CLK}}$ : the frequency of the clock signal that appears at the CLK pin. This frequency determines the filter's center frequency. Depending on the programming voltage on pin 2 (R), folk will be either $33.33,50$, or 100 times the center frequency of the notch.
$\mathbf{f}_{0}$ or $\mathbf{f}_{\text {Notch: }}$ : the center frequency of the notch filter. This frequency is measured by finding the two frequencies for which the gain -3 dB relative to the passband gain, and calculating their geometrical mean.
Passband: for a notch filter, frequencies above the upper cutoff frequency ( $\mathrm{f}_{\mathrm{C} 2}$ in Figure 1 ) and below the lower cutoff frequency ( ${ }_{\mathrm{C} 1}$ in Figure 1 ).

### 1.0 Definition of Terms (Continued)

Passband Gain: the notch filter's gain for signal frequencies near dc or $\mathrm{f}_{\mathrm{CLK}} / 2$. The passband gain of a notch filter is also called "HON". For the LMF90, the passband gain is nominally 0 dB .
Passband Ripple: the variation in gain within the filter's passband.

Stopband: for a notch filter, the range of frequencies for which the attenuation is at least $\mathrm{A}_{\min }\left(\mathrm{f}_{\mathrm{S} 1}\right.$ to $\mathrm{f}_{\mathrm{S} 2}$ ) in Figure 1 ).
Stop Frequency: one of the two frequencies ( $\mathrm{f}_{\mathrm{S} 1}$ and $\mathrm{f}_{\mathrm{S} 2}$ ) at the edges of the notch's stopband.
Stopband Width (SBW): the difference in frequency between the two stopband edges ( $\mathrm{f}_{\mathrm{S} 2}-\mathrm{f}_{\mathrm{S} 1}$ ).


## FIGURE 1. General Form of Notch Response

### 2.0 Applications Information

### 2.1 FUNCTIONAL DESCRIPTION

The LMF90 uses switched-capacitor techniques to realize a fourth-order elliptic notch transfer function with 0.25 dB passband ripple. No external components other than supply bypass capacitors and a clock (or crystal) are required.
As is evident from the block diagram, the analog signal path consists of a fourth-order bandpass filter and a summing amplifier. The analog input signal is applied to the input of the bandpass filter, and to one of the summing amplifier inputs. The bandpass filter's output drives the other summing amplifier input. The output of the summing amplifier is the difference between the input signal and the bandpass output, and has a notch filter characteristic. Notch width and depth are controlled by the dc programming voltages applied to two pins (1 and 10), and the center frequency is proportional to the clock frequency, which may be generated externally or internally with the aid of an external crystal. The clock-to-center-frequency ratio can be one of three different values, and is selected by the voltage on a three-level logic input (pin 2).
The clock signal passes through a digital frequency divider circuit that can divide the clock frequency by any of three different factors before it reaches the filters. This divider can also be disabled, if desired. Pin 7 enables and disables the frequency divider and also configures the clock inputs for operation with an external CMOS or TTL clock or with the internal oscillator circuit.


FIGURE 2. LMF90 Block Diagram

### 2.0 Applications Information (Continued)

### 2.2 PROGRAMMING PINS

The LMF90 has five control pins that are used to program the filter's characteristics via a three-level logic scheme. In dual-supply applications, these inputs are tied to either $\mathrm{V}^{+}$, $\mathrm{V}^{-}$, or GND in order to select a particular set of characteristics. For example, the $W$ input (pin 1) sets the filter's passband width to $0.55 f_{0}, 0.26 f_{0}$ or $0.127 f_{0}$ when the $W$ input is connected to $\mathrm{V}^{+}$, GND, or $\mathrm{V}^{-}$, respectively. Applying $\mathrm{V}^{-}$ and GND to the D input (pin 10) will set the notch depth to 40 dB or 30 dB , respectively.
The $R$ input (pin 2 ) is another three-level logic input, and it sets the clock-to-center-frequency ratio to $33.33: 1,50: 1$, or 100:1 for input voltages equal to $\mathrm{V}^{+}$, GND, or $\mathrm{V}^{-}$, respectively. Note that the clock frequency referred to here is the frequency at the CLK pin and at the frequency divider output (if used). This is different from the frequency at the divider's input. LD (pin 3) sets the frequency divider's division factor to either 716,596 , or 2 for input voltages equal to $\mathrm{V}^{+}$, GND, or $\mathrm{V}^{-}$, respectively. XLS (pin 7) enables and disables the crystal oscillator and clock divider. When XLS is connected to the positive supply, the oscillator and divider are enabled, and CLK is the output of the divider and can drive the clock inputs of other LMF90s. When XLS is connected to GND, the oscillator and divider are disabled, and the CLK pin becomes a clock input for CMOS-level signals. Connecting XLS to the negative supply disables the oscillator and divider and causes CLK to operate as a TTL-level clock input.
Using an external 3.579545 MHz color television crystal with the internal oscillator and divider, it is possible to build a power line frequency notch for 50 Hz or 60 Hz line frequencies or their second and third harmonics using the LMF90. A 60 Hz notch is shown in the Typical Application circuit on the first page of this data sheet. Connecting LD to $\mathrm{V}^{+}$ changes the notch frequency to 50 Hz . Changing the clock-to-center-frequency ratio to $50: 1$ results in a second-harmonic notch, and a 33:1 ratio causes the LMF90 to notch the third harmonic.
Table I illustrates 18 different combinations of filter bandwidth, depth, and clock-to-center-frequency ratio obtained by choosing the appropriate $\mathrm{W}, \mathrm{D}$, and R programming voltages.

### 2.3 DIGITAL INPUTS AND OUTPUTS

As mentioned above, the CLK pin can serve as either an input or an output, depending on the programming voltage on XLS. When CLK is operating as a TTL input, it will operate properly in both dual-supply and single-supply applications, because it has two logic thresholds-one referred to $\mathrm{V}^{-}$, and one referred to GND. When operating as an output, CLK swings rail-to-rail (CMOS logic levels).
XTAL1 and XTAL2 are the input and output pins for the internal crystal oscillator. When using the internal oscillator (XLS connected to $\mathrm{V}^{+}$), the crystal is connected between these two pins. When the internal oscillator is not used, XTAL2 should be left open. XTAL1 can be used as an input for an external CMOS-level clock signal swinging from $\mathrm{V}^{-}$ to $\mathrm{V}^{+}$. The frequency of the crystal or the external clock applied to XTAL1 will be divided by the internal frequency divider as determined by programming voltage on the LD pin.

### 2.4 SAMPLED-DATA SYSTEM CONSIDERATIONS OUTPUT STEPS

Because the LMF90 uses switched-capacitor techniques, its performance differs in several ways from non-sampled (continuous) circuits. The analog signal at the input to the internal bandpass filter (pin 12) is sampled during each clock cycle, and, since the output voltage can change only once every clock cycle, the result is a discontinuous output signal. The bandpass output takes the form of a series of voltage "steps", as shown in Figure 3. The steps are smaller when the clock frequency is much greater than the signal frequency.
Switched-capacitor techniques are used to set the summing amplifier's gain. Its input and feedback "resistors" are actually made from switches and capacitors. Two sets of these "resistors" are alternated during each clock cycle. Each time these gain-setting components are switched, there will be no feedback connected to the op amp for a short period of time (about 50 ns ). This generates very low-amplitude output signals at $f_{C L K}+f_{I_{N}}, f_{C L K}-f_{I N}, 2 f_{C L K}+f_{I N}$, etc. The amplitude of each of these intermodulation components will typically be at least 70 dB below the input signal amplitude and well beyond the spectrum of interest.

TABLE I. Operation of LMF90 Programming Pins. Values given are for nominal levels of attenuation.

| R |  | $\mathrm{V}^{-}\left(\mathrm{f}_{\text {CLK }} / \mathrm{f}_{0}=100\right)$ |  |  | GND ( $\mathrm{f}_{\text {cLK }} / \mathrm{f}_{0}=50$ ) |  |  | $\mathrm{V}^{+}\left(\mathrm{f}_{\text {cLK }} / \mathrm{f}_{0}=33.33\right)$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D | W | $\mathrm{A}_{\text {min }}$ <br> (dB) | $B W / f_{0}$ | $\mathbf{S B W} / \mathrm{f}_{0}$ | $\mathrm{A}_{\text {min }}$ (dB) | $\mathrm{BW} / \mathrm{f}_{0}$ | $\mathbf{S B W} / \mathrm{f}_{0}$ | $\mathrm{A}_{\text {min }}$ <br> (dB) | $B W / f_{0}$ | SBW/fo |
| $\mathrm{V}^{-}$ | $\mathrm{V}^{-}$ | -30 | 0.12 | 0.019 | -30 | 0.12 | 0.019 | -30 | 0.12 | 0.019 |
|  | GND | -30 | 0.26 | 0.040 | -30 | 0.26 | 0.040 | -30 | 0.26 | 0.040 |
|  | $\mathrm{V}^{+}$ | $-30$ | 0.55 | 0.082 | -30 | 0.55 | 0.082 | -30 | 0.55 | 0.082 |
| GND | $\mathrm{V}^{-}$ | -35 | 0.12 | 0.010 | -35 | 0.12 | 0.010 | -35 | 0.12 | 0.010 |
|  | GND | -40 | 0.26 | 0.024 | -40 | 0.26 | 0.024 | -40 | 0.26 | 0.024 |
|  | $\mathrm{V}^{+}$ | -40 | 0.55 | 0.050 | -40 | 0.55 | 0.050 | -40 | 0.55 | 0.050 |

### 2.0 Applications Information (Continued)

## ALIASING

Another important characteristic of sampled-data systems is their effect on signals at frequencies greater than one-half the sampling frequency. (The LMF90's sampling frequency is the same as the filter's clock frequency. This is the frequency at the CLK pin). If a signal with a frequency greater than one-half the sampling frequency is applied to the input of a sampled-data system, it will be "reflected" to a frequency less than one-half the sampling frequency. Thus, an input signal whose frequency is $\mathrm{f}_{\mathrm{S}} / 2+10 \mathrm{~Hz}$ will cause the system to respond as though the input frequency was $f_{s} / 2-$ 10 Hz . This phenomenon is known as "aliasing". Aliasing can be reduced or eliminated by limiting the input signal spectrum to less than $f_{s} / 2$.
In some cases, it may be necessary to use a bandwidth limiting filter (often a simple passive RC low-pass) ahead of the bandpass input. Although the summing amplifier uses switched-capacitor techniques, it does not exhibit aliasing behavior, and the anti-aliasing filter need not be in its input signal path. The filter can be placed ahead of pin 12 as shown in Figure 4, with the non-band limited input signal applied to pin 11. The output spectrum will therefore be wideband, although limited by the bandwidth of the summing amplifier's output buffer amplifier (typically 1 MHz ), even if $\mathrm{f}_{\mathrm{CLK}}$ is less than 1 MHz . Phase shift in the anti-aliasing filter will affect the accuracy of the notch transfer func-
tion, however, so it is best to use the highest available clock-to-center-frequency ratio (100:1) and set the RC filter cutoff frequency to about 15 to 20 times the notch frequency . This will provide reasonable attenuation of high-frequency input signals, while avoiding degradation of the overall notch response. If the anti-aliasing filter's cutoff frequency is too low, it will introduce phase shift and gain errors large enough to shift the frequency of the notch and reduce its depth. A cutoff frequency that is too high may not provide sufficient attenuation of unwanted high-frequency signals.


TL/H/10354-7
FIGURE 3. Output waveform of a switched-capacitor filter. Note the voltage steps caused by sampling at the clock frequency.


TL/H/10354-8
FIGURE 4. Using a simple passive low-pass filter to prevent aliasing in the presence of high-frequency input signals.

### 2.0 Applications Information (Continued) NOISE

Switched-capacitor filters have two kinds of noise at their outputs. There is a random, "thermal" noise component whose level is typically on the order of hundreds of microvolts. The other kind of noise is digital clock feedthrough. This will have an amplitude in the vicinity of 50 mV peak-topeak. In some applications, the clock noise frequency is so high compared to the signal frequency that it is unimportant. In other cases, clock noise may have to be removed from the output signal with, for example, a passive low-pass filter at the LMF90's output pin.

## CLOCK FREQUENCY LIMITATIONS

The performance characteristics of a switched-capacitor filter depend on the switching (clock) frequency. At very low clock frequencies (below 10 Hz ), the time between clock cycles is relatively long, and small parasitic leakage currents cause the internal capacitors to discharge sufficiently to affect the filter's offset voltage and gain. This effect becomes more pronounced at elevated operating temperatures.
At higher clock frequencies, performance deviations are primarily due to the reduced time available for the internal operational amplifiers to settle. Best performance with high clock frequencies will be obtained when the filter clock's duty cycle is $50 \%$. The clock frequency divider, when used, provides a $50 \%$ duty cycle clock to the filter, but when an external clock is applied to CLK, it should have a duty cycle close to $50 \%$ for best performance.

## Input Impedance

The input to the bandpass section of the LMF90 $\left(\mathrm{V}_{\mathrm{IN} 1}\right)$ is similar to the switched-capacitor circuit shown in Figure 5. During the first half of a clock cycle, the $\theta_{1}$ switch closes, charging $\mathrm{C}_{\mathrm{IN}}$ to the input voltage $\mathrm{V}_{\mathrm{IN}}$. During the second half-cycle, the $\theta_{2}$ switch closes, and the charge on $\mathrm{C}_{\mathrm{IN}}$ is transferred to the feedback capacitor. At frequencies well below the clock frequency, the input impedance approximates a resistor whose value is

$$
\mathrm{R}_{\mathrm{IN}}=\frac{1}{\mathrm{C}_{\mathrm{IN}} \mathrm{f}_{\mathrm{CLK}}}
$$

At the bandpass filter input, $\mathrm{C}_{\mathrm{IN}}$ is nominally 3.0 pF . For a worst-case calculation of effective $\mathrm{R}_{\mathrm{IN}}$, assume $\mathrm{C}_{\mathrm{IN}}=$ 3.0 pF and $\mathrm{f}_{\mathrm{CLK}}=1.5 \mathrm{MHz}$. Thus,

$$
\mathrm{R}_{\mathrm{IN}}(\mathrm{Min})=\frac{1}{4.5 \times 10^{-6}}=222 \mathrm{k} \Omega
$$

At the maximum clock frequency of 1.5 MHz , the lowest typical value for the effective $\mathrm{R}_{\mathrm{IN}}$ at the $\mathrm{V}_{\mathrm{IN} 1}$ input is therefore $222 \mathrm{k} \Omega$. Note that $R_{\text {IN }}$ increases as $\mathrm{f}_{\mathrm{CLK}}$ decreases, so the input impedance will be greater than or equal to this value. Source impedance should be low enough that this input impedance doesn't significantly affect gain.
The summing amplifier input impedance at $\mathrm{V}_{\text {IN2 }}$ is calculated in a similar manner, except that $\mathrm{C}_{\mathrm{IN}}=5.0 \mathrm{pF}$. This yields a minimum input impedance of $133 \mathrm{k} \Omega$ at $\mathrm{V}_{\mathrm{IN} 2}$. When both inputs are connected together, the combined input impedance will be $83.3 \mathrm{k} \Omega$ with a 1.5 MHz filter clock.


TL/H/10354-9
FIGURE 5. Simplified LMF90 bandpass section input stage. At frequencies well below the center frequency, the input impedance appears to be resistive.

### 2.5 POWER SUPPLY AND CLOCK OPTIONS

The LMF90 is designed to operate from either single or dual power supply voltages from 5 V to 15 V . In either case, the supply pins should be well-bypassed to minimize any feedthrough of power supply noise into the filter's signal path. Such feedthrough can significantly reduce the depth of the notch. For operation from dual supply voltages, connect $\mathrm{V}^{-}$ (pin 8) to the negative supply, GND (pin 13) to the system ground, and $\mathrm{V}^{+}$to the positive supply.
For single supply operation, simply connect $\mathrm{V}^{-}$to system ground and GND (Pin 13) to a "clean" reference voltage at mid-supply. This reference voltage can be developed with a pair of resistors and a capacitor as shown in Figures 10 through 16. Note that for single supply operation, the threelevel logic inputs should be connected to system ground and $\mathrm{V}^{+} / 2$ instead of $\mathrm{V}^{-}$and GND. The CLK input will operate properly with TTL-level clock signals when the LMF90 is powered from either single or dual supplies because it has two TTL thresholds, one referred to the $\mathrm{V}^{-}$pin and one referred to the GND pin. XLS should be connected to the $\mathrm{V}^{-}$pin when an external TTL clock is used. Figures 6 through 16 illustrate a wide variety of power supply and clock options.


### 2.0 Applications Information (Continued)

dUAL-SUPPLY CLOCK OPTIONS


TL/H/10354-12
FIGURE 8. Dual Supply; external CMOS-level clock. Internal frequency divider enabled.
Output of logic divider available on pin 6.


### 2.0 Applications Information (Continued)

SINGLE-SUPPLY CLOCK OPTIONS


TL/H/10354-14
FIGURE 10. Single +5 V supply; external TTL-level clock. Internal frequency divider disabled.


FIGURE 11. Single +5 V supply; external CMOS-level clock.


### 2.0 Applications Information (Continued)

SINGLE-SUPPLY CLOCK OPTIONS


TL/H/10354-18
FIGURE 14. Single +10 V supply; external CMOS-level clock.
Internal frequency divider enabled. Output of logic divider available on pin 6.


TL/H/10354-19
FIGURE 15. Single $+\mathbf{5 V}$ or +10 V supply; internal crystal clock oscillator. Internal frequency divider enabled. Output of logic divider available on pin 6.




## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| National Semiconductor Corporation <br> 1111 West Bardin Road Arlington, TX 76017 <br> Tel: 1(800) 272-9959 <br> Fax: 1(800) 737-7018 | National Semiconductor Europe <br> Fax: (+49) 0-180-530 8586 <br> Email: cnjwge @tevm2.nsc.com <br> Deutsch Tel: (+49) 0-180-530 8585 <br> English Tel: $(+49)$ 0-180-532 7832 <br> Français Tel: $(+49)$ 0-180-532 9358 <br> Italiano Tel: $(+49)$ 0-180-534 1680 | National Semiconductor Hong Kong Ltd. <br> 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong <br> Tel: (852) 2737-1600 <br> Fax: (852) 2736-9960 | National Semiconductor Japan Ltd. <br> Tel: 81-043-299-2309 <br> Fax: 81-043-299-2408 |
| :---: | :---: | :---: | :---: |

