

LTC1064-7

## Linear Phase, 8th Order Lowpass Filter

- Steeper Roll-Off Than 8th Order Bessel Filters
- $\blacksquare$  f<sub>CUTOFF</sub> up to 100kHz
- Phase Equalized Filter in 14-Pin Package
- Phase and Group Delay Response Fully Tested
- Transient Response Exhibits 5% Overshoot and No Ringing
- Wide Dynamic Range
- 72dB THD or Better Throughout a 50kHz Passband
- No External Components Needed
- Available in 14-Pin DIP and 16-Pin SO Wide Packages

# **APPLICATIONS**

- Data Communication Filters
- Time Delay Networks
- Phase-Matched Filters

# **FEATURES DESCRIPTIO U**

The LTC® 1064-7 is a clock-tunable monolithic 8th order lowpass filter with linear passband phase and flat group delay. The amplitude response approximates a maximally flat passband while it exhibits steeper roll-off than an equivalent 8th order Bessel filter. For instance, at twice the cutoff frequency the filter attains 34dB attenuation (vs 12dB for Bessel), while at three times the cutoff frequency, the filter attains 68dB attenuation (vs 30dB for Bessel). The cutoff frequency of the LTC1064-7 is tuned via an external TTL or CMOS clock.

The LTC1064-7 features wide dynamic range. With single 5V supply, the S/N + THD is 76dB. Optimum 92dB S/N is obtained with ±7.5V supplies.

The clock-to-cutoff frequency ratio of the LTC1064-7 can be set to 50:1 (Pin 10 to V+) or 100:1 (Pin 10 to V–).

When the filter operates at clock-to-cutoff frequency ratio of 50:1, the input is double-sampled to lower the risk of aliasing.

The LTC1064-7 is pin-compatible with the LTC1064-X series, LTC1164-7 and LTC1264-7.

 $\overline{\mathcal{I}}$ , LTC and LT are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

# **TYPICAL APPLICATIO U**

#### **80kHz Linear Phase Lowpass Filter**



NOTE: THE POWER SUPPLIES SHOULD BE BYPASSED BY A 0.1µF CAPACITOR CLOSE TO THE PACKAGE AND ANY PRINTED CIRCUIT BOARD ASSEMBLY SHOULD MAINTAIN A DISTANCE OF AT LEAST 0.2 INCHES BETWEEN ANY OUTPUT OR INPUT PIN AND THE f<sub>CLK</sub> LINE.



10647fb

Downloaded from [Elcodis.com](http://elcodis.com/parts/4631457/LTC1064-7MJPBF.html) electronic components distributor



# **ABSOLUTE MAXIMUM RATINGS** (Note 1)







Lead Temperature (Soldering, 10 sec)................. 300°C

# **PACKAGE/ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges.

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C.V<sub>S</sub> = ±7.5V, R<sub>L</sub> = 10k, T<sub>A</sub> = 25°C, f<sub>CUTOFF</sub> = 10kHz or 20kHz, f<sub>CLK</sub> = 1MHz, **TTL or CMOS level (maximum clock rise and fall time** ≤ **1**µ**s) and all gain measurements are referenced to passband gain, unless** otherwise specified. The filter cutoff frequency is abbreviated as  $f_{\text{CUTOFF}}$  or  $f_{\text{C}}$ .





10647fb

 $\mathcal{P}$ 

## **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>S</sub> = ±7.5V, R<sub>L</sub> = 10k, f<sub>CUTOFF</sub> = 10kHz or 20kHz, f<sub>CLK</sub> = 1MHz, TTL or **CMOS level (maximum clock rise and fall time** ≤ **1**µ**s) and all gain measurements are referenced to passband gain, unless otherwise** specified. The filter cutoff frequency is abbreviated as f<sub>CUTOFF</sub> or f<sub>C</sub>.





# **ELECTRICAL CHARACTERISTICS**

**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** Input frequencies, f, are linearly phase shifted through the filter as long as  $f \leq f_C$ ;  $f_C$  = cutoff frequency.

Figure 1 curve shows the typical phase response of an LTC1064-7 operating at  $f_{CLK}$  = 1MHz, ratio = 50:1,  $f_C$  = 20kHz and it closely matches an ideal straight line. The phase shift is described by: phase shift  $=$  $180^{\circ} - F(f/f_C)$ ;  $f \le f_C$ .

F is arbitrarily called the "phase factor" expressed in degrees. The phase factor allows the calculation of the phase at a given frequency.

Example: The phase shift at 14kHz of the LTC1064-7 shown in Figure 1 is: phase shift =  $180^\circ - 430^\circ$  (14kHz/20kHz) ± nonlinearity =  $-121^\circ \pm 1\%$  or  $-121^{\circ} \pm 1.20^{\circ}$ .

**Note 3:** Group delay and group delay deviation are calculated from the measured phase factor and phase deviation specifications.

**Note 4:** Phase deviation and group delay deviation for LTC1064-7MJ is  $±4%$ .

**Note 5:** The AC swing is typically 11V<sub>P-P</sub>, 7V<sub>P-P</sub>, 2.8V<sub>P-P</sub>, with  $\pm$ 7.5V,  $\pm$ 5V,  $\pm$ 2.5V Supply respectively. For more information refer to the THD + Noise vs Input graphs.



**Figure 1. Phase Response in the Passband (Note 2)**





<sup>10647</sup>fb

FREQUENCY (kHz)

1064-7 G07



FREQUENCY (kHz)

1064-7 G06

















**Power Supply Current vs Power Supply Voltage**



10647fb

7











PHASE DIFFERENCE (DEG)

#### **Table 1. Passband Gain and Phase**

 $V_S = \pm 7.5V$ ,  $(f_{CLK}/f_C) = 50.1$ ,  $T_A = 25$ °C

| <b>FREQUENCY (kHz)</b>           | GAIN (dB) | <b>PHASE (DEG)</b> |
|----------------------------------|-----------|--------------------|
| $f_{CLK} = 1 MHz$ (Typical Unit) |           |                    |
| 0.000                            | $-0.086$  | 180.00             |
| 5.000                            | $-0.086$  | 73.54              |
| 10.000                           | $-0.334$  | $-33.60$           |
| 15.000                           | $-1.051$  | $-140.81$          |
| 20.000                           | $-3.316$  | $-249.30$          |
| $f_{CLK} = 2MHz$ (Typical Unit)  |           |                    |
| 0.000                            | $-0.131$  | 180.00             |
| 10.000                           | $-0.131$  | 72.88              |
| 20,000                           | $-0.442$  | $-34.71$           |
| 30.000                           | $-1.108$  | $-141.99$          |
| 40.000                           | $-3.115$  | $-250.45$          |
| $f_{CLK} = 3MHz$ (Typical Unit)  |           |                    |
| 0.000                            | $-0.156$  | 180.00             |
| 15.000                           | $-0.156$  | 72.54              |
| 30.000                           | $-0.459$  | $-35.01$           |
| 45.000                           | $-0.941$  | $-141.95$          |
| 60.000                           | $-2.508$  | $-250.53$          |
| $f_{CLK} = 4 MHz$ (Typical Unit) |           |                    |
| 0.000                            | $-0.121$  | 180.00             |
| 20.000                           | $-0.121$  | 72.12              |
| 40.000                           | $-0.292$  | $-35.75$           |
| 60.000                           | $-0.476$  | $-142.92$          |
| 80.000                           | $-1.539$  | $-252.63$          |
| $f_{CLK} = 5 MHz$ (Typical Unit) |           |                    |
| 0.000                            | $-0.045$  | 180.00             |
| 25.000                           | $-0.045$  | 70.85              |
| 50.000                           | $-0.006$  | $-38.25$           |
| 75.000                           | 0.185     | $-146.77$          |
| 100.000                          | $-0.356$  | $-259.27$          |

**Table 2. Passband Gain and Phase**  $V_S = \pm 7.5V$ ,  $(f_{CLK}/f_C) = 100:1$ ,  $T_A = 25^{\circ}C$ 



| <b>FREQUENCY (kHz)</b>           | GAIN (dB) | <b>PHASE (DEG)</b> |
|----------------------------------|-----------|--------------------|
| $f_{CLK} = 4 MHz$ (Typical Unit) |           |                    |
| 0.000                            | $-0.116$  | 180.00             |
| 10.000                           | $-0.116$  | 72.49              |
| 20.000                           | $-0.436$  | $-35.21$           |
| 30.000                           | $-1.171$  | $-142.33$          |
| 40.000                           | $-3.353$  | $-250.12$          |
| $f_{CLK} = 5 MHz$ (Typical Unit) |           |                    |
| 0.000                            | $-0.097$  | 180.00             |
| 12.500                           | $-0.097$  | 71.00              |
| 25.000                           | $-0.351$  | $-38.08$           |
| 37.500                           | $-0.951$  | $-146.51$          |
| 50.000                           | $-2.999$  | $-256.13$          |

**Table 3. Passband Gain and Phase**

**VS =** ±**5V, (fCLK/fC) = 50:1, TA = 25**°**C**



# **TYPICAL PERFORMANCE CHARACTERISTICS**





#### **Table 4. Passband Gain and Phase**  $V_S = \pm 5V$ , ( $f_{CLK}/f_C$ ) = 100:1,  $T_A = 25^{\circ}C$



**Table 5. Passband Gain and Phase**  $V_S$  = Single 5V,  $(f_{CLK}/f_C)$  = 50:1,  $T_A$  = 25°C



### **Table 6. Passband Gain and Phase**

#### $V_S$  = Single 5V, (f<sub>CLK</sub>/f<sub>C</sub>) = 100:1, T<sub>A</sub> = 25 $\degree$ C





# **PIN FUNCTIONS**

#### **Power Supply Pins (4, 12)**

The V<sup>+</sup> (Pin 4) and the V<sup>-</sup> (Pin 12) should be bypassed with a 0.1µF capacitor to an adequate analog ground. The filter's power supplies should be isolated from other digital or high voltage analog supplies. A low noise linear supply is recommended. Using a switching power supply will lower the signal-to-noise ratio of the filter. The supply during power-up should have a slew rate less than 1V/µs. When  $V^+$  is applied before  $V^-$  and  $V^-$  is allowed to go above ground, a signal diode should clamp  $V^-$  to prevent latch-up. Figures 2 and 3 show typical connections for dual and single supply operation.



Figure 2. Dual Supply Operation for an  $f_{CLK}/f_{CUTOFF} = 50:1$ 



Figure 3. Single Supply Operation for an  $f_{CLK}/f_{CUTOFF} = 50:1$ 

### **Clock Input Pin (11)**

Any TTL or CMOS clock source with a square-wave output and 50% duty cycle  $(\pm 10\%)$  is an adequate clock source for the device. The power supply for the clock source should not be the filter's power supply. The analog ground

for the filter should be connected to clock's ground at a single point only. Table 7 shows the clock's low and high level threshold values for a dual or single supply operation. A pulse generator can be used as a clock source provided the high level ON time is greater than 0.1µs. Sine waves are not recommended for clock input frequencies less than 100kHz, since excessively slow clock rise or fall times generate internal clock jitter (maximum clock rise or fall time  $\leq$  1 $\mu$ s). The clock signal should be routed from the right side of the IC package and perpendicular to it to avoid coupling to any input or output analog signal path. A 200 $\Omega$ resistor between clock source and pin 11 will slow down the rise and fall times of the clock to further reduce charge coupling (Figures 2 and 3).





### **Analog Ground Pins (3, 5)**

The filter performance depends on the quality of the analog signal ground. For either dual or single supply operation, an analog ground plane surrounding the package is recommended. The analog ground plane should be connected to any digital ground at a single point. For dual supply operation, Pin 3 should be connected to the analog ground plane. For single supply operation pin 3 should be biased at 1/2 supply and should be bypassed to the analog ground plane with at least a 1µF capacitor (Figure 3). For single 5V operation at the highest  $f_{\text{C-K}}$  of 2MHz, Pin 3 should be biased at 2V. This minimizes passband gain and phase variations.

### **Ratio Input Pin (10)**

The DC level at this pin determines the ratio of the clock frequency to the cutoff frequency of the filter. Pin 10 at  $V^+$ gives a 50:1 ratio and Pin 10 at V $^+$  gives a 100:1 ratio. For single supply operation the ratio is 50:1 when Pin 10 is at V+ and 100:1 when Pin 10 is at ground. When Pin 10 is not tied to ground, it should be bypassed to analog ground



# **PIN FUNCTIONS**

with a 0.1µF capacitor. If the DC level at Pin 10 is switched mechanically or electrically at slew rates greater than  $1$ V/ $\mu$ s while the device is operating, a 10k resistor should be connected between Pin 10 and the DC source.

#### **Filter Input Pin (2)**

The input pin is connected internally through a 40k resistor tied to the inverting input of an op amp.

#### **Filter Output Pins (9, 6)**

Pin 9 is the specified output of the filter; it can typically source 3mA and sink 1mA. Driving coaxial cables or resistive loads less than 20k will degrade the total harmonic distortion of the filter. When evaluating the device's distortion an output buffer is required. A noninverting buffer, Figure 4, can be used provided that its input common mode range is well within the filter's output swing. Pin 6 is an intermediate filter output providing an unspecified 6th order lowpass filter. Pin 6 should not be loaded.

# **U A S O PPLICATI W U U I FOR ATIO**

#### **Clock Feedthrough**

Clock feedthrough is defined as the RMS value of the clock frequency and its harmonics that are present at the filter's output pin (9). The clock feedthrough is tested with the input pin (2) grounded and it depends on PC board layout and on the value of the power supplies. With proper layout techniques the values of the clock feedthrough are shown in Table 8.

#### **Table 8. Clock Feedthrough**



Note: The clock feedthrough at single 5V is imbedded in the wideband noise of the filter. Clock waveform is a square wave.

Any parasitic switching transients during the rise and fall edges of the incoming clock are not part of the clock feedthrough specifications. Switching transients have frequency contents much higher than the applied clock; their

### **External Connection Pins (7, 14)**

Pins 7 and 14 should be connected together. In a printed circuit board the connection should be done under the IC package through a short trace surrounded by the analog ground plane.

#### **NC Pins (1, 5, 8, 13)**

Pins 1, 5, 8 and 13 are not connected to any internal circuit point on the device and should preferably be tied to analog ground.



**Figure 4. Buffer for Filter Output**

amplitude strongly depends on scope probing techniques as well as grounding and power supply bypassing. The clock feedthrough, if bothersome, can be greatly reduced by adding a simple R/C lowpass network at the output of the filter pin (9). This R/C will completely eliminate any switching transients.

#### **Wideband Noise**

The wideband noise of the filter is the total RMS value of the device's noise spectral density and it is used to determine the operating signal-to-noise ratio. Most of its frequency contents lie within the filter passband and it cannot be reduced with post filtering. For instance, the LTC1064-7 wideband noise at  $\pm 5V$  supply is 105 $\mu$ V<sub>RMS</sub>, 95µV<sub>RMS</sub> of which have frequency contents from DC up to the filter's cutoff frequency. The total wideband noise  $(\mu V_{RMS})$  is nearly independent of the value of the clock. The clock feedthrough specifications are not part of the wideband noise.

# **U A S O PPLICATI W U U I FOR ATIO**

#### **Speed Limitations**

To avoid op amp slew rate limiting at maximum clock frequencies, the signal amplitude should be kept below a specified level as shown in Table 9.

#### Table 9. Maximum V<sub>IN</sub> vs V<sub>S</sub> and Clock



#### **Table 10. Transient Response of LTC Lowpass Filters**



 $*$  To 50%  $\pm$ 5%,  $*$  \* 10% to 90%  $\pm$ 5%,  $*$  \*\* To 1%  $\pm$ 0.5%

#### Table 11. Aliasing  $(f_{CLK} = 100kHz)$



#### **Transient Response**









#### **Aliasing**

Aliasing is an inherent phenomenon of sampled data systems and it occurs when input frequencies close to the sampling frequency are applied. For the LTC1064-7 case at 100:1, an input signal whose frequency is in the range of  $f_{CLK} \pm 3\%$ , will be aliased back into the filter's passband. If, for instance, an LTC1064-7 operating with a 100kHz clock and 1kHz cutoff frequency receives a 98kHz, 10mV input signal, a 2kHz,  $143 \mu V_{RMS}$  alias signal will appear at its output. When the LTC1064-7 operates with a clock-tocutoff frequency of 50:1, aliasing occurs at twice the clock frequency. Table 11 shows details.



12

## **U PACKAGE DESCRIPTIO**





# **U PACKAGE DESCRIPTIO**



**N Package**

\*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .010 INCH (0.254mm)



## **U PACKAGE DESCRIPTIO**



**SW Package 16-Lead Plastic Small Outline (Wide .300 Inch)** (Reference LTC DWG # 05-08-1620)

2. DRAWING NOT TO SCALE

3. PIN 1 IDENT, NOTCH ON TOP AND CAVITIES ON THE BOTTOM OF PACKAGES ARE THE MANUFACTURING OPTIONS.

THE PART MAY BE SUPPLIED WITH OR WITHOUT ANY OF THE OPTIONS

4. THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.

MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" (0.15mm)



15

# **U TYPICAL APPLICATIO**

#### **80kHz Linear Phase Lowpass Filter Community Community Community Community Community Community Community Community**



NOTE: THE POWER SUPPLIES SHOULD BE BYPASSED BY A 0.1µF CAPACITOR CLOSE TO THE PACKAGE AND ANY PRINTED CIRCUIT BOARD ASSEMBLY SHOULD MAINTAIN A DISTANCE OF AT LEAST 0.2 INCHES BETWEEN ANY OUTPUT OR INPUT PIN AND THE f<sub>CLK</sub> LINE.



## **RELATED PARTS**



