

### MF10 Universal Monolithic Dual Switched Capacitor Filter General Description Any of the classical filter configurations (such worth Bessel, Cauer and Chebyshev) can be for

The MF10 consists of 2 independent and extremely easy to use, general purpose CMOS active filter building blocks. Each block, together with an external clock and 3 to 4 resistors, can produce various 2nd order functions. Each building block has 3 output pins. One of the outputs can be configured to perform either an allpass, highpass or a notch function; the remaining 2 output pins perform lowpass and bandpass functions. The center frequency of the lowpass and bandpass 2nd order functions can be either directly dependent on the clock frequency, or they can depend on both clock frequency and external resistor ratios. The center frequency of the notch and allpass functions is directly dependent on the clock frequency, while the highpass center frequency depends on both resistor ratio and clock. Up to 4th order functions can be performed by cascading the two 2nd order building blocks of the MF10; higher than 4th order functions can be obtained by cascading MF10 packages.

Any of the classical filter configurations (such as Butterworth, Bessel, Cauer and Chebyshev) can be formed. For pin-compatible device with improved performance refer to LMF100 datasheet.

## Features

- Easy to use
- Clock to center frequency ratio accuracy ±0.6%
- Filter cutoff frequency stability directly dependent on external clock quality
- Low sensitivity to external component variation
- Separate highpass (or notch or allpass), bandpass, lowpass outputs
- f<sub>O</sub> x Q range up to 200 kHz
- Operation up to 30 kHz
- 20-pin 0.3" wide Dual-In-Line package
- 20-pin Surface Mount (SO) wide-body package



© 2001 National Semiconductor Corporation DS010399



## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (V <sup>+</sup> – V <sup>-</sup> ) | 14V                   |
|---------------------------------------------------|-----------------------|
| Voltage at Any Pin                                | V <sup>+</sup> + 0.3V |
|                                                   | V <sup>-</sup> – 0.3V |
| Input Current at Any Pin (Note 2)                 | 5 mA                  |
| Package Input Current (Note 2)                    | 20 mA                 |
| Power Dissipation (Note 3)                        | 500 mW                |
| Storage Temperature                               | 150°C                 |
| ESD Susceptability (Note 11)                      | 2000V                 |
| Soldering Information                             |                       |
| N Package: 10 sec                                 | 260°C                 |
|                                                   |                       |

SO Package:

| Vapor Phase (60 Sec.) | 215°C |
|-----------------------|-------|
| Infrared (15 Sec.)    | 220°C |

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" (Appendix D) for other methods of soldering surface mount devices.

## **Operating Ratings** (Note 1)

| Temperature Range | $T_{MIN} \leq T_A \leq T_{MAX}$      |
|-------------------|--------------------------------------|
| MF10ACN, MF10CCN  | $0^{\circ}C \le T_A \le 70^{\circ}C$ |
| MF10CCWM          | $0^\circ C \leq T_A \leq 70^\circ C$ |

## **Electrical Characteristics**

 $V^+$  = +5.00V and  $V^-$  = -5.00V unless otherwise specified. Boldface limits apply for T<sub>MIN</sub> to T<sub>MAX</sub>; all other limits T<sub>A</sub> = T<sub>J</sub> = 25°C.

|                                  |                                     |       |                              |                               | MF10ACN, MF10CCN,<br>MF10CCWM |                 |                 |       |
|----------------------------------|-------------------------------------|-------|------------------------------|-------------------------------|-------------------------------|-----------------|-----------------|-------|
| Symbol                           | Symbol Parameter                    |       | Conditions                   |                               | Typical<br>(Note              | Tested<br>Limit | Design<br>Limit | Units |
|                                  |                                     |       |                              |                               | (14018                        | Liiiiit         | LIIIII          |       |
|                                  |                                     |       |                              |                               |                               | (Note<br>9)     | (Note<br>10)    |       |
| V+ -                             | Supply Voltage                      | Min   |                              |                               |                               | 5)              | 9               | V     |
| V <sup>-</sup>                   |                                     | Maria |                              |                               |                               |                 | 44              | V     |
|                                  | Maximum Supply                      | Max   | Clock Applied                | to Pins 10 &                  |                               |                 | 14              | V     |
| IS                               |                                     |       |                              |                               | 8                             | 12              | 12              | mA    |
|                                  | Current                             |       | No Input<br>Signal           |                               |                               |                 |                 |       |
| f <sub>O</sub>                   | Center Frequency                    | Min   | f <sub>o</sub> x Q < 200 kHz |                               | 0.1                           |                 | 0.2             | Hz    |
|                                  | Range                               | Max   |                              |                               | 30                            |                 | 20              | kHz   |
| f <sub>CLK</sub>                 | Clock Frequency                     | Min   |                              |                               | 5.0                           |                 | 10              | Hz    |
|                                  | Range                               | Max   |                              |                               | 1.5                           |                 | 1.0             | MHz   |
| $f_{CLK}/f_O$                    | 50:1 Clock to                       | MF10A | Q = 10                       | $V_{pin12} = 5V$              | ±0.2                          | ±0.6            | ±0.6            | %     |
|                                  | Center Frequency<br>Ratio Deviation | MF10C | Mode 1                       | f <sub>CLK</sub> = 250<br>KHz | ±0.2                          | ±1.5            | ±1.5            | %     |
| f <sub>CLK</sub> /f <sub>O</sub> | 100:1 Clock to                      | MF10A | Q = 10                       | $V_{pin12} = 0V$              | ±0.2                          | ±0.6            | ±0.6            | %     |
|                                  | Center Frequency<br>Ratio Deviation | MF10C | Mode 1                       | f <sub>CLK</sub> = 500<br>kHz | ±0.2                          | ±1.5            | ±1.5            | %     |
|                                  | Clock Feedthrough                   |       | Q = 10<br>Mode 1             | 1                             | 10                            |                 |                 | mV    |
|                                  | Q Error (MAX)                       |       | Q = 10                       | $V_{pin12} = 5V$              | ±2                            | ±6              | ±6              | %     |
|                                  | (Note 4)                            |       | Mode 1                       | f <sub>CLK</sub> = 250<br>kHz |                               |                 |                 |       |
|                                  |                                     |       |                              | $V_{pin12} = 0V$              | ±2                            | ±6              | ±6              | %     |
|                                  |                                     |       |                              | f <sub>CLK</sub> = 500<br>kHz |                               |                 |                 |       |
| H <sub>OLP</sub>                 | DC Lowpass Gain                     |       | Mode 1 R1 =                  | R2 = 10k                      | 0                             | ±0.2            | ±0.2            | dB    |
| V <sub>OS1</sub>                 | DC Offset Voltage (Note 5)          |       |                              |                               | ±5.0                          | ±20             | ±20             | mV    |
| V <sub>OS2</sub>                 | DC Offset Voltage                   | Min   | $V_{pin12} = +5V$            | $S_{A/B} = V^+$               | -150                          | -185            | -185            | mV    |

## Electrical Characteristics (Continued)

 $V^+$  = +5.00V and  $V^-$  = -5.00V unless otherwise specified. Boldface limits apply for T<sub>MIN</sub> to T<sub>MAX</sub>; all other limits T<sub>A</sub> = T<sub>J</sub> = 25°C.

|                  |                                                     |                        |                                                 |                 | MF10ACN, MF10CCN,<br>MF10CCWM |                                |                                 |            |
|------------------|-----------------------------------------------------|------------------------|-------------------------------------------------|-----------------|-------------------------------|--------------------------------|---------------------------------|------------|
| Symbol           | Parameter                                           |                        | Conditions                                      |                 | Typical<br>(Note<br>8)        | Tested<br>Limit<br>(Note<br>9) | Design<br>Limit<br>(Note<br>10) | Units      |
|                  | (Note 5)                                            | Max                    | (f <sub>CLK</sub> /f <sub>O</sub> = 50)         |                 |                               | -85                            | -85                             |            |
|                  |                                                     | Min<br>Max             | $V_{pin12} = +5V$<br>( $f_{CLK}/f_{O} =$<br>50) | $S_{A/B} = V^-$ | -70                           |                                |                                 | mV         |
| V <sub>OS3</sub> | DC Offset Voltage<br>(Note 5)                       | Min<br>Max             | $V_{pin12} = +5V$<br>( $f_{CLK}/f_{O} =$<br>50) | All Modes       | -70                           | -100<br>-20                    | -100<br>-20                     | mV         |
| V <sub>OS2</sub> | DC Offset Voltage<br>(Note 5)                       |                        | $V_{pin12} = 0V$<br>( $f_{CLK}/f_{O} =$<br>100) | $S_{A/B} = V^+$ | -300                          |                                |                                 | mV         |
|                  |                                                     |                        | $V_{pin12} = 0V$<br>( $f_{CLK}/f_0 =$<br>100)   | $S_{A/B} = V^-$ | -140                          |                                |                                 | mV         |
| V <sub>OS3</sub> | DC Offset Voltage<br>(Note 5)                       |                        | $V_{pin12} = 0V$<br>( $f_{CLK}/f_0 =$<br>100)   | All Modes       | -140                          |                                |                                 | mV         |
| V <sub>OUT</sub> | Minimum Output<br>Voltage Swing                     | BP, LP Pins<br>N/AP/HP | $R_{L} = 5k$ $R_{L} = 3.5k$                     | -               | ±4.25<br>±4.25                | ±3.8<br>±3.8                   | ±3.8<br>±3.8                    | V<br>V     |
| GBW              | Op Amp Gain BW Product                              | Pin                    |                                                 |                 | 2.5                           |                                |                                 | MHz        |
| SR               | Op Amp Slew Rate Dynamic Range(Note 6)              |                        | $V_{pin12} = +5V$<br>( $f_{CLK}/f_{O} = 50$ )   |                 | 7<br>83                       |                                |                                 | V/µs<br>dB |
|                  |                                                     |                        | $V_{pin12} = 0V$<br>( $f_{CLK}/f_0 = 100$       | )               | 80                            |                                |                                 | dB         |
| I <sub>SC</sub>  | Maximum Output Short<br>Circuit Current<br>(Note 7) | Source<br>Sink         |                                                 |                 | 20<br>3.0                     |                                |                                 | mA<br>mA   |

**Logic Input Characteristics** Boldface limits apply for  $T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = T_J = 25^{\circ}C$ 

|               |                 | ,                                           |                     | 10ACN, MF10C<br>MF10CCWM | CN,             |       |
|---------------|-----------------|---------------------------------------------|---------------------|--------------------------|-----------------|-------|
| Par           | ameter          | Conditions                                  | Typical<br>(Note 8) | Tested<br>Limit          | Design<br>Limit | Units |
|               |                 |                                             |                     | (Note 9)                 | (Note 10)       |       |
| CMOS Clock    | Min Logical "1" | $V^+ = +5V, V^- = -5V,$                     |                     | +3.0                     | +3.0            | V     |
| Input Voltage | Max Logical "0" | $V_{LSh} = 0V$                              |                     | -3.0                     | -3.0            | V     |
|               | Min Logical "1" | V <sup>+</sup> = +10V, V <sup>-</sup> = 0V, |                     | +8.0                     | +8.0            | V     |
|               | Max Logical "0" | $V_{LSh} = +5V$                             |                     | +2.0                     | +2.0            | V     |
| TTL Clock     | Min Logical "1" | $V^+ = +5V, V^- = -5V,$                     |                     | +2.0                     | +2.0            | V     |
| Input Voltage | Max Logical "0" | $V_{LSh} = 0V$                              |                     | +0.8                     | +0.8            | V     |

**MF10** 

### Logic Input Characteristics (Continued)

Boldface limits apply for  $T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = T_J = 25^{\circ}C$ 

|      |                 |                         | MF                  | 10ACN, MF10C<br>MF10CCWM | CN,             |       |
|------|-----------------|-------------------------|---------------------|--------------------------|-----------------|-------|
| Para | ameter          | Conditions              | Typical<br>(Note 8) | Tested<br>Limit          | Design<br>Limit | Units |
|      |                 |                         |                     | (Note 9)                 | (Note 10)       |       |
|      | Min Logical "1" | $V^+ = +10V, V^- = 0V,$ |                     | +2.0                     | +2.0            | V     |
|      | Max Logical "0" | $V_{LSh} = 0V$          |                     | +0.8                     | +0.8            | V     |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its specified operating conditions.

**Note 2:** When the input voltage  $(V_{IN})$  at any pin exceeds the power supply rails  $(V_{IN} < V^- \text{ or } V_{IN} > V^+)$  the absolute value of current at that pin should be limited to 5 mA or less. The 20 mA package input current limits the number of pins that can exceed the power supply boundaries with a 5 mA current limit to four.

**Note 3:** The maximum power dissipation must be derated at elevated temperatures and is dictated by  $T_{JMAX}$ ,  $\theta_{JA}$ , and the ambient temperature,  $T_A$ . The maximum allowable power dissipation at any temperature is  $P_D = (T_{JMAX} - T_A)/\theta_{JA}$  or the number given in the Absolute Maximum Ratings, whichever is lower. For this device,  $T_{JMAX} = 125^{\circ}$ C, and the typical junction-to-ambient thermal resistance of the MF10ACN/CCN when board mounted is 55°C/W. For the MF10AJ/CCJ, this number increases to 95°C/W and for the MF10ACWM/CCWM this number is 66°C/W.

Note 4: The accuracy of the Q value is a function of the center frequency  $(f_0)$ . This is illustrated in the curves under the heading "Typical Performance Characteristics".

Note 5: V<sub>OS1</sub>, V<sub>OS2</sub>, and V<sub>OS3</sub> refer to the internal offsets as discussed in the Applications Information Section 3.4.

**Note 6:** For ±5V supplies the dynamic range is referenced to 2.82V rms (4V peak) where the wideband noise over a 20 kHz bandwidth is typically 200 µV rms for the MF10 with a 50:1 CLK ratio and 280 µV rms for the MF10 with a 100:1 CLK ratio.

Note 7: The short circuit source current is measured by forcing the output that is being tested to its maximum positive voltage swing and then shorting that output to the negative supply. The short circuit sink current is measured by forcing the output that is being tested to its maximum negative voltage swing and then shorting that output to the positive supply. These are the worst case conditions.

Note 8: Typicals are at 25°C and represent most likely parametric norm.

Note 9: Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level).

Note 10: Design limits are guaranteed but not 100% tested. These limits are not used to calculate outgoing quality levels.

Note 11: Human body model, 100 pF discharged through a 1.5  $k\Omega$  resistor.





## Typical Performance Characteristics (Continued)



















**MF10** 

### **Pin Descriptions**

| LP(1,20), BP(2,19),                                                | N/AP/HP(3,18)<br>The second order lowpass, bandpass<br>and notch/allpass/highpass outputs.<br>These outputs can typically sink 1.5 mA<br>and source 3 mA. Each output typically<br>swings to within 1V of each supply.                                                                                                                                                                                              |  |  |  |
|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| INV(4,17)                                                          | The inverting input of the summing op-amp of each filter. These are high impedance inputs, but the non-inverting input is internally tied to AGND, making $INV_A$ and $INV_B$ behave like summing junctions (low impedance, current inputs).                                                                                                                                                                        |  |  |  |
| S1(5,16)                                                           | S1 is a signal input pin used in the allpass filter configurations (see modes 4 and 5). The pin should be driven with a source impedance of less than 1 k $\Omega$ . If S1 is not driven with a signal it should be tied to AGND (mid-supply).                                                                                                                                                                      |  |  |  |
| S <sub>A/B</sub> (6)                                               | This pin activates a switch that con-<br>nects one of the inputs of each filter's<br>second summer to either AGND ( $S_{A/B}$<br>tied to V <sup>-</sup> ) or to the lowpass (LP) output<br>( $S_{A/B}$ tied to V <sup>+</sup> ). This offers the flexibil-<br>ity needed for configuring the filter in its<br>various modes of operation.                                                                           |  |  |  |
| V <sub>A</sub> <sup>+</sup> (7),V <sub>D</sub> <sup>+</sup> (8)    | Analog positive supply and digital posi-<br>tive supply. These pins are internally<br>connected through the IC substrate and<br>therefore $V_A^+$ and $V_D^+$ should be de-<br>rived from the same power supply<br>source. They have been brought out<br>separately so they can be bypassed by<br>separate capacitors, if desired. They<br>can be externally tied together and by-<br>passed by a single capacitor. |  |  |  |
| V <sub>A</sub> <sup>-</sup> (14), V <sub>D</sub> <sup>-</sup> (13) | Analog and digital negative supplies.<br>The same comments as for $V_A^+$ and $V_D^+$ apply here.                                                                                                                                                                                                                                                                                                                   |  |  |  |
| LSh(9)                                                             | Level shift pin; it accommodates various clock levels with dual or single supply operation. With dual $\pm 5V$ supplies, the MF10 can be driven with CMOS clock levels ( $\pm 5V$ ) and the LSh pin should be tied to the system ground. If the same supplies as above are used                                                                                                                                     |  |  |  |
| 1.0 Definition of Terms                                            |                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |

 $\mathbf{f}_{\text{CLK}}$  the frequency of the external clock signal applied to pin 10 or 11.

 $f_{0}$ : center frequency of the second order function complex pole pair.  $f_{\rm O}$  is measured at the bandpass outputs of the MF10, and is the frequency of maximum bandpass gain. (*Figure 1*)

 $\mathbf{f}_{notch}$  : the frequency of minimum (ideally zero) gain at the notch outputs.

 $f_{z}$ : the center frequency of the second order complex zero pair, if any. If  $f_{z}$  is different from  $f_{O}$  and if  $Q_{Z}$  is high, it can be observed as the frequency of a notch at the allpass output. (*Figure 10*)

Q: "quality factor" of the 2nd order filter. Q is measured at the bandpass outputs of the MF10 and is equal to  $f_{O}$  divided by

www.national.com

but only TTL clock levels, derived from 0V to +5V supply, are available, the LSh pin should be tied to the system ground. For single supply operation (0V and +10V) the  $V_A^-$ ,  $V_D^-$ pins should be connected to the system ground, the AGND pin should be biased at +5V and the LSh pin should also be tied to the system ground for TTL clock levels. LSh should be biased at +5V for CMOS clock levels in 10V single-supply applications.

CLKA(10),

- CLKB(11) Clock inputs for each switched capacitor filter building block. They should both be of the same level (TTL or CMOS). The level shift (LSh) pin description discusses how to accommodate their levels. The duty cycle of the clock should be close to 50% especially when clock frequencies above 200 kHz are used. This allows the maximum time for the internal op-amps to settle, which yields optimum filter operation.
- 50/100/CL(12) By tying this pin high a 50:1 clock-to-filter-center-frequency ratio is obtained. Tying this pin at mid-supplies (i.e. analog ground with dual supplies) allows the filter to operate at a 100:1 clock-to-center-frequency ratio. When the pin is tied low (i.e., negative supply with dual supplies), a simple current limiting circuit is triggered to limit the overall supply current down to about 2.5 mA. The filtering action is then aborted.
- AGND(15) This is the analog ground pin. This pin should be connected to the system ground for dual supply operation or biased to mid-supply for single supply operation. For a further discussion of mid-supply biasing techniques see the Applications Information (Section 3.2). For optimum filter performance a "clean" ground must be provided.

the -3 dB bandwidth of the 2nd order bandpass filter (*Figure 1*). The value of Q determines the shape of the 2nd order filter responses as shown in *Figure 6*.

 $\mathbf{Q}_{Z}$ : the quality factor of the second order complex zero pair, if any.  $\mathbf{Q}_{Z}$  is related to the allpass characteristic, which is written:

$$H_{AP}(s) = \frac{H_{OAP}\left(s^2 - \frac{s\omega_0}{Q_Z} + \omega_0^2\right)}{s^2 + \frac{s\omega_0}{Q} + \omega_0^2}$$

where  $Q_Z = Q$  for an all-pass response.

H

 $H_{OBP}$ : the gain (in V/V) of the bandpass output at f = f<sub>O</sub>.

 $\textbf{H}_{\textbf{OLP}}\textbf{:}$  the gain (in V/V) of the lowpass output as  $f \rightarrow 0$  Hz (*Figure 2*).

 $\textbf{H}_{\textbf{OHP}}\textbf{:}$  the gain (in V/V) of the highpass output as  $f \to f_{CLK}/2$  (Figure 3).

 $\textbf{H_{ON}}$ : the gain (in V/V) of the notch output as  $f \to 0$  Hz and as  $f \to f_{CLK}/2,$  when the notch filter has equal gain above and

below the center frequency (*Figure 4*). When the low-frequency gain differs from the high-frequency gain, as in modes 2 and 3a (*Figure 11* and *Figure 8*), the two quantities below are used in place of  $H_{ON}$ .

 $\label{eq:H_ON1} \begin{array}{l} \textbf{H}_{\text{ON1}} \textbf{:} \mbox{ the gain (in V/V) of the notch output as } f \rightarrow 0 \mbox{ Hz.} \\ \textbf{H}_{\text{ON2}} \textbf{:} \mbox{ the gain (in V/V) of the notch output as } f \rightarrow f_{\text{CLK}}/2. \end{array}$ 



$$\mathsf{H}_{\mathsf{BP}}(\mathsf{s}) = \frac{\mathsf{H}_{\mathsf{O}\mathsf{BP}} \frac{\omega \mathsf{O}}{\mathsf{Q}} \mathsf{s}}{\mathsf{s}^2 + \frac{\mathsf{s}\omega_{\mathsf{O}}}{\mathsf{Q}} + \omega_{\mathsf{O}}^2}$$

$$\begin{split} & Q = \frac{f_O}{f_H - f_L}; \ f_O = \sqrt{f_L f_H} \\ & f_L = f_O \left(\frac{-1}{2Q} + \sqrt{\left(\frac{1}{2Q}\right)^2 + 1}\right) \\ & f_H = f_O \left(\frac{1}{2Q} + \sqrt{\left(\frac{1}{2Q}\right)^2 + 1}\right) \\ & \omega_O = 2\pi f_O \end{split}$$

01039956





01039957



MF10



Downloaded from Elcodis.com electronic components distributor



FIGURE 4. 2nd-Order Notch Response

MF10





**MF10** 

**MF10** 



FIGURE 6. Response of various 2nd-order filters as a function of Q. Gains and center frequencies are normalized to unity.

## 2.0 Modes of Operation

The MF10 is a switched capacitor (sampled data) filter. To fully describe its transfer functions, a time domain approach is appropriate. Since this is cumbersome, and since the MF10 closely approximates continuous filters, the following discussion is based on the well known frequency domain. Each MF10 can produce a full 2nd order function. See *Table 1* for a summary of the characteristics of the various modes.

### MODE 1: Notch 1, Bandpass, Lowpass Outputs:

f<sub>notch</sub> = f<sub>O</sub> (See Figure 7)

fo= center frequency of the complex pole pair

$$= \frac{f_{CLK}}{100} \text{ or } \frac{f_{CLK}}{50}$$

 $f_{notch}$ = center frequency of the imaginary zero pair =  $f_{O}$ .

$$\begin{split} H_{OLP} &= \text{Lowpass gain (as } f \rightarrow 0) = -\frac{R^2}{R_1} \\ H_{OBP} &= \text{Bandpass gain (at } f = f_0) = -\frac{R^3}{R_1} \\ H_{ON} &= \text{Notch output gain as } \left\{ f \rightarrow 0 \\ f \rightarrow f_{CLK}/2 \right\} = \frac{-R_2}{R_1} \end{split}$$

$$Q = \frac{f_0}{BW} = \frac{R3}{R2}$$

= quality factor of the complex pole pair BW = the -3 dB bandwidth of the bandpass output. Circuit dynamics:

$$\begin{split} \mathsf{H}_{\mathsf{OLP}} &= \frac{\mathsf{H}_{\mathsf{OBP}}}{\mathsf{Q}} \text{ or } \mathsf{H}_{\mathsf{OBP}} = \mathsf{H}_{\mathsf{OLP}} \times \mathsf{Q} \\ &= \mathsf{H}_{\mathsf{ON}} \times \mathsf{Q}. \\ \mathsf{H}_{\mathsf{OLP}(\mathsf{peak})} &\cong \mathsf{Q} \times \mathsf{H}_{\mathsf{OLP}} \text{ (for high Q's)} \end{split}$$

#### MODE 1a: Non-Inverting BP, LP (See Figure 8)

$$\begin{array}{ll} f_{O} & = \displaystyle \frac{f_{CLK}}{100} \text{ or } \frac{f_{CLK}}{50} \\ Q & = \displaystyle \frac{R3}{R2} \\ H_{OLP} = & -1; \ H_{OLP(peak)} \cong Q \times H_{OLP} \ (\text{for high } Q's) \\ H_{OBP_1} = & \displaystyle -\frac{R3}{R2} \\ H_{OBP_2} = 1 \ (\text{Non-Inverting}) \\ \text{Circuit Dynamics: } H_{OBP_1} = Q \end{array}$$

Note:  $V_{IN}$  should be driven from a low impedance (<1 k $\Omega$ ) source.

## 2.0 Modes of Operation (Continued)



FIGURE 7. MODE 1



FIGURE 8. MODE 1a

MODE 2: Notch 2, Bandpass, Lowpass:  $f_{notch} < f_{O}$  (See Figure 9)

= center frequency =  $\frac{f_{CLK}}{100} \sqrt{\frac{R2}{R4} + 1}$  or  $\frac{f_{CLK}}{50} \sqrt{\frac{R2}{R4} + 1}$ fo  $f_{notch} = \frac{f_{CLK}}{100} \text{ or } \frac{f_{CLK}}{50}$ Q = quality factor of the complex pole pair  $\sqrt{R2/R4 + 1}$ \_ R2/R3  $H_{OLP}$  = Lowpass output gain (as f  $\rightarrow$  0) R2/R1 = - $\frac{1}{R2/R4 + 1}$  $H_{OBP}$  = Bandpass output gain (at f = f<sub>O</sub>) = -R3/R1  $H_{ON_1} =$  Notch output gain (as f  $\rightarrow$  0)  $= -\frac{R2/R1}{R2/R4 + 1}$  $H_{ON_2} = Notch output gain \left(as f \rightarrow \frac{f_{CLK}}{2}\right) = -R2/R1$ Filter dynamics:  $H_{OBP} = Q \sqrt{H_{OLP} H_{ON2}} = \sqrt{H_{ON1} H_{ON2}}$  MODE 3: Highpass, Bandpass, Lowpass Outputs (See *Figure 10*)

$$\begin{split} f_{O} &= \frac{f_{CLK}}{100} \times \sqrt{\frac{R2}{R4}} \text{ or } \frac{f_{CLK}}{50} \times \sqrt{\frac{R2}{R4}} \\ Q &= \text{quality factor of the complex pole pair} \\ &= \sqrt{\frac{R2}{R4}} \times \frac{R3}{R2} \\ H_{OHP} &= \text{Highpass Gain} \left( \text{ as } f \rightarrow \frac{f_{CLK}}{2} \right) = -\frac{R2}{R1} \\ H_{OBP} &= \text{Lowpass Gain} \left( \text{ at } f = f_{O} \right) = -\frac{R3}{R1} \\ H_{OLP} &= \text{Lowpass Gain} \left( \text{ as } f \rightarrow 0 \right) = -\frac{R4}{R1} \\ \text{Circuit dynamics: } \frac{R2}{R4} = \frac{H_{OHP}}{H_{OLP}}; \\ &= \frac{H_{OBP} = \sqrt{H_{OHP} \times H_{OLP}} \times Q \\ H_{OLP(peak)} &\cong Q \times H_{OLP} \text{ (for high Q's)} \\ H_{OHP(peak)} &\cong Q \times H_{OHP} \text{ (for high Q's)} \end{split}$$

Downloaded from Elcodis.com electronic components distributor

## 2.0 Modes of Operation (Continued)



FIGURE 9. MODE 2



\*In Mode 3, the feedback loop is closed around the input summing amplifier; the finite GBW product of this op amp causes a slight Q enhancement. If this is a problem, connect a small capacitor (10 pF – 100 pF) across R4 to provide some phase lead.

FIGURE 10. MODE 3

**MF10** 

## 2.0 Modes of Operation (Continued)

MODE 3a: HP, BP, LP and Notch with External Op Amp (See *Figure 11*)

$$\begin{split} f_{O} &= \frac{f_{CLK}}{100} \times \sqrt{\frac{R2}{R4}} \text{ or } \frac{f_{CLK}}{50} \times \sqrt{\frac{R2}{R4}} \\ Q &= \sqrt{\frac{R2}{R4}} \times \frac{R3}{R2} \\ H_{OHP} &= -\frac{R2}{R1} \\ H_{OBP} &= -\frac{R3}{R1} \\ H_{OLP} &= -\frac{R4}{R1} \\ f_{n} &= \text{ notch frequency} = \frac{f_{CLK}}{100} \sqrt{\frac{R_{h}}{R_{l}}} \text{ or } \frac{f_{CLK}}{50} \sqrt{\frac{R_{h}}{R_{l}}} \\ H_{ON} &= \text{ gain of notch at} \\ f &= f_{O} = \left\| Q \left( \frac{R_{g}}{R_{l}} H_{OLP} - \frac{R_{g}}{R_{h}} H_{OHP} \right) \right\| \\ H_{n1} &= \text{ gain of notch (as f \rightarrow 0)} = \frac{R_{g}}{R_{l}} \times H_{OLP} \\ H_{n2} &= \text{ gain of notch} \left( \text{ as f } \rightarrow \frac{f_{CLK}}{2} \right) \\ &= -\frac{R_{g}}{R_{h}} \times H_{OHP} \end{split}$$

MODE 4: Allpass, Bandpass, Lowpass Outputs(See *Figure 12*)

**MF10** 

$$\begin{split} f_{O} &= \text{center frequency} \\ &= \frac{f_{CLK}}{100} \text{ or } \frac{f_{CLK}}{50}; \\ &f_{z}^{*} = \text{center frequency of the complex zero} \approx f_{O} \\ Q &= \frac{f_{O}}{BW} = \frac{R3}{R2}; \\ Q_{Z} &= \text{quality factor of complex zero pair} = \frac{R3}{R1} \\ &\text{For AP output make } R1 = R2 \\ H_{OAP}^{*} &= \text{Allpass gain} \left( \text{ at } 0 < f < \frac{f_{CLK}}{2} \right) = -\frac{R2}{R1} = -1 \\ H_{OLP} &= \text{Lowpass gain (as } f \rightarrow 0) \\ &= -\left(\frac{R2}{R1} + 1\right) = -2 \\ H_{OBP} &= \text{Bandpass gain (at } f = f_{O}) \\ &= -\frac{R3}{R2} \left(1 + \frac{R2}{R1}\right) = -2 \left(\frac{R3}{R2}\right) \\ \text{Circuit Dynamics: } H_{OBP} &= (H_{OLP}) \times Q = (H_{OAP} + 1)Q \end{split}$$

\*Due to the sampled data nature of the filter, a slight mismatch of  $f_z$  and  $f_O$  occurs causing a 0.4 dB peaking around  $f_O$  of the allpass filter amplitude response (which theoretically should be a straight line). If this is unacceptable, Mode 5 is recommended.





www.national.com



## **3.0 Applications Information**

The MF10 is a general-purpose dual second-order state variable filter whose center frequency is proportional to the frequency of the square wave applied to the clock input ( $f_{CLK}$ ). By connecting pin 12 to the appropriate DC voltage, the filter center frequency  $f_O$  can be made equal to either  $f_{CLK}/100$  or  $f_{CLK}/50$ .  $f_O$  can be very accurately set (within ±6%) by using a crystal clock oscillator, or can be easily varied over a wide frequency range by adjusting the clock frequency. If desired, the  $f_{CLK}/f_O$  ratio can be altered by external resistors as in *Figures 9, 10, 11, 13, 14, 15*. The filter Q and gain are determined by external resistors.

All of the five second-order filter types can be built using either section of the MF10. These are illustrated in *Figure 1* through *Figure 5* along with their transfer functions and some related equations. *Figure 6* shows the effect of Q on the shapes of these curves. When filter orders greater than two are desired, two or more MF10 sections can be cascaded.

#### 3.1 DESIGN EXAMPLE

In order to design a second-order filter section using the MF10, we must define the necessary values of three parameters:  $f_0$ , the filter section's center frequency;  $H_0$ , the passband gain; and the filter's Q. These are determined by the characteristics required of the filter being designed.

As an example, let's assume that a system requires a fourth-order Chebyshev low-pass filter with 1 dB ripple, unity gain at DC, and 1000 Hz cutoff frequency. As the system order is four, it is realizable using both second-order sections of an MF10. Many filter design texts include tables that list the characteristics ( $f_O$  and Q) of each of the second-order filter sections needed to synthesize a given higher-order filter. For the Chebyshev filter defined above, such a table yields the following characteristics:

 $f_{OA} = 529 \text{ Hz} \text{ } Q_A = 0.785$  $f_{OB} = 993 \text{ Hz} \text{ } Q_B = 3.559$ 

For unity gain at DC, we also specify:

 $H_{OA} = 1$ 

 $H_{0B} = 1$ 

The desired clock-to-cutoff-frequency ratio for the overall filter of this example is 100 and a 100 kHz clock signal is available. Note that the required center frequencies for the two second-order sections will not be obtainable with clock-to-center-frequency ratios of 50 or 100. It will be necessary to adjust

f<sub>CLK</sub> f<sub>0</sub>

externally. From *Table 1*, we see that Mode 3 can be used to produce a low-pass filter with resistor-adjustable center frequency.

In most filter designs involving multiple second-order stages, it is best to place the stages with lower Q values ahead of stages with higher Q, especially when the higher Q is greater than 0.707. This is due to the higher relative gain at the center frequency of a higher-Q stage. Placing a stage with lower Q ahead of a higher-Q stage will provide some attenuation at the center frequency and thus help avoid clipping of signals near this frequency. For this example, stage A has the lower Q (0.785) so it will be placed ahead of the other stage.

For the first section, we begin the design by choosing a convenient value for the input resistance:  $R_{1A} = 20k$ . The absolute value of the passband gain  $H_{OLPA}$  is made equal to 1 by choosing  $R_{4A}$  such that:  $R_{4A} = -H_{OLPA}R_{1A} = R_{1A} = 20k$ . If the 50/100/CL pin is connected to mid-supply for nominal 100:1 clock-to-center-frequency ratio, we find  $R_{2A}$  by:

$$\begin{split} R_{2A} &= R_{4A} \frac{f_{0A}^2}{(f_{CLK}/100)^2} = 2 \times 10^4 \times \frac{(529)^2}{(1000)^2} = 5.6 \text{k and} \\ R_{3A} &= Q_A \sqrt{R_{2A}R_{4A}} = 0.785 \sqrt{5.6 \times 10^3 \times 2 \times 10^4} = 8.3 \text{k} \end{split}$$

The resistors for the second section are found in a similar fashion:

$$\begin{aligned} R_{1B} &= 20k \\ R_{4B} &= R_{1B} &= 20k \\ R_{2B} &= R_{4B} \frac{f_{0B}^2}{(f_{CLK}/100)^2} = 20k \frac{(993)^2}{(1000)^2} = 19.7k \\ R_{3B} &= Q_B \sqrt{R_{2B}R_{4B}} = 3.559 \sqrt{1.97 \times 10^4 \times 2 \times 10^4} = 70.6k \end{aligned}$$

The complete circuit is shown in *Figure 16* for split ±5V power supplies. Supply bypass capacitors are highly recommended.

## 3.0 Applications Information (Continued)









21

Downloaded from Elcodis.com electronic components distributor

## 3.0 Applications Information (Continued)

**MF10** 



## 3.0 Applications Information

(Continued)

#### 3.2 SINGLE SUPPLY OPERATION

The MF10 can also operate with a single-ended power supply. Figure 17 shows the example filter with a single-ended power supply.  $V_{\text{A}}{}^{\text{+}}$  and  $V_{\text{D}}{}^{\text{+}}$  are again connected to the positive power supply (8V to 14V), and  $V_{\text{A}}^{-}$  and  $V_{\text{D}}^{-}$  are connected to ground. The  $A_{\rm GND}$  pin must be tied to V<sup>+</sup>/2 for single supply operation. This half-supply point should be very "clean", as any noise appearing on it will be treated as an input to the filter. It can be derived from the supply voltage with a pair of resistors and a bypass capacitor (Figure 18a), or a low-impedance half-supply voltage can be made using a three-terminal voltage regulator or an operational amplifier (Figure 18b and Figure 18c). The passive resistor divider with a bypass capacitor is sufficient for many applications, provided that the time constant is long enough to reject any power supply noise. It is also important that the half-supply reference present a low impedance to the clock frequency, so at very low clock frequencies the regulator or op-amp approaches may be preferable because they will require smaller capacitors to filter the clock frequency. The main power supply voltage should be clean (preferably regulated) and bypassed with 0.1 µF.

#### 3.3 DYNAMIC CONSIDERATIONS

The maximum signal handling capability of the MF10, like that of any active filter, is limited by the power supply voltages used. The amplifiers in the MF10 are able to swing to within about 1V of the supplies, so the input signals must be kept small enough that none of the outputs will exceed these limits. If the MF10 is operating on ±5V, for example, the outputs will clip at about 8 V<sub>p-p</sub>. The maximum input voltage multiplied by the filter gain should therefore be less than 8 V<sub>p-p</sub>.

Note that if the filter Q is high, the gain at the lowpass or highpass outputs will be much greater than the nominal filter gain (*Figure 6*). As an example, a lowpass filter with a Q of 10 will have a 20 dB peak in its amplitude response at  $f_{\rm O}$ . If the nominal gain of the filter  $H_{\rm OLP}$  is equal to 1, the gain at  $f_{\rm O}$  will be 10. The maximum input signal at  $f_{\rm O}$  must therefore be less than 800 mV\_{p-p} when the circuit is operated on  $\pm5V$  supplies.

Also note that one output can have a reasonable small voltage on it while another is saturated. This is most likely for a circuit such as the notch in Mode 1 (*Figure 7*). The notch output will be very small at  $f_O$ , so it might appear safe to apply a large signal to the input. However, the bandpass will have its maximum gain at  $f_O$  and can clip if overdriven. If one output clips, the performance at the other outputs will be degraded, so avoid overdriving any filter section, even ones whose outputs are not being directly used. Accompanying *Figure 7* through *Figure 15* are equations labeled "circuit dynamics", which relate the Q and the gains at the various outputs. These should be consulted to determine peak circuit gains and maximum allowable signals for a given application.

### 3.4 OFFSET VOLTAGE

The MF10's switched capacitor integrators have a higher equivalent input offset voltage than would be found in a typical continuous-time active filter integrator. *Figure 19* shows an equivalent circuit of the MF10 from which the output DC offsets can be calculated. Typical values for these offsets with  $S_{A/B}$  tied to V<sup>+</sup> are:

| $V_{os1}$ = opamp offset = ±5 mV | , |
|----------------------------------|---|
|----------------------------------|---|

| V <sub>os2</sub> = -150 mV @ 50:1: | –300 mV @ 100:1 |
|------------------------------------|-----------------|
| V <sub>os3</sub> = -70 mV @ 50:1:  | -140 mV @ 100:1 |

When  $S_{AVB}$  is tied to V<sup>-</sup>, V<sub>os2</sub> will approximately halve. The DC offset at the BP output is equal to the input offset of the lowpass integrator (V<sub>os3</sub>). The offsets at the other outputs depend on the mode of operation and the resistor ratios, as described in the following expressions.

$$\begin{array}{l} \text{Mode 1 and Mode 4} \\ V_{\text{OS}(\text{N})} &= V_{\text{OS1}} \left( \frac{1}{\text{Q}} + 1 \left\| \textbf{H}_{\text{OLP}} \right\| \right) - \frac{V_{\text{OS3}}}{\text{Q}} \end{array}$$

$$OS(BP) = V_{OS3}$$

$$V_{OS(LP)} = V_{OS(N)} - V_{OS2}$$

Mode 1a

v

$$V_{OS}(N.INV.BP) = \left(1 + \frac{1}{Q}\right)V_{OS1} - \frac{V_{OS3}}{Q}$$

 $\begin{array}{ll} \mathsf{V}_{OS}(\mathsf{INV}.\mathsf{BP}) &= \mathsf{V}_{OS3} \\ \mathsf{V}_{OS}(\mathsf{LP}) &= \mathsf{V}_{OS}(\mathsf{N}.\mathsf{INV}.\mathsf{BP}) \!-\! \mathsf{V}_{OS2} \end{array}$ 

**MF10** 

## **3.0 Applications Information**

(Continued)

 $\begin{array}{ll} \mbox{Mode 2 and Mode 5} \\ V_{OS(N)} &= \left(\frac{R2}{R_p} + 1\right) V_{OS1} \times \frac{1}{1 + R2/R4} \\ &\quad + V_{OS2} \frac{1}{1 + R4/R2} - \frac{V_{OS3}}{Q\sqrt{1 + R2/R4}} \\ R_p &= R1//R3//R4 \\ V_{OS(BP)} &= V_{OS3} \\ V_{OS(LP)} &= V_{OS(N)} - V_{OS2} \\ \mbox{Mode 3} \\ V_{OS(LP)} &= V_{OS1} \\ V_{OS(BP)} &= V_{OS1} \\ \left[ 1 + \frac{R4}{R_p} \right] - V_{OS2} \left( \frac{R4}{R2} \right) \\ &\quad - V_{OS3} \left( \frac{R4}{R3} \right) \\ Rp &= R1//R2//R3 \end{array}$ 







FIGURE 20. Method for Trimming Vos

For most applications, the outputs are AC coupled and DC offsets are not bothersome unless large signals are applied

to the filter input. However, larger offset voltages will cause clipping to occur at lower AC signal levels, and clipping at

## 3.0 Applications Information

(Continued)

any of the outputs will cause gain nonlinearities and will change  $f_O$  and Q. When operating in Mode 3, offsets can become excessively large if R2 and R4 are used to make  $f_{\rm CLK}/f_O$  significantly higher than the nominal value, especially if Q is also high. An extreme example is a bandpass filter having unity gain, a Q of 20, and  $f_{\rm CLK}/f_O = 250$  with pin 12 tied to ground (100:1 nominal). R4/R2 will therefore be equal to 6.25 and the offset voltage at the lowpass output will be about +1V. Where necessary, the offset voltage can be adjusted by using the circuit of *Figure 20*. This allows adjustment of V<sub>OS1</sub>, which will have varying effects on the different outputs as described in the above equations. Some outputs cannot be adjusted this way in some modes, however (V<sub>OS(BP)</sub> in modes 1a and 3, for example).

### 3.5 SAMPLED DATA SYSTEM CONSIDERATIONS

The MF10 is a sampled data filter, and as such, differs in many ways from conventional continuous-time filters. An important characteristic of sampled-data systems is their effect on signals at frequencies greater than one-half the sampling frequency. (The MF10's sampling frequency is the same as its clock frequency.) If a signal with a frequency greater than one-half the sampling frequency is applied to the input of a sampled data system, it will be "reflected" to a frequency less than one-half the sampling frequency. Thus, an input signal whose frequency is  $f_s/2 + 100$  Hz will cause the system to respond as though the input frequency was  $f_s/2 - 100$  Hz. This phenomenon is known as "aliasing", and

can be reduced or eliminated by limiting the input signal spectrum to less than  $f_s/2$ . This may in some cases require the use of a bandwidth-limiting filter ahead of the MF10 to limit the input spectrum. However, since the clock frequency is much higher than the center frequency, this will often not be necessary.

Another characteristic of sampled-data circuits is that the output signal changes amplitude once every sampling period, resulting in "steps" in the output voltage which occur at the clock rate (*Figure 21*). If necessary, these can be "smoothed" with a simple R–C low-pass filter at the MF10 output.

The ratio of  $f_{CLK}$  to  $f_C$  (normally either 50:1 or 100:1) will also affect performance. A ratio of 100:1 will reduce any aliasing problems and is usually recommended for wideband input signals. In noise sensitive applications, however, a ratio of 50:1 may be better as it will result in 3 dB lower output noise. The 50:1 ratio also results in lower DC offset voltages, as discussed in Section 3.4.

The accuracy of the  $f_{CLK}/f_O$  ratio is dependent on the value of Q. This is illustrated in the curves under the heading "Typical Performance Characteristics". As Q is changed, the true value of the ratio changes as well. Unless the Q is low, the error in  $f_{CLK}/f_O$  will be small. If the error is too large for a specific application, use a mode that allows adjustment of the ratio with external resistors.

It should also be noted that the product of Q and  $\rm f_Oshould$  be limited to 300 kHz when  $\rm f_O$  < 5 kHz, and to 200 kHz for  $\rm f_O$  > 5 kHz.



FIGURE 21. The Sampled-Data Output Waveform



# 3.0 Applications Information (Continued)

## **Connection Diagram**



Order Number MF10CCWM See NS Package Number M20B Order Number MF10ACN or MF10CCN See NS Package Number N20A



**MF10** 

## Notes

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

 Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.  A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: ap.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.