

# Am79212/Am79C202

Advanced Subscriber Line Interface Circuit (ASLIC™) Device Advanced Subscriber Line Audio-Processing Circuit (ASLAC™) Device

## **TABLE OF CONTENTS**

| Linecard Block Diagram                          | 3    |
|-------------------------------------------------|------|
| Distinctive Characteristics                     | 4    |
| Ordering Information                            | 5    |
| ASLIC Device                                    | 5    |
| ASLAC Device                                    | 6    |
| Connection Diagrams                             | 7    |
| Pin Descriptions                                | 8    |
| ASLIC Device                                    | 8    |
| ASLAC Device                                    | . 10 |
| ASLIC/ASLAC Devices Functional Description      | . 12 |
| Electrical Requirements                         | . 14 |
| Power Dissipation                               | . 14 |
| Absolute Maximum Electrical and Thermal Ratings | . 15 |
| ASLIC Device                                    | . 15 |
| ASLAC Device                                    | . 15 |
| Operating Ranges                                | . 15 |
| Environmental                                   | . 15 |
| Performance Characteristics                     | . 16 |
| ASLIC Device Relay Driver Schematic             | . 17 |
| Switching Characteristics                       | . 28 |
| Microprocessor Interface                        | . 28 |
| Switching Waveforms                             |      |
| Input and Output Waveforms for AC Tests         | . 29 |
| Data Clock Timing – DCL                         |      |
| GCI Waveforms                                   |      |
| ASLIC/ASLAC Devices Linecard                    | . 32 |

# PRELIMINARY

| LIST OF FIGURES |                                                        |    |
|-----------------|--------------------------------------------------------|----|
| Figure 1        | Transmit and Receive Path Attenuation vs. Frequency    | 24 |
| Figure 2        | Group Delay Distortion                                 | 25 |
| Figure 3        | A-law Gain Linearity with Tone Input (Both Paths)      | 26 |
| Figure 4        | μ-law Gain Linearity with Tone Input (Both Paths)      | 26 |
| Figure 5        | Total Distortion with Tone Input (Both Paths)          | 27 |
| Figure 6        | A/A Overload Compression                               | 27 |
| Figure 7        | ASLIC/ASLAC Typical Linecard Schematic                 | 32 |
| LIST OF TABLES  |                                                        |    |
| Table 1         | Power Dissipation                                      | 14 |
| Table 2         | ASLIC Device DC Specifications                         | 16 |
| Table 3         | ASLIC Device Relay Driver Specifications               | 17 |
| Table 4         | ASLIC Device Transmission Specifications               | 17 |
| Table 5         | ASLAC Device DC Specifications                         | 19 |
| Table 6         | ASLAC Device Transmission and Signaling Specifications | 21 |
| Table 7         | Microprocessor Interface                               | 28 |
| Table 8         | Data Clock                                             | 28 |
| Table 9         | User-Programmable Components                           | 31 |
| Table 10        | ASLIC/ASLAC Devices Linecard Parts List                | 33 |

The Am79212/Am79C202 Advanced Subscriber Line Interface chipset implements a universal telephone line interface function. This enables the design of a single, low-cost, high-performance, fully-software-programmable line interface card for multiple country applications world wide. All AC, DC, and Signaling parameters are fully programmable via the General

Control Interface (GCI). Additionally, the ASLIC device and ASLAC device have integrated self test and line test capabilities to resolve faults to the line or line circuit. The integrated test capability is crucial for remote applications where dedicated test hardware is not cost effective. Use of the accompanying Technical Reference, document PID 21324A is recommended.

## LINECARD BLOCK DIAGRAM



## DISTINCTIVE CHARACTERISTICS

- Performs all of the functions of a CODEC-Filter
- Single channel architecture
- Performs Battery-Feed, Ring-trip, Signaling, Coding, Hybrid, and Test (BORSCHT) functions
- Single hardware design meets multiple country requirements through software programming
- GCI Interface
  - Control and PCM on one bus
  - Data rate up to 4.096 MHz
- Monitor of two-wire interface voltage and current for subscriber line diagnostics
- Low idle power per line
- On-hook transmission
- Only Battery and +5 V supplies needed
- Exceeds LSSGR and CCITT central office requirements
- Off-hook and ground-key detectors with programmable thresholds
- Programmable line feed characteristics independent of battery voltage
- Built-in voice path test modes
- Analog and digital hybrid balance capability
- Adaptive hybrid balance capability
- Linear power feed with power management and thermal shutdown features
- Abrupt and smooth polarity reversal
- Power cross detection in ringing and nonringing states
- Software programmable
  - DC loop feed characteristics and current limit
  - Loop supervision detection thresholds
  - Off-hook detect debounce interval
  - Two-wire AC impedance
  - Transhybrid balance
  - Transmit and receive gains
  - Equalization
  - Digital I/O pins
  - A-law/µ-law selection
- Compatible with inexpensive protection networks. Accommodates low-tolerance fuse

- resistors while maintaining longitudinal balance to Bellcore specifications.
- Power/Service Denial state
- Small physical size
- Integrated ring-trip function
- Four relay drivers with built-in energy absorption zener diodes
- Synchronized ring relay operation: zero volts AC on, zero current off
- Software-enabled normal or automatic Ring-Trip state
- On-chip 12/16 kHz metering generation with onand off-meter pulse shaping
- Supports loop-start and ground-start signaling.
- 0°C to 70°C commercial operation guaranteed by production testing
- -40°C to +85°C temperature range operation available

## ORDERING INFORMATION

## **ASLIC Device**

AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the elements below.

Must order Am79C202 with the device below.



| Valid Combinations |    |  |  |
|--------------------|----|--|--|
| Am79212            | JC |  |  |

#### **Valid Combinations**

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations.

#### Note:

<sup>\*</sup> Functionality of the device from 0°C to +70°C is guaranteed by production testing. Performance from -40°C to +85°C is guaranteed by characterization and periodic sampling of production units.

## **ASLAC Device**

AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the elements below.

Must order Am79212 with the part below.



| Valid Combinations |    |  |  |  |
|--------------------|----|--|--|--|
| Am79C202           | JC |  |  |  |

## **Valid Combinations**

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations.

#### Note:

\* Functionality of the device from 0°C to +70°C is guaranteed by production testing. Performance from -40°C to +85°C is guaranteed by characterization and periodic sampling of production units.

# **CONNECTION DIAGRAMS**

# **Top View**

Note:



## 32-Pin PLCC



### PIN DESCRIPTIONS

## **ASLIC Device**

## AD, BD

## A and B Line Drivers (Output)

These pins provide the currents to the A and B leads of the subscriber loop.

## BAL1, BAL2

## Pre-balance (Input)

These pins receive voltages that are added to the VTX output signal. They can be used to cancel out the metering echo in the transmit path.

## **BGND**

## **Battery Ground**

This pin connects to the ground return for Central Office or talk battery.

## C2-C1

## **ASLIC Device Control (Input)**

These ternary logic input pins control the operating state of the ASLIC device.

## C5-C3

## **Test Relay Control (Input)**

These are control inputs for the test relay drivers in the ASLIC device. A logic Low turns on the relay driver and activates the relay. C3 controls RY10UT, C4 controls RY20UT, and C5 controls RY30UT.

#### **GND**

#### Ground

Analog and digital ground return for VCC.

## HPA, HPB

## **High-Pass Filter Capacitor Connections**

These pins connect to CHP, the external high-pass filter capacitor that isolates the DC control loop from the voice transmission path.

## **IDC**

## **DC Loop Control Current (Input)**

The DC loop current control line from the ASLAC device is connected to this pin. An internal resistance is provided between the IDC pin and RSN. An external noise filter capacitor should be connected between this pin and VREF.

## **IDIF**

## A - B Leg Current (Output)

The current at this pin is proportional to the difference of the currents flowing out of the AD pin and into the BD pin of the ASLIC device.

#### **ISUM**

#### A + B Leg Current (Output)

The current at this pin is proportional to the absolute value of the sum of the currents flowing out of the AD pin and into the BD pin of the ASLIC device.

## RINGOUT, RY10UT, RY20UT, RY30UT

## **Relay Drivers (Output)**

These are open collector, high-current relay driver outputs with emitters internally connected to BGND. To absorb the inductive pulse from the relay coils, an internal Zener diode is connected between the collector of each driver and BGND.

## **RSN**

## **Receive Summing Node (Input)**

The metallic current (both AC and DC) between AD and BD is equal to the ASLIC device current gain, K1, times the current into this pin. Networks that program receive gain and two-wire impedance connect to this node. This input is nominally at VREF potential.

## **RSVD**

## Reserved (Input)

This is used during AMD testing. In the application, this pin must be floating.

## SA, SB

## A and B Lead Voltage Sense (Input)

These pins sense the voltages on the line side of the fuse resistors at the A and B leads. External sense resistors, RSA and RSB, are required to protect these pins from lightning or power cross conditions.

#### **TMG**

#### **Thermal Management**

A resistor connected from this pin to VBAT reduces the on-chip power dissipation by absorbing excess power from the ASLIC device for short loop conditions.

## **VBAT**

#### **Battery Voltage (Power)**

This pin supplies battery voltage to the line drivers.

#### **VCC**

#### **Power Supply (Power)**

This pin is the positive supply for low-voltage analog and digital circuits in the ASLIC device.

## **VDC**

## **DC Loop Voltage (Output)**

The voltage on this output is referenced to VREF and is proportional to the negative absolute value of the DC subscriber loop voltage between A and B. This voltage is a fraction ( $\beta$ ) of the voltage between HPA and HPB. This pin connects to the IAB pin on the ASLAC device through the external resistor RAB. A voltage that is significantly more positive than VREF on the VDC pin indicates that the ASLIC device is in thermal shutdown.

### **VLBIAS**

## **Longitudinal Offset Voltage (Input)**

The input to this pin is the offset reference voltage for the ASLIC device longitudinal control loop.

## **VREF**

## **Analog Reference (Input)**

This voltage is provided by the ASLAC device and is used by the ASLIC device for internal reference purposes. All analog input and output signals interfacing to the ASLAC device are referenced to this pin. Nominally set to 2.1 V.

## VTX

## **Four-Wire Transmit Signal (Output)**

The voltage between this pin and VREF is a scaled version of the AC component of the voltage sensed between the SA and SB pins. One end of the two-wire input impedance programming network connects to VTX. The voltage at VTX swings positive and negative about VREF.

#### **ASLAC Device**

## **AGND**

## **Analog (Quiet) Ground**

VREF is referenced to this ground.

#### C2-C1

## **ASLIC Device Control (Output)**

These ternary logic output pins are dedicated to controlling the operating state of the ASLIC device. The levels of these outputs are logic High, logic Low, and High impedance.

## **DCL**

## **GCI Clock (Input)**

This input controls the clocking of the GCI data and is also used as the master clock for the CODEC and DSP. 2.048 MHz or 4.096 MHz clock frequencies can be used. In either case, the GCI bit rate is always 2.048 MHz.

#### DD

## **Downstream GCI Data (Input)**

Downstream data is received serially on the DD port every 125 µs at the DCL rate.

#### DGND

## **Digital Ground**

This is digital ground return.

## DU

#### **Upstream GCI Data (Output)**

Upstream data is sent serially on the DU pin every 125  $\mu$ s at the DCL rate. DU is high impedance between bursts. This pin is an open drain output.

## **FS**

## Frame Sync (Input)

The Frame Sync signal is an 8 kHz pulse that identifies the beginning of a GCI frame. The ASLAC device references the timing of back-plane data transfer to this input. The back-plane data bit rate must be synchronized to DCL.

#### 11

## **Control Port (Input)**

This input port is TTL compatible and can be used to monitor an external TTL compatible device. The logic state of this pin appears in the I1 bit (bit 2) of the upstream C/I channel.

#### **IAB**

## **Loop Voltage Sense (Input)**

The IAB pin is a current summing node referenced to VREF. An external resistor (RAB) is connected between this pin and the VDC pin of the ASLIC device. In normal operation, current flows <u>out</u> of this pin. When the ASLIC device is in thermal shutdown, current will be forced <u>into</u> this pin.

## **IBAT**

## **Battery Voltage Sense (Input)**

The IBAT pin is a current summing node referenced to AGND and receives a current that is proportional to the system battery voltage. A sense resistor/capacitor network is connected between the VBAT pin of the ASLIC device and the IBAT pin.

#### IDC

## **DC Loop Control Current (Output)**

The IDC output supplies a current to the ASLIC device for proportional control of the DC loop current flowing through the subscriber loop.

## **IDIF**

## **Longitudinal Sense (Input)**

IDIF is a current input pin and is fed by the IDIF pin of the ASLIC device. The current in this pin is used by the ASLAC device for supervisory and diagnostic functions. The IDIF pin has an internal input resistance so an external longitudinal noise-filter capacitor can be connected.

## 1/01, 1/02

## **Control Ports (Input/Output)**

These control lines are TTL compatible and each can be programmed as an input or an output. When programmed as inputs, they can monitor external, TTL-compatible logic circuits. In the output mode, these pins are controlled by the I/O1 and I/O2 bits in the downstream C/I channel. In the output or input modes, the logic state of these pins appears in the I/O1 and I/O2 bits of the upstream C/I channel. When programmed as outputs, they can control an external logic device or they can be connected to pin C3, C4, or C5 of the ASLIC device to control test relay drivers RY1OUT, RY2OUT, and RY3OUT.

## **IREF**

#### **Current Reference (Input)**

An external resistor (RREF) connected between this pin and analog ground generates an accurate on-chip reference current. This current is used by the ASLAC device in its DC Feed and loop-supervision circuits.

## IRTA, IRTB

## Ring-Trip Sense (Inputs)

These pins are current summing nodes referenced to VREF. They provide terminations for external resistors RSR1 and RSR2 that sense the voltages on both sides of the ringing-feed resistor connected to the ring bus. To determine the ringing current in the loop, the ASLAC device finds the difference between the currents in these pins.

## **ISUM**

## **Metallic Sense (Input)**

ISUM is a current input pin and is fed by the ISUM pin of the ASLIC device. The current in this pin is used by the ASLAC device for supervisory and diagnostic functions.

## 01

## **Control Port (Output)**

This output port is TTL compatible and is controlled by the O1 bit (bit 2) in the downstream C/I channel. It can control an external logic device or it can be connected to pin C3, C4, or C5 of the ASLIC device to control relays.

#### **RST**

## Reset (Input)

A logic 1 on this pin resets the ASLAC device to initial default conditions. A signal less than 100 ns in duration should not cause a reset. To ensure proper reset, the minimum length of a reset pulse is  $50 \mu s$ .

## S0, S1, S2

#### **GCI Channel Identification Straps (Input)**

When the input pins are individually strapped to VCC or DGND, the ASLAC device can be coded to communicate with one of the eight GCI channels within a frame.

## **VCCA**

#### **Analog Power Supply**

VCCA is internally connected to substrate near the analog I/O section.

#### **VCCD**

## **Digital Power Supply**

VCCD is internally connected to substrate near the digital section.

## VIN

## **Analog Input (Input)**

The analog output (VTX) from the ASLIC device is applied to the ASLAC device transmit path input, VIN. The signal is sampled, processed, encoded, and placed on the upstream GCI port.

## **VINM**

## **Inversion of Analog Input (Output)**

An inverted version of the analog input voltage on VIN appears on this pin.

#### **VLBIAS**

## **Longitudinal Reference (Output)**

VLBIAS is programmed by VOFF and supplies the longitudinal reference voltage for the longitudinal control loop to the ASLIC device.

## **VM**

#### 12 kHz or 16 kHz Metering Signal (Output)

For 12 kHz or 16 kHz teletax, an internally generated and shaped 12 kHz or 16 kHz sine wave metering pulse is output from this pin.

## **VOUT**

## **Analog Output (Output)**

The voice data from the downstream GCI port, B1 channel, is digitally processed and converted to an analog signal that is sent out of the VOUT pin to the ASLIC device.

## **VREF**

## **Analog Reference (Output)**

This pin provides a voltage reference to be used as the analog zero-level reference on the ASLIC device.

# ASLIC/ASLAC DEVICES FUNCTIONAL DESCRIPTION

The ASLIC/ASLAC devices chipset integrates all functions of the subscriber line. The chipset comprises an ASLIC device and an ASLAC device. The set provides two basic functions: 1) the ASLIC device, a high-voltage, bipolar device that drives the subscriber line, maintains longitudinal balance, and senses line conditions, and 2) the ASLAC device, a low-voltage, CMOS device that combines CODEC, DC Feed control, and line supervision. A complete schematic of a linecard using the ASLIC/ASLAC devices chipset is shown in Figure 7.

The ASLIC device uses reliable, bipolar technology to provide the power necessary to drive a wide variety of subscriber lines. It can be programmed by the ASLAC device to operate in eight different states that control Power Consumption and Signaling modes. This enables full control over the subscriber loop. The ASLIC device is customized to be used exclusively with the ASLAC device providing a two-chip universal line interface. The ASLIC device requires only a +5 V power supply and a negative battery supply for its operation.

The ASLIC device implements a linear loop current feeding method with the enhancement of thermal management to limit the amount of power dissipated on the ASLIC device by dissipating excess power in an external resistor.

The ASLAC device is a high-performance, CMOS CODEC/filter device with additional digital filters and circuits that allow software control of transmission, DC Feed, and supervision.

Advanced CMOS technology makes the ASLAC device an economical device that has both the functionality and the low power consumption required by linecard designers to maximize linecard density at minimum cost.

When used with an ASLIC device, the ASLAC device provides a complete software-configurable solution to linecard functions as well as complete programmable control over subscriber line DC Feed characteristics. In addition, the ASLIC/ASLAC devices chipset provides system-level solutions for the loop supervisory functions and metering. In total, the ASLIC/ASLAC devices chipset provides a programmable solution that can satisfy worldwide linecard requirements by software configuration.

All software-programmed coefficients and DC Feed parameters are easily calculated with the AmSLAC3<sup>©</sup> software. This software is provided free of charge and runs on an IBM-compatible PC. It allows the designer to enter a description of system requirements, then the software returns the necessary coefficients and the predicted system response.

The ASLAC device uses the General Control Interface (GCI) protocol to interface with the back plane highway.

The ASLIC device interface unit inside the ASLAC device processes information regarding line voltages, loop currents, and battery voltage levels. These inputs allow the ASLAC device to place several key ASLIC device performance parameters under programmable supervision.

The main functions that can be observed and/or controlled through the ASLAC device control interface are:

- DC Feed characteristics
- Ground-key detection
- Off-hook detection
- Metering signal
- Longitudinal operating point
- Subscriber line voltage and currents
- Ring trip
- Abrupt and smooth battery polarity reversal

To accomplish these functions, the ASLAC device collects the following information from the ASLIC device and the Central Office system:

- The sum and difference of the currents in each loop leg, ISUM, and IDIF
- Currents proportional to:
  - The voltage across the loop (IAB)
  - The battery voltage (IBAT)
  - The ringing current in the loop (IRTA IRTB)

The outputs supplied by the ASLAC device are then:

- A current proportional to the desired DC loop current (IDC)
- A voltage proportional to the desired longitudinal offset voltage (VLBIAS)
- A 12/16 kHz metering signal (appears on VM for 12/16 kHz teletax)

The ASLAC device performs the CODEC and filter functions associated with the four-wire section of the subscriber line circuitry in a digital switch. These functions involve converting an analog voice signal into digital PCM samples and converting digital PCM samples back into an analog signal. During conversion, digital filters are used to band-limit the voice signals.

The user-programmable filters set the receive and transmit gain, perform the transhybrid balancing function, permit adjustment of the two-wire termination impedance, and provide frequency attenuation

adjustment (equalization) of the receive and transmit paths. Adaptive transhybrid balancing is also included.

The PCM data can be either 8-bit companded A-law or  $\mu$ -law code. Voice and control data are read or written to the digital interface in channels that are pin strap compatible.

Besides the CODEC functions, the ASLAC device provides all the sensing, feedback, and clocking necessary to completely control ASLIC device functions with programmable parameters. System-level parameters under programmable control include active and disable loop-current limits, feed resistance, and apparent battery-feed voltage. The longitudinal operating point is programmable to optimize the ASLIC device signal swing capability.

The ASLAC device provides signals at 12 or 16 kHz for metering functions. The frequency and level of these signals are programmable.

The ASLAC device provides extensive loop supervision capability, including off-hook, ring-trip, and ground-key detection. Detection thresholds for these functions are programmable. A programmable debounce timer is available that eliminates false detection due to contact bounce. For subscriber line diagnostics, AC and DC line conditions can be monitored using special test modes. Results are sent upstream over the control interface.

## **ELECTRICAL REQUIREMENTS**

## **Power Dissipation**

Loop resistance = 0 to  $\infty$  (not including fuse resistors), 2 x 50  $\Omega$  fuse resistors,  $V_{BAT}$  = -48 V,  $V_{CC}$  = +5 V. For power dissipation measurements, DC Feed conditions are programmed as follows:

VAPP (Apparent voltage) = 50.2 V

ILA (Active state current limit) = 42.3 mA

ILD (Disable state current limit) = 21.2 mA

RFD (Feed resistance) = 807  $\Omega$ 

VAS (Anti-sat activate voltage) = 8.2 V

N2 (Anti-sat feed resistance factor) = 2

VOFF (Longitudinal offset voltage) = 6 V

RTMG (Thermal management resistor) = 1200  $\Omega$ 

RREF (Referenced current setting resistor) =  $7.87 \text{ k}\Omega$ 

**Table 1. Power Dissipation** 

| Description                    | Test Conditions                                         | Min | Тур | Max  | Unit |
|--------------------------------|---------------------------------------------------------|-----|-----|------|------|
|                                | On-hook Disconnect                                      |     | 30  | 70   |      |
| ASLIC device power dissipation | On-hook Standby                                         |     | 50  | 105  |      |
| Normal polarity                | On-hook Disable                                         |     | 120 | 215  |      |
|                                | On-hook Active                                          |     | 330 | 450  |      |
|                                | Off-hook Active R <sub>L</sub> = 294 $\Omega$           |     | 850 | 1200 | mW   |
|                                | Off-hook Disable R <sub>L</sub> = 600 $\Omega$          |     | 800 | 950  |      |
| ASLAC device power dissipation | ASLAC device Activated                                  |     | 85  | 110  |      |
| MCLK, PCLK = 2.048 MHz         | ASLAC device Inactive, C/I Standby state command issued |     | 22  | 25   |      |

## **Thermal Resistance**

The junction-to-air thermal resistance of the ASLIC device in a 32-pin, PLCC package will be less than 45°C/W.

The junction-to-air thermal resistance of the ASLAC device in a 32-pin, PLCC package will be less than 45°C/W.

# ABSOLUTE MAXIMUM ELECTRICAL AND THERMAL RATINGS

## **ASLIC Device**

| Storage temperature –55°C $\leq T_{A} \leq$ +150°C                                                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------|
| Ambient temperature, under Bias $-40^{\circ}C \le T_{A} \le +85^{\circ}C$                                                           |
| Ambient relative humidity (noncondensing) 5 to 100%                                                                                 |
| $V_{CC}$ with respect to AGND/DGND –0.4 V to +7 V                                                                                   |
| $V_{BAT}$ with respect to BGND +0.4 V to –75 V                                                                                      |
| $V_{CC}$ with respect to $V_{BAT}$ +80 $V$                                                                                          |
| BGND with respect to AGND/DGND0.5 V to +0.5 V                                                                                       |
| Voltage on relay outputs+7 V                                                                                                        |
| AD or BD to BGND:                                                                                                                   |
| Current into SA or SB: 10 $\mu$ s rise to Ipeak;<br>1000 $\mu$ s fall to 0.5 Ipeak;<br>2000 $\mu$ s fall to I = 0Ipeak = $\pm$ 5 mA |
| Current into SA or SB: 2 µs rise to Ipeak;<br>10 µs fall to 0.5 Ipeak;<br>20 µs fall to I = 0Ipeak = ±12.5 mA                       |
| Current through AD or BD±150 mA                                                                                                     |
| C5–C1 to DGND or AGND–0.4 V to $V_{CC}$ + 0.4 V                                                                                     |
| Maximum power dissipation, $T_A = 70^{\circ}C$ 1.67 W                                                                               |
|                                                                                                                                     |

**Note:** Thermal limiting circuitry on chip will shut down the circuit at a junction temperature of about 160°C. The device should never be exposed to this temperature. Operation above 145°C junction temperature may degrade device reliability. See the SLIC Packaging Considerations for more information.

## **ASLAC Device**

| Storage temperature $60^{\circ}C \le T_A \le +125^{\circ}C$                                           |
|-------------------------------------------------------------------------------------------------------|
| Ambient temperature, under Bias40°C $\leq$ T <sub>A</sub> $\leq$ +85°C                                |
| Ambient relative humidity (noncondensing)5 to 100%                                                    |
| $V_{CCA}$ , $V_{CCD}$ with respect to DGND0.4 V to + 6 V                                              |
| V <sub>CCA</sub> with respect to V <sub>CCD</sub> ±0.4 V                                              |
| $V_{\mbox{\footnotesize{IN}}}$ with respect to DGND –0.4 V to $V_{\mbox{\footnotesize{CCA}}}$ + 0.4 V |
| AGNDDGND ±0.4 V                                                                                       |
| Latch up immunity (any pin) ±100 mA                                                                   |
| Any other pin with respect to DGND0.4 V to VCC + 0.4 V                                                |

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability.

## **OPERATING RANGES**

## **Environmental**

| Ambient temperature 0°C to +70°C Commercial*             |
|----------------------------------------------------------|
| Ambient relative humidity 15% to 85%                     |
| ASLIC Device                                             |
| V <sub>CC</sub> +5 V ± 5%                                |
| V <sub>BAT</sub> 18 V to -70 V                           |
| BGND with respect to GND100 mV to +100 mV                |
| Load resistance on $V_{TX}$ to ground 10 k $\Omega$ min  |
| ASLAC Device                                             |
| Supplies V <sub>CCA</sub> , V <sub>CCD</sub> +5.0 V ± 5% |
| DGND                                                     |
| AGND DGND ± 50 mV                                        |

Operating ranges define those limits over which the functionality of the device is guaranteed by production testing.

<sup>\*</sup> Functionality of the device from 0°C to +70°C is guaranteed by production testing. Performance from -40°C to +85°C is guaranteed by characterization and periodic sampling of production units.

# PERFORMANCE CHARACTERISTICS (See Note 1)

(See note 1)  $T_A = 0$ °C to 70°C unless otherwise noted.

## **Table 2. ASLIC Device DC Specifications**

| No. | Item                                                                                           | Condition                                                                                                                                            | Min                    | Тур                    | Max                    | Unit | Note |
|-----|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------------------------|------|------|
| 1   | 2-wire loop voltage                                                                            | Standby state, $R_L = 1 \text{ Meg } \Omega$                                                                                                         | V <sub>BAT</sub> – 1.8 | V <sub>BAT</sub> – 1.1 | V <sub>BAT</sub> – 0.5 |      | 4    |
|     |                                                                                                | Active state, $RL_{AD-BD}$ = 600 $\Omega$ IRSN = 140 $\mu$ A                                                                                         | 19.51                  | 21.1                   | 22.68                  | V    |      |
|     |                                                                                                | Disable state, $RL_{AD-BD}$ = 600 $\Omega$ IRSN = 80 $\mu A$                                                                                         | 11.34                  | 12.19                  | 13.04                  |      |      |
| 2   | Feed resistance per leg at pins AD and BD                                                      | Standby state                                                                                                                                        | 130                    | 250                    | 375                    | Ω    |      |
| 3   | ISUM current                                                                                   | Standby state, $R_L = 1930 \Omega$                                                                                                                   | 44.6                   | 56                     |                        |      |      |
|     | IDIF current                                                                                   | Standby state<br>A to V <sub>BAT</sub><br>B to ground                                                                                                | 35.4<br>43.4           |                        |                        | μΑ   |      |
| 4   |                                                                                                | undaries for C2–C1 pins. Mid-<br>e high impedance or 3-state                                                                                         |                        |                        |                        |      |      |
|     | Low boundary                                                                                   |                                                                                                                                                      |                        |                        | 0.8                    | V    |      |
|     | High boundary                                                                                  |                                                                                                                                                      | V <sub>CC</sub> – 1    |                        |                        | V    |      |
|     | Logic inputs C2–C1 Input High current                                                          |                                                                                                                                                      |                        | -80                    | 200                    | μA   |      |
|     | Input Low current                                                                              |                                                                                                                                                      |                        | 90                     | 200                    |      |      |
|     | 3-state voltage                                                                                | I <sub>C1</sub> = I <sub>C2</sub> = 1 μA                                                                                                             | 0.8                    |                        | 3.5                    |      | 4    |
| 5   | Logic inputs C5–C3<br>Input High voltage                                                       |                                                                                                                                                      | 2.0                    |                        |                        | ٧    |      |
|     | Input Low voltage                                                                              |                                                                                                                                                      |                        |                        | 0.8                    |      |      |
|     | Input High current                                                                             |                                                                                                                                                      | -200                   |                        | 40                     |      |      |
|     | Input Low current                                                                              |                                                                                                                                                      | -400                   |                        | 40                     | μA   |      |
| 6   | V <sub>TX</sub> output offset                                                                  | BAL1 pin open                                                                                                                                        | -50                    |                        | +50                    | mV   |      |
| 7   | V <sub>REF</sub> input voltage                                                                 | IREF = ±1 mA                                                                                                                                         | 2.0                    | 2.1                    | 2.2                    | V    |      |
| 8   | $\beta$ , Ratio of V <sub>DC</sub> to loop voltage: $\beta = \frac{ VDC  - VREF}{ VSA - VSB }$ | $T_{\rm J}$ < 145°C, $V_{\rm DC}$ is referenced to $V_{\rm REF}$ , 35.7 kΩ resistor connected from $V_{\rm DC}$ to $V_{\rm REF}$ . VSA – VSB = 40 V. | 0.0253                 | 0.0242                 | 0.0232                 | V/V  |      |
| 9   | Thermal shutdown threshold voltage output on VDC                                               | I <sub>VDC</sub> = 20 μA                                                                                                                             | 4.2                    | V <sub>CC</sub> - 0.4  |                        | V    | 4    |
| 10  | Gain from VLBIAS pin to<br>AD or BD pin                                                        |                                                                                                                                                      | 5.58                   | 6.0                    | 6.42                   | V/V  |      |
| 11  | Input resistance to AGND, VLBIAS pin                                                           | VLBIAS = 3 V                                                                                                                                         | 20                     | 33.3                   |                        | kΩ   |      |
| 12  | ISUM/ILOOP                                                                                     | ILOOP = 10 mA                                                                                                                                        | 1/333                  | 1/300                  | 1/273                  |      |      |
| 13  | IDIF/ILONG                                                                                     | ILONG = 10 mA                                                                                                                                        | 1/667                  | 1/600                  | 1/546                  |      |      |

Table 2. ASLIC Device DC Specifications (continued)

| No. | Item                              | Condition                   | Min  | Тур | Max  | Unit | Note |
|-----|-----------------------------------|-----------------------------|------|-----|------|------|------|
| 14  | Input current,<br>SA and SB pins  |                             |      | 1   | 3    | μA   |      |
| 15  | Input current<br>HPA and HPB pins |                             |      | 0.1 | 3    | μΑ   | 4    |
| 16  | IDC input impedance               |                             | 1.26 | 1.8 | 3    | kΩ   |      |
| 17  | K1                                | Incremental DC Current Gain |      | 254 |      | A/A  | 13   |
| 18  | Metallic offset current           |                             |      | 0   | -0.4 | mA   | 13   |

# **ASLIC Device Relay Driver Schematic**



**Table 3. ASLIC Device Relay Driver Specifications** 

| ltem                            | Condition              |             | Min | Тур   | Max  | Unit | Note |
|---------------------------------|------------------------|-------------|-----|-------|------|------|------|
| On voltage                      | 25 mA per relay sink   | 1 relay on  |     | 0.225 | +0.3 |      |      |
|                                 |                        | 4 relays on |     | 0.4   | 0.5  | V    | 4    |
|                                 | 40 mA per relay sink   | 1 relay on  |     | 0.45  | 0.7  | V    |      |
|                                 |                        | 4 relays on |     | 0.8   | +1.0 |      | 4    |
| Off leakage, each relay driver. | V <sub>OH</sub> = +6 V |             | 0   |       | 100  | μA   |      |

**Table 4. ASLIC Device Transmission Specifications** 

| No. | Item                             | Condition                                                                 | Min              | Тур    | Max              | Unit  | Note |
|-----|----------------------------------|---------------------------------------------------------------------------|------------------|--------|------------------|-------|------|
| 1   | R <sub>SN</sub> input impedance  | f = 300 Hz to 3400 Hz                                                     |                  | 1      |                  | Ω     |      |
| 2   | V <sub>TX</sub> output impedance |                                                                           |                  | 3      |                  | 32    |      |
| 3   | Gain, BAL1 to V <sub>TX</sub>    |                                                                           | 1.4              | 1.5    | 1.6              | - V/V |      |
| 4   | Gain, BAL2 to V <sub>TX</sub>    |                                                                           | 2.8              | 3.0    | 3.2              |       | 4    |
| 5   | BAL1 input impedance             |                                                                           | 3.17             | 5      | 7.5              | kΩ    |      |
| 6   | BAL2 input impedance             |                                                                           | 2.09             | 3.3    | 4.95             |       |      |
| 7   | Input impedance<br>A or B to GND |                                                                           |                  | 70     | 135              | Ω     |      |
| 8   | 2- to 4-wire gain                | $T_A = 0$ °C to70°C, -10 dBm, 1 kHz<br>$T_A = -40$ °C to 0°C/70°C to 85°C | -12.19<br>-12.24 | -12.04 | -11.89<br>-11.84 | dB    |      |

# **Table 4. ASLIC Device Transmission Specifications (continued)**

| No. | Item Condition                                           |                                                                                                                                                                                                                                           | Min                  | Тур        | Max            | Unit  | Note |
|-----|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------|----------------|-------|------|
| 9   | 2- to 4-wire gain variation with frequency               | 300 to 3400 Hz relative to 1 kHz<br>$T_A = -40$ °C to 0°C/70°C to 85°C                                                                                                                                                                    | -0.1<br>-0.15        |            | +0.1<br>+0.15  |       |      |
| 10  | 2- to 4-wire gain tracking                               | +3 dBm to $-55$ dBm<br>Reference: $-10$ dBm<br>$T_A = -40^{\circ}$ C to $0^{\circ}$ C/ $70^{\circ}$ C to $85^{\circ}$ C                                                                                                                   | -0.1<br>-0.15        |            | +0.1<br>+0.15  |       |      |
| 11  | 4- to 2-wire gain                                        | -10 dBm, 1 kHz<br>T <sub>A</sub> = -40°C to 0°C/70°C to 85°C                                                                                                                                                                              | -0.15<br>-0.20       | 0          | +0.15<br>+0.20 |       |      |
| 12  | 4- to 2-wire gain variation with frequency               | 300 to 3400 Hz relative to 1 kHz<br>$T_A = -40$ °C to 0°C/70°C to 85°C                                                                                                                                                                    | -0.1<br>-0.15        |            | +0.1<br>+0.15  | dB    |      |
| 13  | 4- to 2-wire gain tracking                               | +3 dBm to $-55$ dBm<br>Reference: $-10$ dBm<br>$T_A = -40$ °C to 0°C/70°C to 85°C                                                                                                                                                         | -0.1<br>-0.15        |            | +0.1<br>+0.15  |       |      |
| 14  | Total Harmonic Distortion 2-wire                         | 300 Hz to 3400 Hz<br>0 dBm<br>+4 dBm                                                                                                                                                                                                      |                      |            | -50<br>-40     |       |      |
| -   | 4-wire                                                   | –12 dBm<br>–8 dBm                                                                                                                                                                                                                         |                      |            | -50<br>-40     |       |      |
|     | 2-wire metering overload level                           | VLBIAS = 2.4 V, ILOOP = 30 mA, $V_{BAT}$ = -60 V, DC Load = 200 $\Omega$ , Load at 16 kHz = 10 k $\Omega$                                                                                                                                 |                      | 42         |                | Vp-p  | 4    |
| 15  | Idle channel noise<br>C-message                          | Active and Disable states<br>2-wire<br>$T_A = -40$ °C to 0°C/70°C to 85°C                                                                                                                                                                 |                      | +7         | +11<br>+15     | dBrnC | 4    |
|     | weighted                                                 | 4-wire                                                                                                                                                                                                                                    |                      | <b>-</b> 5 |                |       | 4    |
| -   | Psophometric                                             | 2-wire $T_A = -40^{\circ}C \text{ to } 0^{\circ}C/70^{\circ}C \text{ to } 85^{\circ}C$                                                                                                                                                    |                      | -83        | –79<br>–75     | dBmp  |      |
|     | weighted                                                 | 4-wire                                                                                                                                                                                                                                    |                      | -95        |                |       | 4    |
| 16  | Longitudinal balance<br>(IEEE method)<br>Normal Polarity | L - T 200 to 1000 Hz<br>$T_A = -40^{\circ}\text{C}$ to $0^{\circ}\text{C}/70^{\circ}\text{C}$ to $85^{\circ}\text{C}$<br>1000 to 3400 Hz<br>$T_A = -40^{\circ}\text{C}$ to $0^{\circ}\text{C}/70^{\circ}\text{C}$ to $85^{\circ}\text{C}$ | 58<br>53<br>53<br>48 | 63<br>58   |                |       |      |
|     |                                                          | T - L 200 to 3400 Hz                                                                                                                                                                                                                      | 40                   |            |                |       |      |
| -   |                                                          | L - T, IL = 0 50 to 3400 Hz                                                                                                                                                                                                               |                      | 63         |                |       | 4    |
|     | Reverse Polarity                                         | L - T 200 to 1000 Hz $T_A = -40$ °C to 0°C/70°C to 85°C                                                                                                                                                                                   | 50<br>48             |            |                | -ID   |      |
| 17  | PSRR (V <sub>BAT</sub> )                                 | 50 to 3400 Hz                                                                                                                                                                                                                             | 25                   | 45         |                | dB    | 3, 5 |
|     |                                                          | 3.4 kHz to 50 kHz                                                                                                                                                                                                                         | 25                   | 40         |                |       | 4    |
|     |                                                          | ASLIC device in Anti-Sat state<br>(Loop open)<br>f = 50 Hz, CB = 100 nF<br>f = 200 to 3400 Hz, CB = 100 nF                                                                                                                                | 2<br>12              |            |                |       | 4, 8 |
| 18  | PSRR (V <sub>CC</sub> )                                  | 50 to 3400 Hz                                                                                                                                                                                                                             | 25                   | 45         |                |       | 3, 5 |
|     |                                                          | 3.4 kHz to 50 kHz                                                                                                                                                                                                                         | 25                   | 35         |                |       | 2, 4 |

# **Table 4. ASLIC Device Transmission Specifications (continued)**

| No. | Item                                 | Condition                                                         |    | Тур | Max | Unit  | Note |
|-----|--------------------------------------|-------------------------------------------------------------------|----|-----|-----|-------|------|
| 19  | Low frequency induction (REA method) | Active state, VLONG = 30 V rms, I <sub>L</sub> = 20 mA, f = 60 Hz |    |     | +23 | dBrnC | 4    |
| 20  | Longitudinal AC current per wire     | f = 15 to 60 Hz                                                   | 20 |     |     | mArms | -    |

# **Table 5. ASLAC Device DC Specifications**

| No. | Item                                                                     | Condition                  | Min                    | Тур | Max                   | Unit                  | Note |
|-----|--------------------------------------------------------------------------|----------------------------|------------------------|-----|-----------------------|-----------------------|------|
| 1   | Input Low voltage<br>DD, FS, DCL, RST, I1,<br>I/O1, I/O2                 |                            | -0.4                   |     | 0.8                   |                       |      |
|     | S0, S1, S2                                                               |                            | -0.4                   |     | 0.6                   | V                     |      |
| 2   | Input High voltage<br>DD, FS, DCL, RST, I1,<br>I/O1, I/O2                |                            | 2.0                    |     | V <sub>CC</sub> + 0.5 | V <sub>CC</sub> + 0.5 |      |
|     | S0, S1, S2                                                               |                            | V <sub>CC</sub> - 0.5  |     | V <sub>CC</sub> + 0.4 |                       |      |
| 3   | Input leakage current<br>DD, FS, DCL, RST, I1,<br>I/O1, I/O2, S0, S1, S2 |                            | -10                    |     | +10                   | μА                    |      |
| 4   | Input hysteresis<br>DD, FS, DCL, RST                                     |                            |                        | 0.5 |                       | V                     | 4    |
| 5   | Ternary output voltages<br>C2–C1                                         |                            |                        |     |                       |                       |      |
|     | High voltage                                                             | I <sub>OUT</sub> = ±200 μA | V <sub>CC</sub> - 0.85 |     |                       |                       |      |
|     | Low voltage                                                              | I <sub>OUT</sub> = ±200 μA |                        |     | 0.65                  | V                     |      |
|     | Output current                                                           | Mid level                  | -1                     |     | +1                    | μΑ                    |      |
| 6   | Output Low voltage on                                                    | I <sub>OL</sub> = 10 mA    |                        |     | 1.0                   |                       |      |
|     | digital outputs<br>I/O1, I/O2, 01, DU                                    | I <sub>OL</sub> = 2 mA     |                        |     | 0.4                   | V                     |      |
| 7   | Output High voltage I/O1, I/O2, 01                                       | I <sub>OH</sub> = 400 μA   | V <sub>CC</sub> - 0.4  |     |                       |                       |      |

# Table 5. ASLAC Device DC Specifications (continued)

| No. | Item                                                                                                                                                                    | Condition                                                    | Min         | Тур    | Max    | Unit | Note   |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------|--------|--------|------|--------|
| 8   | DC Feed $ILA = 47.6 \text{ mA, RFD} = 403 \ \Omega, \\ N2 = 2, VAS = 10.3 \ V, \\ IBAT = 69.9 \ \mu A \\ Active state, \\ Normal polarity, IAB = 0, \\ VAPP = 50.2 \ V$ |                                                              | 172.7       | 188.5  | 204.9  | μА   | 17     |
| •   | $\frac{\Delta IAB}{\Delta IDC}$                                                                                                                                         | In resistive-feed region                                     | 0.0624      | 0.0694 | 0.0764 | A/A  |        |
|     | IAB                                                                                                                                                                     | IBAT = 69.9 μA<br>Adjust IAB until IDC = 0                   | 27.93       | 29.93  | 31.93  | μΑ   | 17     |
|     | Measured VAPP                                                                                                                                                           | Programmed VAPP = 50.2 V                                     |             | ±2.2   |        | V    |        |
|     | Measured VAS                                                                                                                                                            | Programmed VAS = 10.3 V                                      |             | ±1.6   |        | V    |        |
| 9   | IDC error among programmed ILA, ILD                                                                                                                                     | Any ILA or ILD programmed value > 20 mA (IDC > 78.7 μA)      |             | ±5     |        | %    | 4, 17  |
|     |                                                                                                                                                                         | Any ILA or ILD programmed value ≤ 20 mA (IDC ≤ 78.7 μA)      |             | ±4     |        | μΑ   | 17     |
| 10  | Offset voltage allowed on V <sub>IN</sub>                                                                                                                               |                                                              | <b>–</b> 50 |        | +50    | mV   | 10     |
| 11  | V <sub>OUT</sub> offset voltage                                                                                                                                         | AISN off                                                     | -40         |        | +40    | m\/  | 10 17  |
|     |                                                                                                                                                                         | AISN on                                                      | -80         |        | +80    | mV   | 10, 17 |
| 12  | Output voltage, V <sub>REF</sub>                                                                                                                                        | Load current = 0 to 1 mA<br>Source or sink                   | 2.0         | 2.1    | 2.2    | V    | 17     |
| 13  | Capacitance load on V <sub>REF</sub> or V <sub>OUT</sub>                                                                                                                |                                                              |             |        | 200    | pF   | 4      |
| 14  | Output current V <sub>OUT</sub>                                                                                                                                         | Source or sink                                               | -1          |        | +1     | mA   |        |
| 15  | Input resistance<br>IDIF pin to V <sub>REF</sub>                                                                                                                        |                                                              | 8.84        | 13.6   | 18.36  | kΩ   | 6      |
| 16  | VLBIAS operating voltage                                                                                                                                                | Source current < 250 µA or sink current < 25 µA              | +1          |        | +2.4   | V    | 47     |
| 17  | Percent error of VLBIAS voltage                                                                                                                                         | S For VLBIAS equation, see Longitudinal Control Loop section |             |        | +5     | %    | 17     |
| 18  | Capacitance load on VLBIAS                                                                                                                                              |                                                              |             |        | 120    | , F  |        |
| 19  | Capacitance load on IRTA or IRTB                                                                                                                                        |                                                              | 400         |        | 400    | pF   | 6      |

**Table 6. ASLAC Device Transmission and Signaling Specifications** 

| No. | Item                                                     | Item Condition                                                                                                                                                                                                                                                         |                         | Тур    | Max                     | Unit    | Note  |  |
|-----|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------|-------------------------|---------|-------|--|
| 1   | Insertion loss                                           | Input: 1014 Hz, -10 dBm0<br>RG = AR = AX = GR = GX = 0 dB,<br>AISN, R, X, B, and Z filters disabled                                                                                                                                                                    |                         |        |                         |         |       |  |
|     | A-D                                                      | $T_A = 0$ °C to 70°C<br>$T_A = -40$ °C to 0°C/70°C to 85°C                                                                                                                                                                                                             | -0.25<br>-0.30          | 0      | +0.25<br>+0.30          |         | _     |  |
|     | D-A                                                      | $T_A = 0$ °C to 70°C<br>$T_A = -40$ °C to 0°C/70°C to 85°C                                                                                                                                                                                                             | -0.25<br>-0.30          | 0      | +0.25<br>+0.30          |         | 7     |  |
|     | A-D + D-A                                                | $T_A = 70^{\circ}\text{C}$<br>$T_A = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ ; VCC = 4.75 – 5.25 V<br>$T_A = -40^{\circ}\text{C}$ to $0^{\circ}\text{C}/70^{\circ}\text{C}$ to $85^{\circ}\text{C}$                                                                 | -0.20<br>-0.25<br>-0.34 | 0<br>0 | +0.20<br>+0.25<br>+0.34 |         |       |  |
| 2   | Level set error (Error between setting and actual value) | A-D AX + GX                                                                                                                                                                                                                                                            | -0.1                    |        | +0.1                    | dB      |       |  |
|     |                                                          | D-A AR + GR                                                                                                                                                                                                                                                            | -0.1                    |        | +0.1                    |         |       |  |
| 3   | DD to DU gain in Full<br>Digital Loopback mode           | DD Input: 1014 Hz, $-10 \text{ dBm0}$<br>RG = AR = AX = GR = GX = 0 dB,<br>AISN, R, X, B, and Z filters disabled<br>$T_A = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$<br>$T_A = -40^{\circ}\text{C}$ to $0^{\circ}\text{C}/70^{\circ}\text{C}$ to $85^{\circ}\text{C}$ | -0.2<br>-0.25           | +0.1   | +0.4<br>+0.50           |         |       |  |
| 4   | Idle channel noise,<br>psophometric weighted<br>(A-law)  | AX = 0 dB<br>AR = 0 dB                                                                                                                                                                                                                                                 |                         |        |                         | dBm0p   | 12    |  |
|     |                                                          | A-D (PCM output)                                                                                                                                                                                                                                                       |                         |        | -68                     | '       |       |  |
|     |                                                          | D-A (V <sub>OUT</sub> )                                                                                                                                                                                                                                                |                         |        | -78                     |         |       |  |
| 5   | Idle channel noise,<br>C-message weighted<br>(µ-law)     | AX = 0 dB<br>AR = 0 dB                                                                                                                                                                                                                                                 |                         |        |                         | dBrnC0  |       |  |
|     |                                                          | A-D (PCM output), GX = +8 dB                                                                                                                                                                                                                                           |                         |        | +16                     | GB.IIIG |       |  |
|     |                                                          | D-A (2 wire), GR = -8 dB                                                                                                                                                                                                                                               |                         |        | +12                     |         |       |  |
| 6   | Coder offset decision value, Xn                          | A-D, Input signal = 0 V, A-law                                                                                                                                                                                                                                         | <b>-</b> 5              |        | +5                      | Bits    | 6     |  |
| 7   | GX step size                                             | 0 ≤ GX < 10 dB<br>10 ≤ GX ≤ 12 dB                                                                                                                                                                                                                                      |                         |        | 0.1<br>0.3              | dB      | 4     |  |
| 8   | GR step size                                             | -12 ≤ GR ≤ 0 dB                                                                                                                                                                                                                                                        |                         |        | 0.1                     |         |       |  |
| 9   | PSRR (V <sub>CC</sub> )<br>image frequency               | Input: 4800 to 7800 Hz<br>200 mV p-p<br>Measure 8000 Hz input frequency                                                                                                                                                                                                |                         |        |                         |         |       |  |
|     |                                                          | A-D                                                                                                                                                                                                                                                                    | 37                      |        |                         | dB      | 4     |  |
|     |                                                          | D-A                                                                                                                                                                                                                                                                    | 37                      |        |                         | 3.5     |       |  |
| 10  | Group delay<br>PCLK ≥ 1.53 MHz<br>PCLK ≤ 1.03 MHz        | 1014 Hz; –10 dBm0<br>B, X, R, and Z filters programmed<br>with null coefficients                                                                                                                                                                                       |                         |        | 590<br>655              | μs      | 4, 14 |  |

**Table 6. ASLAC Device Transmission and Signaling Specifications (continued)** 

| No. | Item                                   | Item Condition                                                   |                    | Тур    | Max                | Unit    | Note         |
|-----|----------------------------------------|------------------------------------------------------------------|--------------------|--------|--------------------|---------|--------------|
| 11  | Switchhook thresholds                  | All TSH settings                                                 | -0.45<br>or<br>-10 |        | +0.45<br>or<br>+10 | mA<br>% | 9,15,<br>18  |
| -   | Switchhook hysteresis                  |                                                                  |                    | -10    |                    | %       | 4            |
| 12  | Ground-key thresholds                  | All TGK settings                                                 | -0.90<br>or<br>-10 |        | +0.90<br>or<br>+10 | mA<br>% | 9,15,<br>18  |
|     | Ground-key hysteresis                  |                                                                  |                    | -10    |                    | %       |              |
| 13  | Voltage that sets thermal shutdown bit | Voltage on ASLIC device $V_{DC}$ with $R_{AB}$ = 35.7 k $\Omega$ | +4.19              |        |                    | V       | 4            |
| 14  | IDIF fault current thresholds          | Tip-to-battery fault current (mA)                                |                    |        |                    |         |              |
|     | FT, pkFT                               | 19.3, 50.6                                                       | -10                |        | +10                |         | 9,15,<br>18  |
|     | FT, pkFT hysteresis                    |                                                                  |                    | -10    |                    |         | 4            |
| 15  | AISN gain accuracy                     | G <sub>AISN</sub> = ±0.0625                                      | -16                |        | +16                |         |              |
|     |                                        | G <sub>AISN</sub> = ±0.125                                       | -8                 |        | +8                 | %       |              |
|     |                                        | G <sub>AISN</sub> = ±0.1875                                      | -6                 |        | +6                 |         |              |
|     |                                        | $G_{AISN} = \le -0.25$ or $G_{AISN} \ge +0.25$                   | -4                 |        | +4                 |         |              |
| 16  | Metering voltage (MTRA) accuracy       | Measured at ASLAC device VM pin                                  | -7                 |        | +7                 |         |              |
| 17  | Metering voltage noise                 | Wide-band signal to noise                                        | 40                 |        |                    | dB      |              |
| 18  | Ring-trip accuracy                     | 0°C to 70°C                                                      | <b>-</b> 5         |        | +5                 | %       | 4,16,<br>19  |
| 19  | Ring-trip hysteresis                   | V <sub>ZX</sub><br>I <sub>ZX</sub>                               |                    | 4<br>5 |                    | V<br>μA | —<br>4, 16   |
| 20  | Power-cross accuracy                   | During transmission                                              | -10                |        | +10                |         | 19           |
|     | During ringing                         |                                                                  | -10                |        | +10                | %       | 4, 16,<br>19 |

#### Notes:

 $V_{CC}=5~V,~R_{TMG}=1200~\Omega,~BAT=-51~V,~R_{AB}=35.7~K,~R_{BAT1}=R_{BAT2}=365~k\Omega,~R_{REF}=7.87~k\Omega,~R_{RX}=75~k\Omega,~R_L=600~\Omega,~R_{SA}=R_{SB}=200~k\Omega,~C_{HP}=220~nF,~C_{DC1}=1.0~\mu F,~50~\Omega~fuse~resistors,~R_{SR1}=R_{SR2}=750~k\Omega,~C_{AD}=C_{BD}=22~nF,~C_B=100~nF~and~the~following~network~is~connected~between~V_{TX}~and~R_{SN}:$ 



<sup>1.</sup> Unless otherwise specified, test conditions are:

Ambient temperature = 70°C

Active state, normal polarity for transmission performance

 $0 \text{ dBm} = 1 \text{ mW } @ 600 \Omega (0.775 \text{ V rms})$ 

Programmed DC Feed conditions:

VAPP (Apparent battery voltage) = 50.2 V

ILA (Active state loop-current limit) = 47.6 mA

ILD (Disable state loop-current limit) = 21.2 mA

RFD (DC Feed resistance) =  $403 \Omega$ 

VAS (Anti-sat activate voltage) = 10.3 V

N2 (Anti-sat feed resistance factor) = 2

VOFF (Longitudinal Offset Voltage) = 8.4 V

RG = GX = GR = AX = AR = 0 dB

R, X, B, and Z filter disabled

AISN = 0

TSH < ILD

TSH = Programmed switchhook-detect threshold current.

ILD = Programmed disable limit current.

DC Feed conditions are normally set by the ASLAC device. When the ASLIC device is tested by itself, its operating conditions must be simulated as if it were connected to an ideal ASLAC device. When the ASLAC device is tested by itself, its operating conditions must simulate as if it were connected to an ideal ASLIC device.

2. These tests are performed with the following load impedances:

Frequency < 12 kHz – Longitudinal impedance =  $500 \Omega$ ; metallic impedance =  $300 \Omega$ 

Frequency > 12 kHz – Longitudinal impedance = 90  $\Omega$ ; metallic impedance = 135  $\Omega$ 

- 3. This parameter is tested at 1 kHz in production. Performance at other frequencies is guaranteed by characterization.
- 4. Not tested or partially tested in production. This parameter is guaranteed by characterization or correlation to other tests.
- 5. When the ASLIC device is in the anti-sat operating region, this parameter will be degraded. The exact degradation will depend on system design.
- 6. Guaranteed by design.
- 7. Overall 1.014 kHz insertion loss error of the ASLIC/ASLAC devices kit is guaranteed to be ≤ 0.34 dB.
- 8. The VBAT PSRR specifications are valid only when the ASLIC device is used with the ASLAC device which generates the anti-sat reference. Because the anti-sat reference depends upon the battery voltage sensed by the IBAT pin of the ASLAC device, the PSRR of the kit will depend upon the amount of battery filtering provided by CB.
- 9. Must meet at least one of these specifications.
- 10. These voltages are referred to VREF.
- 11. These limits refer to the two-wire output of an ideal ASLIC device but reflect only the capabilities of the ASLAC device.
- 12. When relative levels (dBm0) are used, the specification holds for any setting of (AX + GX) gain from 0 to 12 dB or (AR + GR + RG) from 0 to -12 dB.
- 13. This parameter tested by inclusion in another test.
- 14. The Group Delay specification is defined as the sum of the minimum values of the group delays for the transmit and the receive paths when the transmit and receive time slots are identical and the B, X, R, Z filters are disabled with null coefficients. For PCLK frequencies between 1.03 MHz and 1.53 MHz, the group delay may vary from one cycle to the next. See Figure 2, Group Delay Distortion also.
- 15. These limits reflect only the capabilities of the ASLAC device.
- 16. RSR1 = RSR2 = 750 kΩ, 0% tol. RGFD1 = 510 Ω.
- 17. DC Feed performance derates by 5% when operating from -40°C to 0°C and 70°C to 85°C.
- 18. Threshold values derate by 5% when operating from -40°C to 0°C and 70°C to 85°C.
- 19. Power cross and ring trip values derate by 5% when operating from −40°C to 0°C and 70°C to 85°C.

The transmit path is defined as the section between the analog input to the ASLAC device (VIN) and the GCI voice output of the ASLAC device A-law/ $\mu$ -law speech compressor (see the Voice Transmission Path figure in the Technical Reference). The receive path is defined as the section between the GCI voice input to the ASLAC device speech expander and the analog output of the ASLAC device (VOUT). All limits defined in this section are tested with B = 0, Z = 0, and X = R = RG = 1.

When RG is enabled, a nominal gain of -6.02 dB is added to the digital section of the receive path. When AR is enabled, a nominal gain of -6.02 dB is added to the analog section of the receive path. When AX is enabled, a nominal gain of +6.02 dB is added to the analog section of the transmit path.

When the gains in the transmit path are set to AX = 0 dB and GX = 0 dB, a 1014 Hz sine wave with a nominal voltage of 0.596 V rms for  $\mu$ -law and 0.6 V rms for A-law at the ASLAC device analog input will correspond to a level of 0 dBm0 at the GCI voice output. Under these conditions, the overload level of the transmit path is 1.25 V peak referenced to VREF.

When the gains in the receive path are set to AR = GR = 0 dB, a 1014 Hz sine wave with a level of 0 dBm0 at the GCI voice input will correspond to a nominal voltage of 0.596 V rms for  $\mu$ -law and 0.6 V rms for A-law at the analog output of the ASLAC device. Under these conditions, the maximum receive output level is 1.25 V peak referenced to VREF.

When relative levels (dBm0) are used in any of the following transmission characteristics, the specification holds for any setting of (AX + GX) gain from 0 dB to 12 dB or (AR + GR + RG) from 0 to -12 dB.

These transmission characteristics are valid for 0°C to 70°C and for VCC = +5 V ± 0.25 V.

#### **Attenuation Distortion**

The attenuation of the signal in either path is nominally independent of the frequency. The deviations from nominal attenuation will stay within the limits shown in Figure 1. The reference frequency is 1014 Hz and the signal level is – 10 dBm0. Minimum transmit attenuation at 60 Hz is 24 dB.



Figure 1. Transmit and Receive Path Attenuation vs. Frequency

### **Group Delay Distortion**

For either transmission path, the group delay distortion is within the limits shown in Figure 2. The minimum value of the group delay is taken as the reference. The signal level should be -10 dBm0.



Figure 2. Group Delay Distortion

#### **Single Frequency Distortion**

The output signal level, at any single frequency in the range of 300 Hz to 3400 Hz, other than that due to an applied 0 dBm0 sine wave signal with frequency  $f_0$  in the same frequency range, is less than -46 dBm0. With  $f_0$  swept between 0 to 300 Hz and 3400 Hz to 12 kHz, any generated output signals other than  $f_0$  are less than -28 dBm0. This specification is valid for either transmission path.

## **Intermodulation Distortion**

Two sine wave signals of different frequencies f1 and f2 (not harmonically related) in the range 300 Hz to 3400 Hz and of equal levels in the range -4 dBm0 to -21 dBm0 will not produce  $2 \bullet (f1 - f2)$  products having a level greater than -42 dB relative to the level of the two input signals.

A sine wave signal in the frequency band 300 Hz to 3400 Hz with input level –9 dBm0 and a 50 Hz signal with input level –23 dBm0 will not produce intermodulation products exceeding a level of –56 dBm0. These specifications are valid for either transmission path.

## **Gain Linearity**

The gain deviation relative to the gain at -10 dBm0 is within the limits shown in Figure 3 (A-law) and Figure 4 ( $\mu$ -law) for either transmission path when the input is a sine wave signal of 1014 Hz.



#### Note:

Relax specification by 0.05 dB at -40°C.

Figure 3. A-law Gain Linearity with Tone Input (Both Paths)



#### Note:

Relax specification by 0.05 dB at -40°C.

Figure 4. μ-law Gain Linearity with Tone Input (Both Paths)

## **Total Distortion Including Quantizing Distortion**

The signal-to-total distortion ratio will exceed the limits shown in Figure 5 for either path when the input signal is a sine wave signal of frequency 1014 Hz.

Improved distortion at lower levels in LSSGR applications can be obtained by proper selection of the GX and GR ranges.



Figure 5. Total Distortion with Tone Input (Both Paths)

## **Overload Compression**

Figure 6 shows the acceptable region of operation for input signal levels above the reference input power (0 dBm0). The conditions for this figure are: (1) 1 dB < transmit path  $\leq$  +12 dB; (2) -12 dB  $\leq$  receive path < -1 dB; (3) Digital voice output connected to digital voice input; and (4) measurement analog-to-analog.



Figure 6. A/A Overload Compression

## **SWITCHING CHARACTERISTICS**

## **Microprocessor Interface**

Min. and Max. values are valid for all digital outputs with a 100 pF load, except DU which is valid with 8 loads, (see note 2).

**Table 7. Microprocessor Interface** 

| No. | Symbol           | Parameter             | Min.                 | Тур. | Max.                 | Units | Note |
|-----|------------------|-----------------------|----------------------|------|----------------------|-------|------|
| 1   | t <sub>FSW</sub> | FS High pulse width   | 130                  |      |                      | ns    |      |
| 2   | t <sub>FSR</sub> | FS rise time of clock |                      |      | 60                   | ns    |      |
| 3   | t <sub>FSF</sub> | FS fall time of clock |                      |      | 60                   | ns    |      |
| 4   | t <sub>FSS</sub> | FS setup time         | 70                   |      | t <sub>DCL</sub> -50 | ns    |      |
| 5   | t <sub>FSH</sub> | FS hold time          | 50                   |      |                      | ns    |      |
| 6   | t <sub>DDC</sub> | Output delay from DCL |                      |      | 100                  | ns    |      |
| 7   | t <sub>DDF</sub> | Output delay from FS  |                      |      | 150                  | ns    |      |
| 8   | t <sub>IDS</sub> | Input data setup time | t <sub>DCH</sub> +20 |      |                      | ns    |      |
| 9   | t <sub>IDH</sub> | Input data hold time  | 50                   |      |                      | ns    |      |
| 10  | t <sub>RST</sub> | Reset pulse width     | 50                   |      |                      | μs    |      |

## **Data Clock**

For 2.048 MHz ± 100 ppm or 4.096 MHz ± 100 ppm

**Table 8. Data Clock** 

| No. | Symbol           | Parameter                     | Min. | Тур.   | Max. | Units | Note |
|-----|------------------|-------------------------------|------|--------|------|-------|------|
| 11  | t <sub>DCY</sub> | Data clock period (2.048 MHz) | 478  | 488.28 | 498  | ns    | 2    |
|     |                  | Data clock period (4.096 MHz) | 239  | 244.14 | 249  | ns    |      |
| 12  | t <sub>DCR</sub> | Rise time of clock            |      |        | 60   | ns    |      |
| 13  | t <sub>DCF</sub> | Fall time of clock            |      |        | 60   | ns    |      |
| 14  | t <sub>DCH</sub> | DCL High pulse width          | 90   |        |      | ns    | 1    |
| 15  | t <sub>DCL</sub> | DCL Low pulse width           | 90   |        |      | ns    | 1    |

#### Notes:

- 1. The Data Clock (DCL) may be stopped in the High or Low state indefinitely without loss of information.
- 2. The drive capability of the GCI interface allows eight ASLAC devices per linecard (eight subscriber lines) without using external buffers.

# **SWITCHING WAVEFORMS**

# **Input and Output Waveforms for AC Tests**



# **Data Clock Timing - DCL**



## **GCI Waveforms**



## GCI Timing (Detail A)



 $<sup>^{\</sup>star}$  Timing diagram valid for  $\rm f_{DCL} = 4096 \; kHz$ 

# **Table 9. User-Programmable Components**

| $Z_{\rm T} = 63.5 \bullet (Z_{\rm 2WIN} - 2R_{\rm F})$                                                                                                    | $Z_{T}$ is connected between the VTX and RSN pins. The fuse resistors are $R_{F}$ . $Z_{2WIN}$ is the desired 2-wire AC input impedance. When computing $Z_{T}$ , the internal current amplifier pole and any external stray capacitance between VTX and RSN must be taken into account. |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $Z_{\text{RX}} = \frac{Z_{\text{L}}}{G_{42\text{L}}} \bullet \frac{254 \bullet Z_{\text{T}}}{Z_{\text{T}} + 63.5 \bullet (Z_{\text{L}} + 2R_{\text{F}})}$ | $Z_{RX}$ is connected from VRX to RSN. $Z_T$ is defined above, and $G_{42L}$ is the desired receive gain.                                                                                                                                                                                |
| Thermal Management Equations (Normal Active and Tip                                                                                                       | Open States)                                                                                                                                                                                                                                                                             |
| $R_{TMG} = \frac{V_{BAT} - VOFF}{I_{LOOP}}$                                                                                                               | R <sub>TMG</sub> is connected from TMG to VBAT and is used to reduce power dissipation within the ASLIC device in normal Active and Tip Open states.                                                                                                                                     |
| $P_{RTMG} = \frac{(V_{BAT} - VOFF - (I_{LOOP} \bullet R_L))^2}{R_{TMG}}$                                                                                  | Power dissipated in the thermal management resistor, R <sub>TMG</sub> , during normal Active and Tip Open states                                                                                                                                                                         |
| $P_{SLIC} = V_{BAT} \bullet I_{LOOP} - P_{RTMG} - R_{L} \bullet (I_{LOOP})^{2} + 0.12 \text{ W}$                                                          | Power dissipated in the ASLIC device while in normal Active and Tip Open states                                                                                                                                                                                                          |
| Thermal Management equations (Polarity Reverse State) Note: ASLIC device die temperature should not exceed 1                                              |                                                                                                                                                                                                                                                                                          |
| $P_{SLIC} = V_{BAT} \bullet I_{LOOP} - (R_L \bullet (I_{LOOP})^2) + 0.12 W$                                                                               | Power dissipated in the ASLIC device while in the polarity reverse state                                                                                                                                                                                                                 |
| $T_{SLIC} = P_{SLIC} \bullet \theta_{jA} + T_{AMBIENT}$                                                                                                   | Total die temperature                                                                                                                                                                                                                                                                    |
| ThetajA( $\theta_{jA}$ ) = 43°C/ watt                                                                                                                     | Thermal impedance of the 32-pin plastic leaded chip carrier package                                                                                                                                                                                                                      |

## **ASLIC/ASLAC DEVICES LINECARD**



Figure 7. ASLIC/ASLAC Typical Linecard Schematic

Table 10. ASLIC/ASLAC Devices Linecard Parts List

| Item           | Туре         | Value                   | Tol. | Rating | Comments                                                                                            |
|----------------|--------------|-------------------------|------|--------|-----------------------------------------------------------------------------------------------------|
| U1             | ASLIC device |                         |      |        |                                                                                                     |
| U2             | ASLAC device |                         |      |        |                                                                                                     |
| U3             | LCP150S      |                         |      |        | Transient Voltage Suppressor, SGS-Thomson                                                           |
| D1             | Diode        | 100 mA                  |      | 100 V  | 50 ns                                                                                               |
| RFA, RFB       | Resistor     | 50 Ω                    | 2%   | 2 W    | Fusible protection resistors                                                                        |
| RSA, RSB       | Resistor     | 200 kΩ                  | 2%   | 1/4 W  | Sense resistors                                                                                     |
| RSR1, RSR2     | Resistor     | 750 kΩ                  | 2%   | 1/4 W  | Matched to within 0.2% for initial tolerance and 0°C to 70°C ambient temperature range.** 17 mW typ |
| RGFD1          | Resistor     | 510 $\Omega$            | 2%   | 2 W    | 1.2 W typ                                                                                           |
| RRX, RT*       | Resistor     | 16.9 k $\Omega$         | 1%   | 1/8 W  | <1 mW                                                                                               |
| RBAT1, RBAT2   | Resistor     | $365~\mathrm{k}\Omega$  | 1%   | 1/8 W  | 2.5 mW typ                                                                                          |
| RAB            | Resistor     | $35.7~\mathrm{k}\Omega$ | 1%   | 1/8 W  | <1 mW                                                                                               |
| RREF           | Resistor     | $7.87~\mathrm{k}\Omega$ | 1%   | 1/8 W  | <1 mW                                                                                               |
| RTMG *         | Resistor     | 1200 Ω                  | 5%   | 4 W    | Application dependent                                                                               |
| RM*            | Resistor     | $3.16~\mathrm{k}\Omega$ | 1%   | 1/8 W  | <1 mW                                                                                               |
| RTEST          | Resistor     | 3 kΩ                    | 1%   | 5 W    | Used only if ringing tests are required                                                             |
| CDIF           | Capacitor    | 10 nF                   | 20%  | 5 V    | Ceramic                                                                                             |
| CAD, CBD *     | Capacitor    | 22 nF                   | 10%  | 100 V  | Ceramic, not voltage sensitive                                                                      |
| CBAT           | Capacitor    | 150 nF                  | 20%  | 100 V  | Ceramic, VBAT typ                                                                                   |
| CHP            | Capacitor    | 220 nF                  | 20%  | 100 V  | Ceramic, VBAT typ                                                                                   |
| СВ             | Capacitor    | 100 nF                  | 20%  | 100 V  | Ceramic, 0.5 Vbat typ                                                                               |
| CDC1           | Capacitor    | 1.0 μF                  | 20%  | 5 V    | Ceramic                                                                                             |
| CM*            | Capacitor    | 1.8 nF                  | 10%  | 5 V    | Ceramic                                                                                             |
| CS *           | Capacitor    | 100 nF                  | 20%  | 100 V  | Protector speed up capacitor                                                                        |
| K1, K2, K3, K4 | Relay        | 5 V coil                |      | _      | DPDT                                                                                                |

#### Notes:

## **REVISION SUMMARY**

## **Revision A to Revision B**

- Under Connection Diagrams, Top View, fixed the ASLIC device to read Am79212 instead of Am79C212.
- Minor changes were made to the data sheet style and format to conform to AMD standards.

<sup>\*</sup> Value can be adjusted to suit application.

<sup>\*\*</sup> Can be looser for relaxed ring trip reUCquirements. 1% match (each resistor ±0.5%) gives 1.275 mA uncertainty in ringing current sensing.