# System Basis Chip TLE 6266 G

Integrated LS CAN, LDO and LS - HS Switches

Automotive and Industrial





#### Edition 2005-07-01

Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany
© Infineon Technologies AG 7/29/05. All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



# **System Basis Chip**

## **TLE 6266 G**

#### **Datasheet**

#### 1 Features

- Standard Fault Tolerant differential CAN-Transceiver
- · Bus Failure Management
- Low current consumption mode < 70μA</li>
- CAN Data Transmission Rate up to 125 kBaud
- Low-Dropout Voltage Regulator 5V ± 2%
- Two Low Side Switches
- Three High Side Switches with internal Charge Pump
- · Power On and Under-Voltage Reset Generator
- Vcc Supervisor
- · Window Watchdog
- · Flash Program Mode
- · Programable Cyclic Wake Timing via SPI
- Integrated Fail-Safe Mechanism
- Standard 16 bit SPI-Interface
- Wide Input Voltage and Temperature Range
- · Thermal Protection
- Enhanced Power P-DSO-Package
- Wakeup Input Pin



P-DSO-28-18 Enhanced Power

| Туре       | Ordering Code | Package     |
|------------|---------------|-------------|
| TLE 6266 G | on request    | P-DSO-28-18 |

## 2 Description

The TLE 6266 G is a monolithic integrated circuit in an enhanced power P-DSO-28-18 package, which incorporates a failure tolerant low speed CAN-transceiver for differential mode data transmission, a low dropout voltage regulator for internal and external 5V supply as well as a 16 bit SPI interface to control and monitor the IC. Further there are integrated additional features like three high side switches, two low side switches, a window watchdog circuit and a reset circuit. The IC offers a low current consumption mode, that reduces the current to typ.  $70\mu A$ .

The IC is designed to withstand the severe conditions of automotive applications and is optimized for low-speed data transmission (up to 125 kBaud).



# 3 Pin Configuration

(top view)



Figure 1 TLE 6266 Block Diagram



# 4 Pin Definitions and Functions

| Pin No.                          | Symbol | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|----------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1                                | CANH   | CAN-H bus line; HIGH in dominant state                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 2                                | RTH    | CANH-Termination input; connected to CANH via external termination resistor                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 3                                | RO     | Reset output; open drain output; integrated pull up; active LOW                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 4                                | CANL   | CAN-L bus line; LOW in dominant state                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 5                                | RTL    | CANL-Termination input; connected to CANL via external termination resistor                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 6, 7, 8, 9,<br>20, 21,<br>22, 23 | GND    | <b>Ground</b> ; to reduce thermal resistance place cooling areas on PCB close to this pins.                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 10                               | OUTH1  | <b>High side output 1</b> ; controlled via PWM input and/or SPI input, short circuit protected                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 11                               | OUTL1  | Low side output 1; SPI controlled, with active zener                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 12                               | OUTL2  | Low side output 2; SPI controlled, with active zener                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 13                               | OUTH2  | High side output 2; SPI controlled                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 14                               | OUTH3  | High side output 3; SPI controlled, in cyclic wake mode controlled by an internal autotiming function                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 15                               | Vs     | Power supply; block to GND directly at the IC with ceramic capacitor                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 16                               | CSN    | SPI interface Chip Select Not; CSN is an active low input; serial communication is enabled by pulling the CSN terminal LOW. CSN input should only be transitioned when CLK is LOW. CSN has an internal active pull up and requires CMOS logic level inputs. See Figure 11 for more details.                                                                                                                                                               |  |  |  |
| 17                               | DO     | SPI interface Data Out; DO is a tristate output that transfers diagnosis data to the control device. Serial data transfered from DO is a 16 bit diagnosis word with the Least Significant Bit (LSB) transmitted first. The output will remain 3-stated unless the device is selected by a LOW on Chip-Select-Not (CSN). DO will accept data on the rising edge of CLK-signal; see Table 6 for output data protocol and Figure 11 for more timing details. |  |  |  |



# 4 Pin Definitions and Functions (cont'd)

| Pin No. | Symbol          | Function                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18      | DI              | SPI interface Data In; DI receives serial data from the control device. Serial data transmitted to DI is a 16 bit control word with the Least Significant Bit (LSB) transferred first. The input has an active pull down and requires CMOS logic level inputs. DI will accept data on the falling edge of CLK-signal; see Table 6 for input data protocol and Figure 11 for more details. |
| 19      | CLK             | SPI interface clock input; clocks the shiftregister; CLK has an internal active pull down and requires CMOS logic level inputs                                                                                                                                                                                                                                                            |
| 24      | V <sub>CC</sub> | Output voltage regulator; 5V logic supply, block to GND with an 100nF external ceramic capacitor directly at the IC + external capacitor $C_Q \ge 22~\mu\text{F}$                                                                                                                                                                                                                         |
| 25      | RxD             | CAN Receive data output; push-pull output;<br>LOW: bus becomes dominant, HIGH: bus becomes recessive                                                                                                                                                                                                                                                                                      |
| 26      | TxD             | CAN Transmit data input; integrated pull up;<br>LOW: bus becomes dominant, HIGH: bus becomes recessive                                                                                                                                                                                                                                                                                    |
| 27      | PWM             | Pulse Width Modulation control; integrated pull down, active HIGH. To PWM-control highside-switch HS1                                                                                                                                                                                                                                                                                     |
| 28      | WK              | <b>Wake-Up input</b> ; for detection of external wake-up events within cyclic wake mode, integrated pull down, active HIGH, switches on rising edge                                                                                                                                                                                                                                       |



## 5 Functional Block Diagram



Figure 2 TLE 6266 G Functional Block Diagram



## 6 Circuit Description

The TLE 6266 G is a monolithic IC, which incorporates a failure tolerant low speed CANtransceiver for differential mode data transmission, a low dropout voltage regulator for internal and external 5V supply as well as a SPI interface to control and monitor the IC. Further there are three high side switches, two low side switches, a window watchdog circuit and a reset circuit integrated. **Figure 2** shows the block diagram of the TLE 6266.

#### 6.1 Operation Modes

The TLE 6266 offers four different operation modes (see **Figure 3**), that are controlled via the SPI input bits 9,10 (mode bits M0,M1) as shown in **Table 1**: the *normal* operation mode, the *receive-only* mode, the  $V_{bat}$  stand-by mode and the *cyclic wake* operation mode.

The cyclic wake mode itself is subdivided into two modes: the *cyclic HS OFF* and the *cyclic HS ON* mode. Cyclic wake and V<sub>bat</sub> stand-by mode are both designed for periods that do not require communication on the CAN-Bus but offer a low power mode. The lowest current consumption is achieved in the cyclic wake HS OFF mode.

Table 1 Operation modes bit settings

|                           | Mode Bit M1<br>(SPI Bit 10) | Mode Bit M0<br>(SPI Bit 9) |
|---------------------------|-----------------------------|----------------------------|
| Normal operation          | 1                           | 1                          |
| Cyclic Wake               | 1                           | 0                          |
| RxD only                  | 0                           | 1                          |
| V <sub>bat</sub> stand-by | 0                           | 0                          |

#### **Normal Operation Mode**

The normal operation mode is designed to receive and transmit data messages as well as to supply the ECU and control loads via HS- and LS- switches. RTL is switched to  $V_{CC}$ , RTH to GND. **Table 3** gives an overview about the available functions in this mode.

## **RxD-only Mode**

In the receive-only mode the receiver stage is activated and the transmitter stage is deactivated. This means that data at the TxD input is not transmitted to the CAN bus but receiving of data is still possible. The CANL line is pulled-up to  $V_{CC}$  via the RTL output and CANH is pulled to GND via RTH. Furthermore, it is possible to bypass the signal at TxD to the RxD output during this mode. This mode is useful in combination to a dedicated network-management software that allows separate diagnosis for all nodes (see **Chapter 6.2**). **Table 3** gives an overview about the available functions in this mode.



## $V_{\mathsf{bat}}$ stand-by Mode

In the  $V_{\rm bat}$  stand-by mode the CAN transmitter and receiver stage are deactivated, to achieve a low power consumption. All other functions are active as in the normal mode (see **Table 3**). The CANL line is pulled-up to battery supply voltage via the RTL output and CANH pulled to GND via RTH. A wake-up request via a CAN message on the bus is immediately reported to the microcontroller by setting RxD=LOW. The wake pin WK is not active in this mode. A power-on condition ( $V_{\rm bat}$  pin is supplied) or a watchdog reset, automatically switches the TLE 6266 to  $V_{\rm bat}$  stand-by mode. Also if the supply voltage drops below the specified limits (undervoltage reset), the transceiver is automatically switched to  $V_{\rm bat}$  stand-by mode or power down mode, respectively.

#### **Cyclic Wake Modes**

In the cyclic wake operation mode the lowest power consumption is achieved. This mode consists of two states, the *Cyclic HS ON* and the *Cyclic HS OFF* mode. Everytime the cyclic HS ON mode is entered (from all other modes), a long open window is started.

In the **HS ON state** the transmitter, receiver and all switches, except the HS3 switch, are deactivated. The CANL line is pulled-up to battery supply voltage via the RTL output and CANH pulled to GND via RTH. A wake-up via CAN bus message sets the RxD output to LOW. Everytime the cyclic HS ON mode is entered, a long open window is started. If there is no valid watchdog trigger or a PWM transition into the HS OFF state during this time, a watchdog reset is activated. Only a correct trigger signal on the PWM pin causes a transition into the cyclic HS OFF state. This is called the "failsafe PWM" feature.

In the **HS OFF state**, almost all functions of the IC are deactivated(also HS3-switch). Only the wake-up input, the oscillator and the power-on reset circuit are activated. The oscillator is used to realize the HS3-cyclic wake function. This automatically switches to HS ON state after a programed time, to enabled HS3 (see **Table 2**). The CANL line is pulled-up to battery supply voltage via the RTL output and CANH pulled to GND via RTH. Only the wake up via CAN message sets the RxD to low (visible in HS ON state).

There are three possibilities to enter the cyclic HS ON mode from the HS OFF mode:

- the cyclic wake function

- a CAN bus wake

- a rising edge at the wake-up pin

Table 2 SPI Bit settings for the cyclic wake function

| Input Bit 13 | Input Bit12 | Period            | # of Cycles<br>(1 cycle = 512µs typ.) |
|--------------|-------------|-------------------|---------------------------------------|
| 0            | 0           | 48ms              | 94                                    |
| 0            | 1           | 96ms              | 188                                   |
| 1            | 0           | 192ms             | 376                                   |
| 1            | 1           | no cyclic wake-up | -                                     |





Figure 3 State Diagram



Table 3 Operation mode table

| Feature                                 | Normal<br>mode                               | RxD only mode                                | V <sub>bat</sub><br>stand-by<br>mode    | Cyclic<br>Wake<br>HS ON                 | Cyclic<br>Wake<br>HS OFF                |
|-----------------------------------------|----------------------------------------------|----------------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|
| LDO                                     | ON                                           | ON                                           | ON                                      | ON                                      | OFF/ON                                  |
| Reset                                   | ON                                           | ON                                           | ON                                      | ON                                      | ON                                      |
| Watchdog                                | ON                                           | ON                                           | ON                                      | ON                                      | OFF                                     |
| SPI                                     | ON                                           | ON                                           | ON                                      | ON                                      | OFF                                     |
| Oscillator                              | ON                                           | ON                                           | ON                                      | ON                                      | ON                                      |
| CAN transmit                            | ON                                           | OFF                                          | OFF                                     | OFF                                     | OFF                                     |
| CAN receive                             | ON                                           | ON                                           | OFF                                     | OFF                                     | OFF                                     |
| OUTHS 1 <sup>1) 2) 3)</sup>             | ON                                           | ON                                           | ON                                      | OFF                                     | OFF                                     |
| PWM HS1 <sup>2)</sup>                   | ON                                           | ON                                           | ON                                      | OFF                                     | OFF                                     |
| OUTHS 2 <sup>1) 3)</sup>                | ON                                           | ON                                           | ON                                      | OFF                                     | OFF                                     |
| OUTHS 3 <sup>1) 3)</sup>                | ON                                           | ON                                           | ON                                      | OFF                                     | OFF                                     |
| OUTHS 3 cycl. HS<br>ON <sup>1) 3)</sup> | OFF                                          | OFF                                          | OFF                                     | ON                                      | OFF                                     |
| OUTLS 1 <sup>1) 3)</sup>                | ON                                           | ON                                           | ON                                      | OFF                                     | OFF                                     |
| OUTLS 2 <sup>1) 3)</sup>                | ON                                           | ON                                           | ON                                      | OFF                                     | OFF                                     |
| OUT HS 3<br>Timebase-Test               | ON                                           | ON                                           | ON                                      | OFF                                     | OFF                                     |
| Wake Pin                                | OFF                                          | OFF                                          | OFF                                     | OFF                                     | ON                                      |
| Failsafe PWM 4)                         | OFF                                          | OFF                                          | OFF                                     | ON                                      | OFF                                     |
| 3V Supervisor 1)                        | ON                                           | ON                                           | ON                                      | ON                                      | ON                                      |
| RTL output                              | switched to Vcc                              | switched to Vcc                              | switched to<br>Vs                       | switched to<br>Vs                       | switched to<br>Vs                       |
| RxD output                              | L = bus<br>dominant;<br>H = bus<br>recessive | L = bus<br>dominant;<br>H = bus<br>recessive | active low on<br>CAN message<br>wake-up | active low on<br>CAN message<br>wake-up | active low on<br>CAN message<br>wake-up |

<sup>1)</sup> only active when selected via SPI

Version 2.21 11 July 29th, 2005

<sup>&</sup>lt;sup>2)</sup> HS1 is controlled by the SPI input bit 1(activate HS1) and also the PWM input pin27 if the SPI input bit 11 (PWM enable) is set. In case both controls are active, the HS1 switch is masked by the SPI input bit 1 (see figure 12)

<sup>&</sup>lt;sup>3)</sup> automatically disabled when a reset resp. watchdog reset occurs

<sup>4)</sup> this function makes sure that the cyclic HS OFF mode can only be entered via a correct signal at the PWM pin



#### 6.2 LS CAN Transceiver

The CAN transceiver TLE 6266 works as the interface between the CAN protocol controller and the physical CAN bus-lines. **Figure 4** shows the principle configuration of a CAN network.



Figure 4 CAN Network Example

In normal operation mode a differential signal is transmitted/received. When bus wiring failures are detected, the device automatically switches in a dedicated single-wire mode to maintain communication. While no data is transferred, the power consumption can be minimized by multiple low power operation modes. Further a receive-only mode is implemented that allows a separate CAN node diagnosis. During normal and RxD-only mode, RTL is switched to  $V_{CC}$  and RTH to GND. During  $V_{bat}$  stand-by and the cyclic wake mode, RTL is switched to  $V_{S}$  and RTH to GND.

#### **Receive-only Mode**

The receive only mode is designed for a special test procedure to check the bus connections. **Figure 5** shows a network consisting of 5 nodes. If the connection between node 1 and node 3 shall be tested, the nodes 2,4 and 5 are switched into receive only mode. Node 1 and node 3 are in normal mode. If node 1 sends a message, node 3 is the only node which can acknowledge the message, the other nodes can only listen but cannot send an acknowledge bit. If node 1 receives the acknowledge bit from node 3, the connection is OK.

#### **Electromagnetic Emmission (EME)**

To reduce radiated electromagnetic emission (EME), the dynamic slopes of the CANL and CANH signals are both limited and symmetric. This allows the use of an unshielded twisted or parallel pair of wires for the bus. During single-wire transmission (one of the



bus lines is affected by a bus line failure) the EME performance of the system is degraded from the differential mode.



Figure 5 Testing the Bus Connection in Receive-only Mode

#### 6.3 Bus Failure Management

There are 9 different CAN bus wiring failures defined by the ISO 11519-2/ISO 11898-3 standard. These failures are devided into 7 failure groups (see **Table 4**). The difference between ISO11898-3 and ISO 11519-2 is also shown in **Table 4**. When a bus wiring failure is detected the device automatically switches to a dedicated CANH or CANL single-wire mode to maintain the communication if necessary. Therefore it is equipped with one differential receiver and four single ended comparators (two for each bus line).

To avoid false triggering by external RF influences, the single wire modes are activated after a certain delay time. As soon as the bus failure disappears the transceiver switches back to differential mode after another time delay.

The differential receiver threshold is set to typ. -2.5V. This ensures correct reception in the normal operation mode as well as in the failure cases 1, 2, 3a(6a) and 4(5) with a noise margin as high as possible. When one of the bus failures 3(6), 5(4), 6(3), 6a(3a), and 7 is detected, the defective bus wire is disabled by switching off the affected bus termination and output stage. The failure cases in brackets() are the failure cases according to ISO 11898-3. Simultaneously the multiplexing output of the receiver circuit is switched to the unaffected single ended comparator

The bus failures are monitored via the diagnosis protocoll of the SPI. Therefore it is possible to distinguish 6 CAN bus failures or failure groups on the SPI output bits 8 to 13 (see Table 4 and 5). The failures are reported until transmission of the next CAN word begins.



The SPI output bit 0 for CAN bus wiring failure can be read out without SPI transmission directly via the CSN pin (CSN=LOW). A transition of the CSN pin signal from LOW to HIGH resets the SPI diagnosis bit 0..

**Table 4 CAN bus line failure cases** (according to ISO 11519-2 and ISO 11898-3)

| Failure<br># | failure description according to ISO 11898-3 | failure description according to 11519-2 |
|--------------|----------------------------------------------|------------------------------------------|
| 1            | CANH line interrupted                        | CANL line interrupted                    |
| 2            | CANL line interrupted                        | CANH line interrupted                    |
| 3            | CANH shorted to Vbat                         | CANL shorted to Vbat                     |
| 3a           | CANH shorted to Vcc                          | CANL shorted to Vcc (no ISO failure)     |
| 4            | CANL shorted to GND                          | CANH shorted to GND                      |
| 5            | CANH shorted to GND                          | CANL shorted to GND                      |
| 6            | CANL shorted to Vbat                         | CANH shorted to Vbat                     |
| 6a           | CANL shorted to Vcc                          | CANH shorted to Vcc (no ISO failure)     |
| 7            | CANL shorted to CANH                         | CANL shorted to CANH                     |

In case the transmission data input TxD is permanently dominant, both, the CANH and CANL transmitting stage are disabled after a certain delay time  $t_{TxD}$ . This is necessary to prevent the bus from being blocked by a defective protocol unit or short to GND at the TxD input..

Table 5 SPI output bits for bus failure diagnosis

| OBIT                                                                            | Bus Failure                 |
|---------------------------------------------------------------------------------|-----------------------------|
| 13                                                                              | CAN Failure 2(1) and 4(5)   |
| 12                                                                              | CAN Failure 1(2) and 3a(6a) |
| 11                                                                              | CAN Failure 6(3)            |
| 10                                                                              | CAN Failure 6a(3a)          |
| 9                                                                               | CAN Failure 5(4) and 7      |
| 8                                                                               | CAN Failure 3(6)            |
| 0                                                                               | CAN Bus Failure             |
| H= ON<br>L= OFF<br>() values in brackets according to<br>ISO11898-3 see table 4 |                             |



In order to protect the transceiver output stages from being damaged by shorts on the bus lines, current limiting circuits are integrated. The CANL and CANH output stage respectively are protected by an additional temperature sensor, that disables them as soon as the junction temperature exceeds the maximum value. In the temperature shutdown condition of the CAN output stages receiving messages from the bus lines is still possible. A thermal shutdown of the CAN-transceiver circuit is monitored via the SPI output bit 15. The CANH and CANL pins are also protected against electrical transients which may occur in the severe conditions of automotive environments

## 6.4 Low Dropout Voltage Regulator

The TLE6266 is able to drive external 5V loads up to 45 mA. Its output voltage tolerance is less than  $\pm$  2%. In addition the regulator circuit drives the internal loads like the CAN-transceiver circuit. In the cyclic wake HS OFF operation mode the voltage regulator is switched on and off by a control mechanism (see **Chapter 6.5**).

The current limitation of the LDO is set to typ. 180mA, to grant that the external capacitor can be charged quickly. In normal operating mode the external current should be less then 45mA. This has to guaranteed by the system architecture.

An external reverse current protection is recommended to prevent the output capacitor from being discharged by negative transients or low input voltage.

Stability of the output voltage is guaranteed for output capacitors  $C_{VCC} \geq 100$  nF. Nevertheless a lot of applications require a much larger output capacitance to buffer the output voltage in case of low input voltage or negative transients. Furthermore the due function of e.g. the reset and 3V-supervisor circuit are supported by a larger output capacitance because of their reaction times. Therefore a output capacitance  $C_{VCC} \geq 22~\mu F$  is recommended.

## 6.5 LDO activation during Cyclic Wake HS OFF

During the cyclic wake HS OFF mode, the LDO is switched on and off, depending on the output voltage level, which is monitored internaly. **Figure 6** shows a detailed flowchart of the  $V_{CC}$  control loop and also a graph of the  $V_{CC}$  voltage and the thresholds in this mode. The voltage regulator is switched on as soon as the voltage at  $V_{CC}$  falls below the load-threshold  $V_{CC}$  to charge an external capacitor. The voltage at  $V_{CC}$  starts to decrease and when the  $V_{CC}$  threshold is reached again, the capacitor is charged for additional 1ms. When the nominal voltage level  $V_{CC}$  is reached again, the voltage regulator is automatically deactivated to minimize the current consumption. The period of charging/decharging is dependant on the external stabilization capacitor at the  $V_{CC}$  pin. If the load is too high and  $V_{CC}$  falls below  $V_{CC}$  Th for t>3µs, a reset is activated.





Figure 6 LDO activation flowchart for the cyclic wake HS OFF mode

## 6.6 3V-Supervisor

This feature is useful e.g. to monitor that the RAM data of the microcontroller might be damaged (prewarning) or the application is connected to  $V_S$  the first time(OEM production line).

The 3V-supervisor is available in all operation modes and has to be activated via the SPI input bit 7in normal operation mode. If the output voltage falls below the 3V-supervisor threshold  $V_{ST}$ , an internal flip-flop is set LOW and the SPI monitors this by setting output bit 7LOW. If the output voltage Vcc> 3V-supervisor threshold  $V_{ST}$ , the SPI output bit 7 is set HIGH.

The 3V supervisor uses a comparator to monitor the voltage. Additional, there is a possibility to disable this comparator in order to reduce the current consumption. To do this, set SPI input bit 15 first and in the next step set SPI input bit 7.

## 6.7 SPI (serial peripheral interface)

The 16-bit wide programming word or input word (see **Table 6**) is read in via the data input DI, and this is synchronized with the clock input CLK supplied by the  $\mu$ C. The diagnosis word appears synchroniously at the data output DO (see **Table 7**).



The transmission cycle begins when the chip is selected by the chip select not input CSN (H to L). After the CSN input returns from L to H, the word that has been read in becomes the new control word. The DO output switches to tristate status at this point, thereby releasing the DO bus for other usage.

The state of DI is shifted into the input register with every falling edge on CLK. The state of DO is shifted out of the output register after every rising edge on CLK. For more details of the SPI timing please refer to **Figure 11 to 15**.

## **CAN Bus Wiring Failure direct Read-out**

The SPI output bit 0 for CAN bus wiring failure can be read out without SPI transmission directly via the CSN pin (CSN=LOW). A transition of the CSN pin signal from LOW to HIGH resets the SPI diagnosis bit 0.

Table 6 SPI Input Data Protocol

 Table 7
 SPI Output Data Protocol

| IBIT | Input Data                  | OBIT | Output Data                             |
|------|-----------------------------|------|-----------------------------------------|
| 15   | Disable 3V Reset Comparator | 15   | Thermal Shutdown Transceiver            |
| 14   | not used                    | 14   | Thermal Shutdown Switches               |
| 13   | Cyclic Wake Time Bit2       | 13   | CAN Failure 2 and 4                     |
| 12   | Cyclic Wake Time Bit1       | 12   | CAN Failure 1 and 3a                    |
| 11   | PWM Enable HS1              | 11   | CAN Failure 6                           |
| 10   | Mode 1                      | 10   | CAN Failure 6a                          |
| 9    | Mode 0                      | 9    | CAN Failure 5 and 7                     |
| 8    | not used                    | 8    | CAN Failure 3                           |
| 7    | Supervisor Enable           | 7    | 3V Supervisor (HIGH = Vcc > 3V)         |
| 6    | LS-Switch 2                 | 6    | Status LS2                              |
| 5    | LS-Switch 1                 | 5    | Status LS1                              |
| 4    | Timebase Test               | 4    | Temperature Prewarning for all Switches |
| 3    | HS-Switch 3                 | 3    | Vs Undervoltage Lockout                 |
| 2    | HS-Switch 2                 | 2    | Window Watchdog Reset                   |
| 1    | HS-Switch 1                 | 1    | Overcurrent HS1                         |
| 0    | Watchdog Trigger            | 0    | CAN Bus Failure                         |
|      | H=ON<br>L=OFF               |      | H=ON<br>L=OFF                           |



#### **SPI CLK Monitoring during Cyclic Wake Mode**

The TLE 6266 offers a feature to monitor the SPI clock signal (CLK pin) during the cyclic wake mode. If there are edges on the CLK signal, the IC performs a reset and the RO pin is set to LOW for  $t = t_{WDR}$  (after  $t_{WDR}$  a long open window is started and RO is HIGH again). This feature is activated if the CSN pin is set to HIGH.

#### 6.8 Oscillator

The TLE 6266 has an internal oscillator with +/-15% accuracy. The typ. frequency of the oscillator is 125kHz. After an internal 64-times frequency divider, this gives an typ. cycle time  $t_{\rm cyc}$ = 0.512ms. The frequency of the oscillator can be measured within the normal, the  $V_{\rm bat}$  stand-by and the RxD-only mode. This is a timebase test (see **Chapter 6.15**), activated via SPI input bit 3 and 4. During this test, the HS3-switch will be activated cyclically.

## 6.9 Window Watchdog and Reset

When the output voltage  $V_{CC}$  exceeds the reset threshold voltage  $V_{RT}$  the reset output RO is switched HIGH after a delay time  $t_{RD}$ . This is necessary for a defined start of the microcontroller when the application is switched on. As soon as an under-voltage condition of the output voltage ( $V_{CC} < V_{RT}$ ) appears, the reset output RO is switched LOW again. The LOW signal is guaranteed down to an output voltage  $V_{CC} \ge 1V$ . Please refer to **Figure 17**, reset timing diagram.

In the cyclic wake HS OFF mode, the watchdog circuit is automatically disabled.Both, the undervoltage reset and the watchdog reset set all SPI input bits LOW.

#### Long Open Window

After the delayed reset (LOW to HIGH transition of RO) the window watchdog circuit is started by opening a long open window. The long open window allows the microcontroller to run his set-up and to trigger the watchdog via the SPI afterwards. Within the long open window period a watchdog trigger is alternating detected as a "rising" or "falling edge" by sampling a HIGH on the SPI input bit 0. The trigger is accepted when the CSN input becomes HIGH after the transmission of the SPI word. After every reset condition (watchdog reset, undervoltage reset) as well as a transition from every mode into the cyclic wake HS ON mode, the watchdog starts the long open window and the default value of the SPI input bit 0 is LOW.

#### **Closed/Open Window**

A correct watchdog trigger immediately results in starting the window watchdog by opening the closed window followed by the open window (see **Figure 18**). From now on the microcontroller has to service the watchdog trigger by inverting the SPI input bit 0 alternating. The "negative" or "positive" edge has to meet the open window time. A correct watchdog service immediately results in starting the next closed window. Please refer to **Figure 19**, watchdog timing diagram.



#### Watchdog Trigger Failure

If the trigger signal does not meet the open window a watchdog reset is created by setting the reset output RO low for  $t_{WDR}$ . Then the watchdog starts again by opening the long open window. In addition, the SPI output bit 2 is set HIGH until the next successful watchdog trigger, to monitor a watchdog reset. SPI output bit 2 is also HIGH until the watchdog is correctly triggered after power-up/start-up. For fail safe reasons the TLE6266 is automatically switched in  $V_{bat}$  stand-by mode if a watchdog trigger failure occurs.

#### 6.10 High Side Switch 1

The high side output OUTH1 is able to switch loads up to 250 mA. Its on-resistance is 1.0  $\Omega$  typ. @ 25°C. This switch can be controlled either via the PWM input or the SPI input bit 1. When the input PWM is used, it has to be enabled by setting the SPI input bit 11 HIGH. In case of both control inputs being active the PWM signal is masked by the SPI signal (see **Figure 16**, High Side Switch 1 Timing Diagram).

The SPI output bit 14 monitors a thermal shutdown of the switches, whereas output bit 4 flags a thermal prewarning. So the microcontroller is able to reduce the power dissipation of the TLE 6266 by switching off functions of minor priority before the temperature threshold of the thermal shutdown is reached. Further OUTH1 is protected against short circuit and overload. The SPI output bit 1 indicates an overload of OUTH1. As soon as the under-voltage condition of the supply voltage is met ( $V_S < V_{UVOFF}$ ), the switches are automatically disabled by the under-voltage lockout circuit. This is flagged by the SPI output bit 3. Moreover the switch is disabled when a reset occurs. After the second correct triggered watchdog, the switch is released for usage.

## 6.11 High Side Switch 2

The high side output OUTH2 is able to switch loads up to 250 mA. Its on-resistance is 1.0  $\Omega$  typ. @ 25°C. This switch is controlled via the SPI input bit 2.

The SPI output bit 14 monitors a thermal shutdown of the switches, whereas output bit 4 flags a thermal prewarning. So the microcontroller is able to reduce the power dissipation of the TLE 6266 by switching off functions of minor priority before the temperature threshold of the thermal shutdown is reached. As soon as the under-voltage condition of the supply voltage is met ( $V_S < V_{UVOFF}$ ), the switches are automatically disabled by the under-voltage lockout circuit. This is flagged by the SPI output bit 3. Moreover the switch is disabled when a reset occurs. After the second correct triggered watchdog, the switch is released for usage.

#### 6.12 High Side Switch 3

The high side output OUTH3 is able to switch loads up to 250 mA. Its ON-resistance is 1.0  $\Omega$  typ. @ 25°C. This switch is controlled via the SPI input bits 3 and 4. To supply external wake-up circuits in low power mode (cyclic wake mode), the output OUTH3 is



periodically activated by entering the cyclic wake HS ON mode. The autotiming period is programable via SPI (see **Table 2**). This has to be done, to minimize the current consumption depending on the cyclic wake time (see **Figure 21**).

In the cyclic wake mode, the PWM signal is used to switches HS3 from the cyclic HS ON to the cyclic HS OFF state, if correctly triggered within the long open window (see **Figure 17**). This is called the "fail-safe PWM" feature

The SPI output bit 14 monitors a thermal shutdown of the switches, whereas output bit 4 flags a thermal prewarning. So the microcontroller is able to reduce the power dissipation of the TLE 6266 by switching off functions of minor priority before the temperature threshold of the thermal shutdown is reached. As soon as the under-voltage condition of the supply voltage is met ( $V_S < V_{UVOFF}$ ), the switches are automatically disabled by the under-voltage lockout circuit. This is flagged by the SPI output bit 3. Moreover the switch is disabled when a reset occurs. After the second correct triggered watchdog, the switch is released for usage.

#### 6.13 Low Side Switches 1 & 2

The two low side outputs OUTL1 and OUTL2 are able to switch loads up to 100 mA. Their on-resistance is 1.5  $\Omega$  typ. @ 25°C. This switches are controlled via the SPI input bits 5 and 6. In case of high inrush currents a built in zener circuit (typ. 37 V) activates the switches to protect them.

The SPI diagnosis bit 14 monitors a thermal shutdown of the switches, whereas bit 4 flags a thermal prewarning. So the microcontroller is able to reduce the power dissipation of the TLE 6266 by switching off functions of minor priority before the temperature threshold of the thermal shutdown is reached. The SPI output bits 5/6 are giving a feedback about current status (ON/OFF) of OUTL1/OUTL2. As soon as the undervoltage condition of the supply voltage is met ( $V_S < V_{UVOFF}$ ), the switches are automatically disabled by the under-voltage lockout circuit. This is flagged by the SPI diagnosis bit 3. In addition the outputs OUTL1 and OUTL2 are disabled when a reset occurs. After the second correct triggered watchdog, the switches are released for usage.

#### 6.14 Wake Up Pin

This pin is used to wake up the TLE 6266 with an external signal from the  $\mu$ C. The feature is active during cyclic HS OFF mode to switch the transceiver into the cyclic HS ON mode before starting up the  $\mu$ C. A correct wake up signal is a rising edge at the WK pin during cyclic HS OFF mode. The WK pin has an implemented pull down resistance.

#### 6.15 Timebase Test

This test is useful to measure the internal cycle time of the TLE 6266. The  $\mu$ C may use this information to activate special functions or routines in the cyclic wake mode, which



are depending on timing.(e.g. to switch on/off a LED after a certain number of cyclic HS ON conditions). During the long open window the timebase test is not available.

To measure the internal cyclic timing, the SPI input bit 3 and 4 have to be set HIGH. Then the HS3 switch is automatically enabled for 3 times during the closed window of the watchdog (see **Figure 7**). A correct SPI input word (with IBit 3 and 4 set HIGH) has to be read in first, to activate the timebase test. Due to he fact, that the input command gets activated after the CSN LOW to HIGH transition, it takes  $t=t_{SYNC}$  to activate the timebase test. If this SPI input command is given within the open window,  $t_{SYNC}=max\ 500ns$ . If the command is given during closed window (this is not a watchdog trigger command) the synchronisation  $t_{SYNC}$  can last up to 500µs.



Figure 7 Timebase Test Diagram

#### 6.16 Flash program mode

To disable the watchdog feature a flash program mode is available. This mode is selected by applying a voltage of  $6.8V < V_{PWM} < 7.2V$  at pin PWM. This is useful e.g. if the flash-memory of the micro has to be programmed and therefore a regular watchdog triggering is not possible. If the SPI is required in the flash program mode to change e.g. the mode of the TLE6266, the first input telegram has to be "00000000".



## 7 Explanation of the Mode Transitions

To better understand the description, the reader has to be familiar with the **Chapter 6**. All descriptions are starting from the normal mode, as the main operation mode. This means, the component was powered up before and after the power up procedure automatically in the  $V_{bat}$  stand-by mode.

Now, the watchdog circuit has to be operated correctly to switch the component in the other modes (details see **Chapter 6**). So the starting point is the TLE 6266 in normal mode with a correct triggered watchdog like shown in **Figure 8,9,10**.

## Normal Mode and Cyclic HS ON

In normal mode, the watchdog has to be triggered within the open window with a dedicated SPI input command (Watchdog Trigger IBit 0, alternatively HIGH, LOW,...). The CAN bus communication is active and a message can be transfered/received. After the correct SPI input command to change into the Cyclic HS mode, the HS3 switch gets activated. In parallel a long open window is started, wich has to be triggered. This mode can be operated as long as the watchdog is triggered correctly. In this mode, no communication is possible but an external circuit can be supplied by HS3. CANL is pulled up to Vs by the RTL termination, CANH is pulled to GND via RTH.

## Cyclic HS OFF mode

To switch from HS ON to HS OFF, the PWM input has to be triggered with a falling egde. This is called the PWM failsafe trigger to avoid unwanted transitions into the HS OFF mode. In the HS OFF mode the HS3 switch is deactivated and the lowest power consumption is achieved. The LDO monitors Vcc and switches on/off due to a special control mechanism explained in **Chapter 6.5**. Three possibilities can switch the TLE 6266 back to the cyclic wake HS ON mode:

#### 7.1 CAN Bus Wake-Up

CANL is pulled to Vs. A signal transition at CANL below a certain wake-up threshold causes a wake up and automatic transition into the cyclic HS ON mode (see **Figure 8**). HS3 is activated again and also the long open window of the watchdog mechanism. The watchdog has to be triggered correctly from that time on. If the signal at the PWM pin makes a HIGH to LOW transition, the device switches to HS OFF again.

This wake up via the CAN bus message is flagged to the  $\mu$ C by setting the RxD output pin from HIGH to LOW. The reason for this behavior is to indicate the  $\mu$ C a wake up request. Now, the  $\mu$ C is able to activate the whole module to serve the requested action by the bus system.





Figure 8 Cyclic Wake with CAN Message Wake-up

## 7.2 Wake-Up via Wake Pin

CANL is pulled to Vs. A signal transition at the wake pin WK from LOW to HIGH (rising edge) causes a wake up and automatic transition into the cyclic HS ON mode (see **Figure 9**). HS3 is activated again and also the long open window of the watchdog mechanism. The watchdog has to be triggered correctly from that time on. If the signal at the PWM pin makes a HIGH to LOW transition, the device switches to HS OFF again.

This wake up via the wake pin is comming from an external circuitry (switch, etc.) and is not flagged by the RxD.





Figure 9 Cyclic Wake with Wake Pin

## 7.3 Wake-Up Cyclic Wake Autotiming Function

CANL is pulled to Vs. After the transition from HS ON to HS OFF, an autotiming function is started. This is a timer controlled by the internal oscillator, which can be programed by SPI IBit 12,13. If the timer exceeds the programed time this causes a wake up and automatic transition into the cyclic HS ON mode (see **Figure 10**). HS3 is activated again and also the long open window of the watchdog mechanism. The watchdog has to be triggered correctly from that time on. If the signal at the PWM pin makes a HIGH to LOW transition, the device switches to HS OFF again.

This wake up via the autotiming function is not flagged to the  $\mu C$  by setting the RxD pin.





Figure 10 Cyclic Wake with Cyclic Wake Autotiming Function



## 8 Electrical Characteristics

# 8.1 Absolute Maximum Ratings

| Parameter                                                      | Symbol                  | Limit Values |                        | Unit | Remarks                                                          |
|----------------------------------------------------------------|-------------------------|--------------|------------------------|------|------------------------------------------------------------------|
|                                                                |                         | min.         | max.                   |      |                                                                  |
| Voltages                                                       |                         |              |                        |      |                                                                  |
| Supply voltage                                                 | $V_{S}$                 | -0.3         | 28                     | V    |                                                                  |
| Supply voltage                                                 | $V_{S}$                 | -0.3         | 40                     | V    | $t_p$ < 0.5s; $t_p/T$ < 0.1                                      |
| Regulator output voltage                                       | $V_{\sf cc}$            | -0.3         | 5.5                    | V    |                                                                  |
| CAN input voltage (CANH, CANL)                                 | $V_{CANH/L}$            | -10          | 28                     | V    |                                                                  |
| CAN input voltage<br>(CANH, CANL)                              | $V_{CANH/L}$            | -40          | 40                     | V    | $V_{\rm S} > 0 \text{ V}$<br>$t_p < 0.5 \text{s}; t_p / T < 0.1$ |
| Transient voltage at CANH and CANL                             | $V_{BUS}$               | <b>– 150</b> | 100                    | V    | see ISO 7637                                                     |
| Logic input voltages ( DI, CLK, CSN, WK, PWM, TxD)             | $V_1$                   | -0.3         | V <sub>CC</sub> +0.3   | V    |                                                                  |
| Logic output voltage<br>(DO, RO, RxD)                          | $V_{\mathrm{DO/RO/RD}}$ | -0.3         | V <sub>CC</sub> +0.3   | V    |                                                                  |
| Termination input voltage<br>(RTH, RTL)                        | $V_{TL/TH}$             | -0.3         | V <sub>s</sub><br>+0.3 | V    |                                                                  |
| Electrostatic discharge<br>voltage at pin CANH, CANL<br>to GND | $V_{ESD}$               | -3000        | 3000                   | V    | human body model;<br>C = 100pF, R = $1.5k\Omega$                 |
| Electrostatic discharge voltage to all pins                    | $V_{ESD}$               | -1000        | 1000                   | V    | human body model;<br>C = 100pF, R = $1.5k\Omega$                 |

## **Currents**

| Output current; Vcc   | $I_{\sf CC}$ | *    | 0,2 | Α | * internally limited                      |
|-----------------------|--------------|------|-----|---|-------------------------------------------|
| Output current; OUTH1 | $I_{OUTH1}$  | *    | 0.3 | Α | * internally limited                      |
| Output current; OUTH2 | $I_{OUTH2}$  | -0.7 | 0.3 | Α | $t_p$ < 0.5s; $t_p/T$ < 0.1 <sup>1)</sup> |
| Output current; OUTH3 | $I_{OUTH3}$  | -0.7 | 0.3 | Α | $t_p$ < 0.5s; $t_p/T$ < 0.1 <sup>1)</sup> |
| Output current; OUTL1 | $I_{OUTL1}$  | -0.2 | 0.4 | Α | $t_p$ < 0.5s; $t_p/T$ < 0.1 <sup>1)</sup> |
| Output current; OUTL2 | $I_{OUTL2}$  | -0.2 | 0.4 | Α | $t_p$ < 0.5s; $t_p/T$ < 0.1 <sup>1)</sup> |



## 8.1 Absolute Maximum Ratings (cont'd)

| Parameter            | Symbol       | Limit Values |      | Unit | Remarks |
|----------------------|--------------|--------------|------|------|---------|
|                      |              | min.         | max. |      |         |
| Temperatures         |              |              |      |      |         |
| Junction temperature | $T_{\rm j}$  | -40          | 150  | °C   |         |
| Storage temperature  | $T_{ m stg}$ | -50          | 150  | °C   |         |

<sup>1)</sup> Not subject to production test - specified by design

Note: Maximum ratings are absolute ratings; exceeding any one of these values may cause irreversible damage to the integrated circuit.



## 8.2 Operating Range (cont'd)

| Parameter                                     | Symbol                               | Limit '     | Values       | Unit | Remarks                                        |  |
|-----------------------------------------------|--------------------------------------|-------------|--------------|------|------------------------------------------------|--|
|                                               |                                      | min.        | max.         |      |                                                |  |
| Supply voltage                                | $V_{\mathtt{S}}$                     | $V_{UVOFF}$ | 27           | V    | After $V_{\rm S}$ rising above $V_{\rm UV~ON}$ |  |
| Supply voltage slew rate                      | $\mathrm{d}V_\mathrm{S}/\mathrm{d}t$ | -0.5        | 5            | V/μs |                                                |  |
| Supply voltage increasing                     | $V_{S}$                              | -0.3        | $V_{UVON}$   | V    | Outputs in tristate                            |  |
| Supply voltage decreasing                     | $V_{S}$                              | -0.3        | $V_{UVOFF}$  | V    | Outputs in tristate                            |  |
| Logic input voltage (DI, CLK, CSN, PWM, TxD ) | $V_1$                                | -0.3        | $V_{\sf CC}$ | V    |                                                |  |
| Output current                                | $I_{\sf CC}$                         |             | 45           | mA   |                                                |  |
| Output capacitor                              | $C_{CC}$                             | 22          |              | μF   |                                                |  |
| SPI clock frequency                           | $f_{CLK}$                            | _           | 1            | MHz  |                                                |  |
| Junction temperature                          | $T_j$                                | -40         | 150          | °C   |                                                |  |

#### **Thermal Resistances**

| Junction pin     | $R_{	ext{thj-pin}}$ | _ | 25 | K/W | measured to pin 7 |
|------------------|---------------------|---|----|-----|-------------------|
| Junction ambient | $R_{thj-a}$         | _ | 65 | K/W |                   |

# Thermal Prewarning and Shutdown (junction temperatures)

| Thermal prewarning ON temperature | $T_{jPW}$                    | 120  | 170 | °C | bit 0 of SPI diagnosis<br>word;<br>hysteresis 30°K (typ.) |
|-----------------------------------|------------------------------|------|-----|----|-----------------------------------------------------------|
| Thermal shutdown temp.            | $T_{jSD}$                    | 150  | 200 | °C | hysteresis 30°K (typ.)                                    |
| Ratio of SD to PW temp.           | $T_{\rm jSD}$ / $T_{ m jPW}$ | 1.05 | _   | _  |                                                           |
| Thermal shutdown temp. CAN        | $T_{jSD}$                    | 160  | 200 | °C | hysteresis 10°K (typ.)                                    |

Note: Calculation of the junction temperature  $T_j = T_{amb} + P \times R_{thj-a}$ 



#### 8.3 Electrical Characteristics

9 V <  $V_{\rm S}$  < 16 V;  $I_{\rm CC}$  = -100  $\mu$ A; normal mode; all outputs open; -40 °C <  $T_{\rm j}$  < 150 °C; CANtransceiver circuitry: -40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter | Symbol | Lir  | Limit Values |      |  | Test Condition |
|-----------|--------|------|--------------|------|--|----------------|
|           |        | min. | typ.         | max. |  |                |

## Quiescent current Pin $V_{\rm S}$

| Current consumption                         | $I_{\mathbb{S}}$ | _ | 5  | 10  | mA | normal mode                                          |
|---------------------------------------------|------------------|---|----|-----|----|------------------------------------------------------|
| Quiescent current $I_{SSB1} = I_S - I_{CC}$ | $I_{\rm SSB1}$   | _ | 75 | 100 | μΑ | cycl. wake 48ms; $V_{\rm S}$ =12V; $T_{\rm j}$ =25°C |
| Static quiescent current                    | $I_{STAT}$       | _ | _  | 85  | μΑ | no cyclic wake;<br>$V_S$ =12V; $T_j$ =25°C           |

## Voltage Regulator; Pin $V_{ m cc}$

| Output voltage                                                                                   | $V_{\sf CC}$            | 4.9 | 5.0  | 5.1  | V  | 0.1mA < I <sub>CC</sub> < 30mA                                                                        |
|--------------------------------------------------------------------------------------------------|-------------------------|-----|------|------|----|-------------------------------------------------------------------------------------------------------|
| Output voltage                                                                                   | $V_{\sf CC}$            | 4.8 | 5.0  | 5.5  | V  | 0A < I <sub>CC</sub> < 100μA                                                                          |
| Line regulation                                                                                  | $\Delta V_{	t CC}$      | -20 |      | 20   | mV | $9 \text{ V} < V_{\text{S}} < 15 \text{ V};$<br>$I_{\text{CC}} = 10 \text{mA}$                        |
| Load regulation                                                                                  | $\Delta V_{	exttt{CC}}$ | -30 | _    | 25   | mV | 0.1mA < $I_{CC}$ < 30mA;<br>$V_{S}$ = 9V;<br>$-40^{\circ}C < T < 25^{\circ}C$                         |
|                                                                                                  |                         | -25 |      | 25   |    | 0.1mA < $I_{CC}$ < 30mA;<br>$V_{S}$ = 9V;<br>$25^{\circ}C \le T < 150^{\circ}C$                       |
| Power supply ripple rejection                                                                    | PSRR                    | _   | 40   | _    | dB | $V_{\rm SS}$ = 1 V; $f$ = 100Hz;<br><b>not</b> subject to<br>production test -<br>specified by design |
| Output current limit                                                                             | $I_{CCmax}$             | 155 | -    | -    | mA | 1)                                                                                                    |
| $\begin{array}{l} {\sf Dropvoltage} \\ V_{\sf DR} = V_{\sf S} \text{ - } V_{\sf CC} \end{array}$ | $V_{DR}$                |     | 0.15 | 0.45 | V  | I <sub>CC</sub> = 30 mA;<br>see note 1)                                                               |

## Wake-up Input WK

| Input current             | $I_{IL}$ | 2 | 10 | 100          | μΑ |  |
|---------------------------|----------|---|----|--------------|----|--|
| H-input voltage threshold | $V_{IH}$ | _ | _  | $V_{\rm CC}$ | V  |  |

Version 2.21 29 July 29th, 2005



9 V <  $V_{\rm S}$  < 16 V;  $I_{\rm CC}$  = -100  $\mu$ A; normal mode; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; CANtransceiver circuitry: – 40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter                   | Symbol    | Lir          | nit Val | ues  | Unit | <b>Test Condition</b> |
|-----------------------------|-----------|--------------|---------|------|------|-----------------------|
|                             |           | min.         | typ.    | max. |      |                       |
| L-input voltage threshold   | $V_{IL}$  | $V_{\rm CC}$ | _       | _    | V    |                       |
| Hysteresis of input voltage | $V_{IHY}$ | 50           | 200     | 500  | mV   |                       |
| Input filtering time        | $t_{IFT}$ | _            | _       | 3    | μs   |                       |

<sup>1)</sup> measured when output voltage  $V_{\rm CC}$  dropped 100 mV from the nom. value obtained at 13.5 V inp. voltage  $V_{\rm S}$ 

#### **Oscillator**

| Oscillator frequency f <sub>osc</sub> | $f_{ m osc}$      | 125 | kHz | +/-15% accuracy            |
|---------------------------------------|-------------------|-----|-----|----------------------------|
| Cycle time (guaranteed by design)     | $t_{	exttt{CYC}}$ | 512 | μs  | 64 times frequency divider |

#### Reset Generator; Pin RO

| Reset threshold voltage    | $V_{RT}$ | 4.0 | 4.3 | 4.65                         | V  |                                                                                             |
|----------------------------|----------|-----|-----|------------------------------|----|---------------------------------------------------------------------------------------------|
| Reset low output voltage   | $V_{RO}$ |     | 0.2 | 0.4                          | V  | $I_{RO}$ = 1mA<br>$(V_{CC} \ge V_{RT})$ or<br>$V_{CC} \ge 1V$<br>$(I_{RO}$ = 200 $\mu$ A)   |
| Reset high output voltage  | $V_{RO}$ | 4.0 |     | <i>V</i> <sub>cc</sub> + 0.1 | V  |                                                                                             |
| Reset pull up current      | $I_{RO}$ | 20  | 150 | 500                          | μΑ | $V_{RO} = 0V$                                                                               |
| Reset reaction time        | $t_{RR}$ | 1   | 3   | 10                           | μs | $V_{CC} < V_{RT}$ to RO = L; normal, RxD, stand-by mode; $-40^{\circ}C < T \le 85^{\circ}C$ |
|                            |          | 1   | 3   | 15                           | μs | $V_{CC} < V_{RT}$ to RO = L; normal, RxD, stand-by mode; $T > 85$ °C                        |
| Reset reaction time        | $t_{RR}$ | _   | _   | 50                           | μs | $V_{CC} < V_{RT}$ to RO = L; cyclic wake mode                                               |
| Reset delay time (16 cyl.) | $t_{RD}$ | 6.1 | 8.1 | 10.2                         | ms |                                                                                             |



9 V <  $V_{\rm S}$  < 16 V;  $I_{\rm CC}$  = -100  $\mu$ A; normal mode; all outputs open; -40 °C <  $T_{\rm j}$  < 150 °C; CAN-transceiver circuitry: -40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter | Symbol | Limit Values |      |      | Unit | Test Condition |
|-----------|--------|--------------|------|------|------|----------------|
|           |        | min.         | typ. | max. |      |                |

## 3 V Supervisor; (bit 7 of SPI output word)

| Supervisor threshold voltage | $V_{ST}$ | 2.3 | 2.7 | 3.1 | V  |                                                            |
|------------------------------|----------|-----|-----|-----|----|------------------------------------------------------------|
| Supervisor reaction time     | $t_{SR}$ | 2   | 8   | 20  | μs | not subject to<br>production test -<br>specified by design |

## **Watchdog Generator**

| Watchdog trigger time              | $t_{WD}$     | 7.6 | 10   | 12.3 | ms |  |
|------------------------------------|--------------|-----|------|------|----|--|
| Closed window time (12 cyl.)       | $t_{\sf CW}$ | 4.6 | 6.1  | 7.6  | ms |  |
| Open window time (20 cyl.)         | $t_{\sf OW}$ | 7.7 | 10.2 | 12.7 | ms |  |
| Watchdog reset-pulse time (4 cyl.) | $t_{ m WDR}$ | 1.5 | 2.0  | 2.6  | ms |  |
| Long open window (128 cyl.)        | $t_{LOW}$    |     | 65   |      | ms |  |

# **Under-Voltage Lockout (bit 3 of SPI output word)**

| UV-Switch-ON voltage  | $V_{UVON}$  | _    | 5.35 | 6.00 | V | $V_{S}$ increasing                       |
|-----------------------|-------------|------|------|------|---|------------------------------------------|
| UV-Switch-OFF voltage | $V_{UVOFF}$ | 4.50 | 4.85 | 5.20 | V | $V_{S}$ decreasing                       |
| UV-ON/OFF-Hysteresis  | $V_{UVHY}$  | _    | 0.5  | _    | V | V <sub>UV ON</sub> – V <sub>UV OFF</sub> |

# PWM Input to control OUTH1; Pin PWM (high active)

| H-input voltage threshold   | $V_{IH}$  | _            | _   | $0.8 \times V_{\rm CC}$ | V        |                                |
|-----------------------------|-----------|--------------|-----|-------------------------|----------|--------------------------------|
| L-input voltage threshold   | $V_{IL}$  | $V_{\rm cc}$ | _   | _                       | <b>V</b> |                                |
| Hysteresis of input voltage | $V_{IHY}$ | 200          | 700 | 1000                    | mV       |                                |
| Pull down current           | $I_{I}$   | 2            | 10  | 100                     | μΑ       | $V_{\rm I} = 0.2 * V_{\rm CC}$ |

Version 2.21 31 July 29th, 2005



9 V <  $V_{\rm S}$  < 16 V;  $I_{\rm CC}$  = -100  $\mu$ A; normal mode; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; CANtransceiver circuitry: – 40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter         | Symbol  | Limit Values |      |      | Unit | Test Condition                                       |
|-------------------|---------|--------------|------|------|------|------------------------------------------------------|
|                   |         | min.         | typ. | max. |      |                                                      |
| Input capacitance | $C_{I}$ | _            | 10   | 15   | pF   | Not subject to production test - specified by design |

#### **Switches**

## High Side Output OUTH1; (controlled by PWM or bit 1 of SPI input word)

| Static Drain-Source                            | $R_{DSONH1}$   | _    | 1.0  | 2.0  | Ω  |                                     |
|------------------------------------------------|----------------|------|------|------|----|-------------------------------------|
| ON-Resistance;<br>$I_{\text{OUTH1}}$ = -0.25 A |                |      | 1.5  | 4.0  | Ω  | 5.2 V ≤ V <sub>S</sub> ≤ 9 V        |
| Active zener voltage                           | $V_{OUTH1}$    | -5.0 | -3.0 | -0.5 | V  | I <sub>OUTH1</sub> = - 0.25 A       |
| Clamp diode forward voltage                    | $V_{OUTH1}$    |      | 0.8  | 1    | V  | I <sub>OUTH1</sub> = 0.25 A         |
| Leakage current                                | $I_{OLH1}$     | -100 | -5   | _    | μΑ | V <sub>OUTH1</sub> = 0 V            |
| Switch ON delay time                           | $t_{dONH1}$    |      | 10   | 100  | μs | PWM to OUTH1;<br>$R_L = 100 \Omega$ |
| Switch OFF delay time                          | $t_{dOFFH1}$   |      | 20   | 100  | μs | PWM to OUTH1;<br>$R_L = 100 \Omega$ |
| Overcurrent shutdown threshold                 | $I_{SDH1}$     | -1.0 | -0.6 | -0.3 | А  |                                     |
| Shutdown delay time                            | $t_{dSDH1}$    | 10   | 25   | 50   | μs |                                     |
| Current limit                                  | $I_{ m OCLH1}$ | -2.0 | -1.0 | -0.5 | А  |                                     |

## High Side Output OUTH2; (controlled by bit 2 of SPI input word)

| Static Drain-Source                                    | $R_{DSONH2}$ | _    | 1.0  | 2.0  | Ω |                                      |
|--------------------------------------------------------|--------------|------|------|------|---|--------------------------------------|
| ON-Resistance;<br>$I_{\text{OUTH2}} = -0.25 \text{ A}$ |              |      | 1.5  | 4.0  | Ω | 5.2 V ≤ V <sub>S</sub> ≤ 9 V         |
| Active zener voltage                                   | $V_{OUTH2}$  | -5.0 | -3.0 | -0.5 | V | $I_{\text{OUTH2}} = -0.25 \text{ A}$ |
| Clamp diode forward voltage                            | $V_{OUTH2}$  |      | 8.0  | 1    | V | I <sub>OUTH2</sub> = 0.25 A          |



9 V <  $V_{\rm S}$  < 16 V;  $I_{\rm CC}$  = -100  $\mu$ A; normal mode; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; CANtransceiver circuitry: – 40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter             | Symbol          | Limit Values |      |      | Unit | Test Condition                                      |
|-----------------------|-----------------|--------------|------|------|------|-----------------------------------------------------|
|                       |                 | min.         | typ. | max. |      |                                                     |
| Leakage current       | $I_{OLH1}$      | -100         | -5   | _    | μΑ   | V <sub>OUTH2</sub> = 0 V                            |
| Switch ON delay time  | $t_{\sf dONH1}$ |              | 10   | 100  | μs   | CSN high to OUTH2;<br>R <sub>L</sub> = 100 $\Omega$ |
| Switch OFF delay time | $t_{dOFFH1}$    |              | 20   | 100  | μs   | CSN high to OUTH2;<br>R <sub>L</sub> = 100 $\Omega$ |

## High Side Output OUTH3; (controlled by bit 3 and bit 4 of SPI input word)

| Static Drain-Source                            | $R_{DSONH3}$ | _    | 1.0  | 2.0  | Ω  |                                                     |
|------------------------------------------------|--------------|------|------|------|----|-----------------------------------------------------|
| ON-Resistance;<br>$I_{\text{OUTH3}}$ = -0.25 A |              |      | 1.5  | 4.0  | Ω  | $5.2 \text{ V} \le V_{\text{S}} \le 9 \text{ V}$    |
| Active zener voltage                           | $V_{OUTH3}$  | -5.0 | -3.0 | -0.5 | V  | $I_{\text{OUTH3}} = -0.25 \text{ A}$                |
| Clamp diode forward voltage                    | $V_{OUTH3}$  |      | 0.8  | 1    | V  | $I_{\text{OUTH3}} = 0.25 \text{ A}$                 |
| Leakage current                                | $I_{OLH3}$   | -100 | -5   | _    | μΑ | V <sub>OUTH3</sub> = 0 V                            |
| Switch ON delay time                           | $t_{dONH3}$  |      | 10   | 100  | μs | CSN high to OUTH3;<br>R <sub>L</sub> = 100 $\Omega$ |
| Switch OFF delay time                          | $t_{dOFFH3}$ |      | 20   | 100  | μs | CSN high to OUTH3;<br>R <sub>L</sub> = 100 $\Omega$ |

## Low Side Output OUTL1 (bit 5 of SPI input word)

| Static Drain-Source                               | $R_{DSONL1}$ | _  | 1.5 | 3.0 | Ω  |                                                    |
|---------------------------------------------------|--------------|----|-----|-----|----|----------------------------------------------------|
| ON-Resistance; $I_{\text{OUTL1}} = 0.1 \text{ A}$ |              |    | 2.0 | 5.0 | Ω  | $5.2 \text{ V} \le V_{\text{S}} \le 9 \text{ V}$   |
| Active zener clamp voltage                        | $V_{OUTL1}$  | 32 | 37  | 42  | V  | I <sub>OUTL1</sub> = + 0.1 A                       |
| Leakage current                                   | $I_{OLL1}$   |    |     | 5   | μΑ | V <sub>OUTL1</sub> =15 V;<br>T <sub>j</sub> < 85°C |
| Switch ON delay time                              | $t_{dONL1}$  |    | 5   | 50  | μs | CSN high to OUTL1;<br>$R_L = 100 \Omega$           |
| Switch OFF delay time                             | $t_{dOFFL1}$ |    | 5   | 50  | μs | CSN high to OUTL1;<br>$R_L = 100 \Omega$           |



9 V <  $V_{\rm S}$  < 16 V;  $I_{\rm CC}$  = -100  $\mu$ A; normal mode; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; CANtransceiver circuitry: – 40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter | Symbol | Limit Values |      |      | Unit | Test Condition |
|-----------|--------|--------------|------|------|------|----------------|
|           |        | min.         | typ. | max. |      |                |

## Low Side Output OUTL2 (bit 6 of SPI input word)

| Static Drain-Source                               | $R_{DSONL2}$    | _  | 1.5 | 3.0 | Ω  |                                                     |
|---------------------------------------------------|-----------------|----|-----|-----|----|-----------------------------------------------------|
| ON-Resistance; $I_{\text{OUTL2}} = 0.1 \text{ A}$ |                 |    | 2.0 | 5.0 | Ω  | $5.2 \text{ V} \le V_{\text{S}} \le 9 \text{ V}$    |
| Active zener clamp voltage                        | $V_{OUTL2}$     | 32 | 37  | 42  | V  | I <sub>OUTL2</sub> = + 0.1 A                        |
| Leakage current                                   | $I_{OLL2}$      |    |     | 5   | μΑ | V <sub>OUTL2</sub> =15 V;<br>T <sub>j</sub> < 85°C  |
| Switch ON delay time                              | $t_{\sf dONL2}$ |    | 5   | 50  | μs | CSN high to OUTL2;<br>R <sub>L</sub> = 100 $\Omega$ |
| Switch OFF delay time                             | $t_{dOFFL2}$    |    | 5   | 50  | μs | CSN high to OUTL2;<br>$R_L = 100 \Omega$            |

# Timebase Test TBT(bit 4 of SPI input word)

| HS3 ON timing               | $t_{TBON}$  | 2 | cycl. |  |
|-----------------------------|-------------|---|-------|--|
| HS3 OFF timing              | $t_{TBOFF}$ | 2 | cycl. |  |
| # of HS activations for TBT | $n_{TBT}$   | 3 |       |  |

Version 2.21 34 July 29th, 2005



9 V <  $V_{\rm S}$  < 16 V;  $I_{\rm CC}$  = -100  $\mu$ A; normal mode; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; CANtransceiver circuitry: – 40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter | Symbol | Limit Values |      |      | Unit | Test Condition |
|-----------|--------|--------------|------|------|------|----------------|
|           |        | min.         | typ. | max. |      |                |

#### **CAN-Transceiver**

## Receiver Output R×D

| HIGH level output voltage | $V_{OH}$ | V <sub>CC</sub> – 0.9 | _ | $V_{\sf CC}$ | V | I <sub>0</sub> = – 250μA |
|---------------------------|----------|-----------------------|---|--------------|---|--------------------------|
| LOW level output voltage  | $V_{OL}$ | 0                     | _ | 0.9          | V | $I_0$ = 1.25mA           |

## Transmission Input T×D

| HIGH level input voltage | $V_{IH}$ | $V_{\rm CC}$ | _    | V <sub>CC</sub> + 0.3 | V  |                      |
|--------------------------|----------|--------------|------|-----------------------|----|----------------------|
| LOW level input voltage  | $V_{IL}$ | -0.3         | _    | $V_{\rm CC}$          | V  |                      |
| HIGH level input current | $I_{IH}$ | -200         | -50  | -10                   | μΑ | V <sub>i</sub> = 4 V |
| LOW level input current  | $I_{IL}$ | -800         | -200 | -40                   | μΑ | V <sub>i</sub> = 1 V |

## **Bus Lines CANL, CANH**

| Differential receiver recessive-to-dominant threshold voltage | $V_{dRxD(rd)}$      | - 3.0                 | - 2.5                 | - 2.2        | V | V <sub>CC</sub> = 5.0 V                       |
|---------------------------------------------------------------|---------------------|-----------------------|-----------------------|--------------|---|-----------------------------------------------|
| Differential receiver dominant-to-recessive threshold voltage | $V_{dRxD(dr)}$      | - 3.2                 | - 2.9                 | - 2.6        | V | V <sub>CC</sub> = 5.0 V                       |
| CANH recessive output voltage                                 | V <sub>CANH,r</sub> | 0.10                  | 0.15                  | 0.30         | V | $TxD = V_{CC};$ $R_{RTH} < 4 \text{ k}\Omega$ |
| CANL recessive output voltage                                 | $V_{CANL,r}$        | V <sub>CC</sub> -0.2  | _                     | _            | V | $TxD = V_{CC};$ $R_{RTL} < 4 \text{ k}\Omega$ |
| CANH dominant output voltage                                  | $V_{CANH,d}$        | V <sub>CC</sub> – 1.4 | V <sub>CC</sub> – 1.0 | $V_{\sf CC}$ | V | $TxD = 0 V;$ $I_{CANH} = -40 \text{ mA}$      |



9 V <  $V_{\rm S}$  < 16 V;  $I_{\rm CC}$  = -100  $\mu$ A; normal mode; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; CANtransceiver circuitry: – 40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter                                                                         | Symbol               | Lir        | nit Val | ues  | Unit | Test Condition                                                                                                                          |
|-----------------------------------------------------------------------------------|----------------------|------------|---------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                   |                      | min.       | typ.    | max. |      |                                                                                                                                         |
| CANL dominant output voltage                                                      | $V_{CANL,d}$         | _          | 1.0     | 1.4  | V    | $TxD = 0 V;$ $I_{CANL} = 40 \text{ mA}$                                                                                                 |
| CANH output current                                                               | I <sub>CANH</sub>    | - 110      | - 80    | - 50 | mA   | V <sub>CANH</sub> = 0 V;<br>TxD = 0 V                                                                                                   |
|                                                                                   |                      | <b>-</b> 5 | 0       | 5    | μΑ   | cycl. wake mode; $V_{\text{CANH}} = 12 \text{ V}$                                                                                       |
| CANL output current                                                               | I <sub>CANL</sub>    | 50         | 80      | 110  | mA   | $V_{\text{CANL}} = 5 \text{ V};$<br>TxD = 0 V                                                                                           |
|                                                                                   |                      | <b>-</b> 5 | 0       | 5    | μΑ   | cycl. wake mode;<br>$V_{\text{CANL}} = 0 \text{ V};$<br>$V_{\text{S}} = 12 \text{ V}$                                                   |
| Voltage detection threshold for short-circuit to battery voltage on CANH and CANL | V <sub>det(th)</sub> | 6.5        | 7.3     | 8.0  | V    |                                                                                                                                         |
| CANH wake-up voltage threshold                                                    | V <sub>CANH,w</sub>  | 1.2        | 1.9     | 2.7  | V    |                                                                                                                                         |
| CANL wake-up voltage threshold                                                    | V <sub>CANL,w</sub>  | 2.2        | 3.1     | 3.9  | V    |                                                                                                                                         |
| Wake-up voltage threshold hysteresis                                              | $\Delta V_{wu}$      | 0.2        | _       | _    | V    |                                                                                                                                         |
| CANH single-ended receiver threshold                                              | V <sub>CANH</sub>    | 1.5        | 2.1     | 2.6  | V    | failure cases 3, 5 and 7                                                                                                                |
| CANL single-ended receiver threshold                                              | $V_{CANL}$           | 2.4        | 2.9     | 3.4  | V    | failure case 6 and 6a                                                                                                                   |
| CANL leakage current                                                              | $I_{CANL,lk}$        | <b>-</b> 5 | 0       | 5    | μΑ   | $V_{\text{CC}} = 0 \text{ V}; V_{\text{S}} = 0 \text{ V};$<br>$V_{\text{CANL}} = 12 \text{ V};$<br>$T_{\text{j}} < 85 ^{\circ}\text{C}$ |
| CANH leakage current                                                              | I <sub>CANH,Ik</sub> | <b>-</b> 5 | 0       | 5    | μΑ   | $V_{\rm CC} = 0 \text{ V}; V_{\rm S} = 0 \text{ V}; V_{\rm CANH} = 5 \text{ V}; T_{\rm j} < 85 ^{\circ}{\rm C}$                         |

# **Termination Outputs RTL, RTH**

| RTL to $V_{\rm CC}$ switch-on | $R_{RTL}$ | _ | 40 | 95 | Ω | I <sub>O</sub> = - 10 mA |
|-------------------------------|-----------|---|----|----|---|--------------------------|
| resistance                    |           |   |    |    |   |                          |



9 V <  $V_{\rm S}$  < 16 V;  $I_{\rm CC}$  = -100  $\mu$ A; normal mode; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; CANtransceiver circuitry: – 40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter                           | Symbol              | Lir                   | Limit Values          |      | Unit | Test Condition                                                                                                                 |
|-------------------------------------|---------------------|-----------------------|-----------------------|------|------|--------------------------------------------------------------------------------------------------------------------------------|
|                                     |                     | min.                  | typ.                  | max. |      |                                                                                                                                |
| RTL output voltage                  | V <sub>oRTL</sub>   | V <sub>CC</sub> – 1.0 | V <sub>CC</sub> – 0.7 | _    | V    | I <sub>0</sub>   < 1 mA;                                                                                                       |
| RTL to BAT switch series resistance | R <sub>oRTL</sub>   | 5                     | 15                    | 30   | kΩ   | $V_{BAT}$ stand-by or cycl. wake mode                                                                                          |
| RTH to ground switch-on resistance  | R <sub>RTH</sub>    | _                     | 40                    | 95   | Ω    | I <sub>o</sub> = 10 mA                                                                                                         |
| RTH output voltage                  | $V_{oRTH}$          | _                     | 0.7                   | 1.0  | V    | I <sub>0</sub> = 1 mA;<br>low power mode                                                                                       |
| RTH pull-down current               | $I_{RTH,pd}$        | 40                    | 75                    | 120  | μΑ   | failure cases 6 and 6a                                                                                                         |
| RTL pull-up current                 | I <sub>RTL,pu</sub> | - 120                 | <b>- 75</b>           | - 40 | μΑ   | failure cases 3, 3a, 5 and 7                                                                                                   |
| RTH leakage current                 | $I_{RTH,lk}$        | <b>-</b> 5            | 0                     | 5    | μΑ   | $V_{\rm CC} = 0 \text{ V};$<br>$V_{\rm S} = 0 \text{ V};$<br>$V_{\rm RTH} = 5 \text{ V};$<br>$T_{\rm j} < 85 ^{\circ}{\rm C}$  |
| RTL leakage current                 | $I_{RTL,lk}$        | <b>-</b> 5            | 0                     | 5    | mA   | $V_{\rm CC} = 0 \text{ V};$<br>$V_{\rm S} = 0 \text{ V};$<br>$V_{\rm RTL} = 12 \text{ V};$<br>$T_{\rm j} < 85 ^{\circ}{\rm C}$ |

### **CAN-Transceiver**

# **Dynamic Characteristics**

| CANH and CANL bus output transition time recessive-to-dominant | $t_{\sf rd}$     | 0.6 | 1.2 | 2.1 | μs | 10% to 90%;<br>$C_1 = 10 \text{ nF};$<br>$C_2 = 0; R_1 = 100 \Omega$ |
|----------------------------------------------------------------|------------------|-----|-----|-----|----|----------------------------------------------------------------------|
| CANH and CANL bus output transition time dominant-to-recessive | t <sub>dr</sub>  | 0.3 | 0.6 | 1.3 | μs | 10% to 90%;<br>$C_1 = 1 \text{ nF}$ ; $C_2 = 0$ ; $R_1 = 100 \Omega$ |
| Minimum dominant time for wake-up on CANL or CANH              | $t_{ m WU(min)}$ | 8   | 22  | 38  | μs | stand-by mode;<br>V <sub>S</sub> = 12 V                              |



9 V <  $V_{\rm S}$  < 16 V;  $I_{\rm CC}$  = -100  $\mu$ A; normal mode; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; CANtransceiver circuitry: – 40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter                                                | Symbol          | Li   | mit Val | ues  | Unit | Test Condition                                                                                              |
|----------------------------------------------------------|-----------------|------|---------|------|------|-------------------------------------------------------------------------------------------------------------|
|                                                          |                 | min. | typ.    | max. |      |                                                                                                             |
| Failure cases 3 and 6 detection time                     | $t_{fail}$      | 10   | 45      | 80   | μs   | normal operating mode                                                                                       |
| Failure case 6a detection time                           | _               | 2    | 4       | 8    | ms   | normal operating mode                                                                                       |
| Failure cases 5, 6, 6a and 7 recovery time               |                 | 10   | 45      | 80   | μs   | normal operating mode                                                                                       |
| Failure cases 3 recovery time                            |                 | 250  | 500     | 750  | μs   | normal operating mode                                                                                       |
| Failure cases 5 and 7 detection time                     |                 | 1.0  | 2.0     | 4.0  | ms   | normal operating mode                                                                                       |
| Failure cases 5 detection time                           |                 | 0.4  | 1.0     | 2.4  | ms   | stand-by mode; $V_{\rm S}$ = 12 V                                                                           |
| Failure cases 6, 6a and 7 detection time                 |                 | 0.8  | 4.0     | 8.0  | ms   | stand-by mode; $V_{\rm S}$ = 12 V                                                                           |
| Failure cases 5, 6, 6a and 7 recovery time               |                 | _    | 1       | _    | ms   | stand-by mode; $V_{\rm S}$ = 12 V                                                                           |
| Propagation delay TxD-to-RxD LOW (recessive to dominant) | $t_{\rm PD(L)}$ | _    | 1.5     | 2.1  | μs   | $C_1$ = 100 pF;<br>$C_2$ = 0; $R_1$ = 100 $\Omega$ ; no<br>failures and bus failure<br>cases 1, 2, 3a and 4 |
|                                                          |                 | _    | 1.7     | 2.4  | μs   | $C_1 = C_2 = 3.3 \text{ nF};$<br>$R_1 = 100 \Omega;$ no bus<br>failure and failure<br>cases 1, 2, 3a and 4  |
|                                                          |                 | _    | 1.8     | 2.5  | μs   | $C_1$ = 100 pF; $C_2$ = 0; $R_1$ = 100 $\Omega$ ; bus failure cases 3, 5, 6, 6a and 7                       |
|                                                          |                 | _    | 2.0     | 2.6  | μs   | $C_1 = C_2 = 3.3 \text{ nF};$<br>$R_1 = 100 \Omega;$ bus failure cases 3, 5, 6, 6a and 7                    |



9 V <  $V_{\rm S}$  < 16 V;  $I_{\rm CC}$  = -100  $\mu$ A; normal mode; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; CANtransceiver circuitry: – 40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter                                                                                                      | Symbol         | Lir  | Limit Values |      |    | Test Condition                                                                                             |
|----------------------------------------------------------------------------------------------------------------|----------------|------|--------------|------|----|------------------------------------------------------------------------------------------------------------|
|                                                                                                                |                | min. | typ.         | max. |    |                                                                                                            |
| Propagation delay TxD-to-RxD HIGH (dominanat to recessive)                                                     | $t_{PD(H)}$    | _    | 1.2          | 2.0  | μs | $C_1$ = 100 pF;<br>$C_2$ = 0; $R_1$ =100 $\Omega$ ; no<br>failures and bus failure<br>cases 1, 2, 3a and 4 |
|                                                                                                                |                | _    | 2.5          | 3.5  | μs | $C_1 = C_2 = 3.3 \text{ nF};$<br>$R_1 = 100 \Omega;$ no bus<br>failure and failure<br>cases 1, 2, 3a and 4 |
|                                                                                                                |                | _    | 1.0          | 2.1  | μs | $C_1 = 100 \text{ pF}; C_2 = 0;$<br>$R_1 = 100 \Omega;$ bus failure<br>cases 3, 5, 6, 6a and 7             |
|                                                                                                                |                | _    | 1.5          | 2.6  | μs | $C_1 = C_2 = 3.3 \text{ nF};$<br>$R_1 = 100 \Omega;$ bus failure<br>cases 3, 5, 6, 6a and 7                |
| Edge-count difference<br>(falling edge) between CANH<br>and CANL for failure cases 1,<br>2, 3a and 4 detection | n <sub>e</sub> | _    | 4            | _    | _  | normal operating mode                                                                                      |
| Edge-count difference (rising edge) between CANH and CANL for failure cases 1, 2, 3a and 4 recovery            |                | _    | 2            | _    | _  |                                                                                                            |
| TxD permanent dominant disable time                                                                            | $t_{TxD}$      | 1.0  | 2.0          | 3.5  | ms | normal mode                                                                                                |



9 V <  $V_{\rm S}$  < 16 V;  $I_{\rm CC}$  = -100  $\mu$ A; normal mode; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; CANtransceiver circuitry: – 40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter | Symbol | Lin  | Limit Values |      |  | Test Condition |
|-----------|--------|------|--------------|------|--|----------------|
|           |        | min. | typ.         | max. |  |                |

### **SPI-Interface**

### Logic Inputs DI and CSN

| H-input voltage threshold        | $V_{IH}$      | _                       | _   | $V_{\rm cc}$ | V  |                                       |
|----------------------------------|---------------|-------------------------|-----|--------------|----|---------------------------------------|
| L-input voltage threshold        | $V_{IL}$      | $0.2 \times V_{\rm CC}$ | _   | _            | V  |                                       |
| Hysteresis of input voltage      | $V_{IHY}$     | 50                      | 200 | 500          | mV |                                       |
| Pull up current at pin CSN       | $I_{ICSN}$    | -100                    | -25 | -5           | μΑ | $V_{\rm CSN} = 0.7 \times V_{\rm CC}$ |
| Pull down current at pin DI      | $I_{ICLK/DI}$ | 5                       | 25  | 100          | μΑ | $V_{DI} = 0.2 \times V_{CC}$          |
| Input capacitance at pin CSN, DI | $C_{I}$       | _                       | 10  | 15           | pF | 0 V < V <sub>CC</sub> < 5.25 V        |

# **Logic Output DO**

| H-output voltage level      | $V_{DOH}$  | V <sub>CC</sub> – 1.0 | V <sub>CC</sub> – 0.7 | _   | V  | I <sub>DOH</sub> = 1 mA                                                     |
|-----------------------------|------------|-----------------------|-----------------------|-----|----|-----------------------------------------------------------------------------|
| L-output voltage level      | $V_{DOL}$  | _                     | 0.2                   | 0.4 | V  | I <sub>DOL</sub> = - 1.6 mA                                                 |
| Tri-state leakage current   | $I_{DOLK}$ | -10                   | _                     | 10  | μΑ | $V_{\text{CSN}} = V_{\text{CC}}$<br>0 V < $V_{\text{DO}}$ < $V_{\text{CC}}$ |
| Tri-state input capacitance | $C_{DO}$   | _                     | 10                    | 15  | pF | $V_{\text{CSN}} = V_{\text{CC}}$<br>0 V < $V_{\text{CC}}$ < 5.25 V          |

# **Data Input Timing**

Not subject to production test - specified by design

| Clock period             | $t_{ m pCLK}$ | 1000 | _ | _ | ns |  |
|--------------------------|---------------|------|---|---|----|--|
| Clock high time          | $t_{CLKH}$    | 500  | _ | _ | ns |  |
| Clock low time           | $t_{CLKL}$    | 500  | _ | _ | ns |  |
| Clock low before CSN low | $t_{bef}$     | 500  | _ | _ | ns |  |



9 V <  $V_{\rm S}$  < 16 V;  $I_{\rm CC}$  = -100  $\mu$ A; normal mode; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; CANtransceiver circuitry: – 40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing into pin; unless otherwise specified.

| Parameter                                     | Symbol          | Liı  | Limit Values |      |    | <b>Test Condition</b>                                                                          |
|-----------------------------------------------|-----------------|------|--------------|------|----|------------------------------------------------------------------------------------------------|
|                                               |                 | min. | typ.         | max. |    |                                                                                                |
| CSN setup time                                | $t_{lead}$      | 500  | _            | _    | ns |                                                                                                |
| CLK setup time                                | $t_{lag}$       | 500  | _            | _    | ns |                                                                                                |
| Clock low after CSN high                      | $t_{\sf beh}$   | 500  | _            | _    | ns |                                                                                                |
| DI setup time                                 | $t_{\sf DISU}$  | 250  | _            | _    | ns |                                                                                                |
| DI hold time                                  | $t_{DIHO}$      | 250  | _            | _    | ns |                                                                                                |
| Input signal rise time at pin DI, CLK and CSN | $t_{\sf rIN}$   | _    | _            | 200  | ns |                                                                                                |
| Input signal fall time at pin DI, CLK and CSN | $t_{fIN}$       | _    | _            | 200  | ns |                                                                                                |
| Data Output Timing                            |                 | 1    | -1           |      |    | 1                                                                                              |
| DO rise time                                  | $t_{rDO}$       | _    | 50           | 100  | ns | C <sub>L</sub> = 100 pF                                                                        |
| DO fall time                                  | $t_{fDO}$       | _    | 50           | 100  | ns | C <sub>L</sub> = 100 pF                                                                        |
| DO enable time                                | $t_{ENDO}$      | _    | _            | 250  | ns | low impedance                                                                                  |
| DO disable time                               | $t_{\sf DISDO}$ | _    | _            | 250  | ns | high impedance                                                                                 |
| DO valid time                                 | $t_{VADO}$      | _    | 100          | 250  | ns | $V_{\rm DO}$ < 0.2 $V_{\rm CC}$ ;<br>$V_{\rm DO}$ > 0.7 $V_{\rm CC}$ ;<br>$C_{\rm L}$ = 100 pF |



# 9 Timing Diagrams



Figure 11 Data Transfer Timing





Figure 12 SPI-Input Timing



Figure 13 Turn OFF/ON Time





Figure 14 DO Valid Data Delay Time and Valid Time



Figure 15 DO Enable and Disable Time





Figure 16 High Side Switch1 Timing Diagram



Figure 17 Cyclic Wake Timing Diagram





Figure 18 Watchdog Timeout Definitions



Figure 19 Watchdog Timing Diagram





Figure 20 Reset Timing Diagram



Figure 21 Current Consumption during Cyclic Wake Mode





Figure 22 Timing Test Circuit



# 10 Application



Figure 23 Application Circuit



### 11 Package Outlines



Figure 24 The P-DSO-28-6 package

### **Sorts of Packing**

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information".

Dimensions in mm