

# 1:4 Differential Clock/Data Fanout Buffer

#### **Features**

- · Four ECL/PECL differential outputs
- One ECL/PECL differential or single-ended inputs (CLKA)
- One HSTL differential or single-ended inputs (CLKB)
- · Hot-swappable/-insertable
- · 29 ps typical output-to-output skew
- · 95 ps typical part-to-part skew
- · 400 ps typical propagation delay
- · 0.16 ps typical RMS phase jitter
- · 7 ps typical peak period jitter
- 1.5-GHz operation (2.7-GHz maximum toggle frequency)
- PECL and HSTL mode supply range: V<sub>CC</sub> = 2.5V± 5% to 3.3V±5% with V<sub>FF</sub> = 0V
- ECL mode supply range:  $V_{EE} = -2.5V \pm 5\%$  to  $-3.3V \pm 5\%$  with  $V_{CC} = 0V$
- Industrial temperature range: –40°C to 85°C
- · 20-pin SSOP package
- Temperature compensation like 100K ECL

#### **Functional Description**

The CY2DP314 is a low-skew, low propagation delay 2-to-4 differential fanout buffer targeted to meet the requirements of high-performance clock and data distribution applications. The device is implemented on SiGe technology and has a fully differential internal architecture that is optimized to achieve low signal skews at operating frequencies of up to 1.5 GHz (full swing).

The device features two differential input paths that are multiplexed internally. This mux is controlled by the CLK\_SEL pin. The CY2DP314 may function not only as a differential clock buffer but also as a signal-level translator and fanout on HSTL or LVCMOS /LVTTL single-ended signal to four ECL/PECL differential loads.

Since the CY2DP314 introduces negligible jitter to the timing budget, it is the ideal choice for distributing high frequency, high precision clocks across back-planes and boards in communication systems. Furthermore, advanced circuit design schemes, such as internal temperature compensation, ensure that the CY2DP314 delivers consistent performance over various platforms.





#### **Pin Definitions**

| Pin          | Name               | I/O                 | Туре     | Description                        |
|--------------|--------------------|---------------------|----------|------------------------------------|
| 1,10,11,20,3 | VCC                | +PWR                | Power    | Power supply, positive connection  |
| 2            | NC                 |                     |          | No connect                         |
| 4            | CLK_SEL            | I,PD                | ECL/PECL | Input Clock Select                 |
| 5            | CLKA               | I,PD <sup>[1]</sup> | ECL/PECL | Default differential clock input   |
| 6            | CLKA#              | I, PD/PU            | ECL/PECL | Default differential clock input   |
| 7            | CLKB               | I,PD                | HSTL     | Alternate differential clock input |
| 8            | CLKB#              | I, PD/PU            | HSTL     | Alternate differential clock input |
| 9            | VEE <sup>[2]</sup> | -PWR                | Power    | Power supply, negative connection  |
| 18,16,14,12  | Q[0:3]#            | 0                   | ECL/PECL | Complement output                  |
| 19,17,15,13  | Q[0:3]             | 0                   | ECL/PECL | True output                        |

#### Table 1.

| Control | Operation                                                                                                                                                                   |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK_SEL |                                                                                                                                                                             |
| 0       | CLKA, CLKA# input pair is active (Default condition with no connection to pin) CLKA can be driven with ECL- or PECL-compatible signals with respective power configurations |
| 1       | CLKB, CLKB# input pair is active. CLKB can be driven with HSTL-compatible signals with respective power configurations                                                      |

# **Governing Agencies**

The following agencies provide specifications that apply to the CY2DP314. The agency name and relevant specification is listed below in Table 2.

Table 2.

| Agency Name | Specification                                                                                         |
|-------------|-------------------------------------------------------------------------------------------------------|
| JEDEC       | JESD 020B (MSL)<br>JESD 8-6 (HSTL)<br>JESD 51 (Theta JA)<br>JESD 8-2 (ECL)<br>JESD 65-B (skew,jitter) |
| Mil-Spec    | 883E Method 1012.1 (Thermal Theta JC)                                                                 |

Document #: 38-07550 Rev.\*G

[+] Feedback

In the I/O column, the following notation is used: I for Input, O for Output, PD for Pull-Down, PU for Pull-Up, and PWR for Power.
 In ECL mode (negative power supply mode), V<sub>EE</sub> is either -3.3V or -2.5V and V<sub>CC</sub> is connected to GND (0V). In PECL mode (positive power supply mode), V<sub>EE</sub> is connected to GND (0V) and V<sub>CC</sub> is either +3.3V or +2.5V. In both modes, the input and output levels are referenced to the most positive supply (V<sub>CC</sub>) and are between V<sub>CC</sub> and V<sub>EE</sub>.



# **Absolute Maximum Ratings**

| Parameter        | Description                | Condition        | Min.        | Max. | Unit  |
|------------------|----------------------------|------------------|-------------|------|-------|
| $V_{CC}$         | Positive Supply Voltage    | Non-Functional   | -0.3        | 4.6  | V     |
| V <sub>EE</sub>  | Negative Supply Voltage    | Non-Functional   | -4.6        | 0.3  | V     |
| T <sub>S</sub>   | Temperature, Storage       | Non-Functional   | <b>–</b> 65 | +150 | °C    |
| T <sub>J</sub>   | Temperature, Junction      | Non-Functional   |             | 150  | °C    |
| ESD <sub>h</sub> | ESD Protection             | Human Body Model | 2000        |      | V     |
| $M_{SL}$         | Moisture Sensitivity Level |                  |             | 3    | N.A.  |
| Gate Count       | Total Number of Used Gates | Assembled Die    | 50 ga       |      | gates |

Multiple Supplies: The Voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required.

### **Operating Conditions**

| Parameter        | Description                      | Condition                                  | Min.            | Max.                  | Unit |
|------------------|----------------------------------|--------------------------------------------|-----------------|-----------------------|------|
| LU <sub>I</sub>  | Latch Up Immunity                | Functional, typical                        | 10              | 00                    | mA   |
| T <sub>A</sub>   | Temperature, Operating Ambient   | Functional                                 | -40             | +85                   | °C   |
| Ø <sub>Jc</sub>  | Dissipation, Junction to Case    | Functional                                 | 37              | [3]                   | °C/W |
| Ø <sub>Ja</sub>  | Dissipation, Junction to Ambient | Functional                                 | 13              | 2 <sup>[3]</sup>      | °C/W |
| I <sub>EE</sub>  | Maximum Quiescent Supply Current | V <sub>EE</sub> pin                        |                 | 130 <sup>[4]</sup>    | mA   |
| C <sub>IN</sub>  | Input pin capacitance            |                                            |                 | 3                     | pF   |
| L <sub>IN</sub>  | Pin Inductance                   |                                            |                 | 1                     | nΗ   |
| V <sub>IN</sub>  | Input Voltage                    | Relative to V <sub>CC</sub> <sup>[5]</sup> | -0.3            | V <sub>CC</sub> + 0.3 | V    |
| V <sub>TT</sub>  | Output Termination Voltage       | Relative to V <sub>CC</sub> <sup>[5]</sup> | V <sub>CC</sub> | <del>- 2</del>        | V    |
| V <sub>OUT</sub> | Output Voltage                   | Relative to V <sub>CC</sub> <sup>[5]</sup> | -0.3            | V <sub>CC</sub> + 0.3 | V    |
| I <sub>IN</sub>  | Input Current <sup>[6]</sup>     | $V_{IN} = V_{IL}$ , or $V_{IN} = V_{IH}$   |                 | 11501                 | uA   |

### PECL/HSTL DC Electrical Specifications

| Parameter        | Description                                                              | Condition                                                              | Min.                                              | Max.                                           | Unit       |
|------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------|------------|
| V <sub>CC</sub>  | Operating Voltage                                                        | 2.5V ± 5%, V <sub>EE</sub> = 0.0V<br>3.3V ± 5%, V <sub>EE</sub> = 0.0V | 2.375<br>3.135                                    | 2.625<br>3.465                                 | <b>V V</b> |
| V <sub>CMR</sub> | PECL Input Differential Crosspoint Voltage <sup>[7]</sup>                | Differential operation                                                 | 1.2                                               | V <sub>CC</sub>                                | V          |
| V <sub>X</sub>   | HSTL Input Differential Crosspoint Voltage <sup>[8]</sup>                | Standard Load Differential Operation                                   | 0.68                                              | 0.9                                            | V          |
| V <sub>OH</sub>  | Output High Voltage                                                      | $I_{OH} = -30 \text{ mA}^{[9]}$                                        | V <sub>CC</sub> – 1.25                            | V <sub>CC</sub> – 0.7                          | V          |
| V <sub>OL</sub>  | Output Low Voltage<br>$V_{CC} = 3.3V \pm 5\%$<br>$V_{CC} = 2.5V \pm 5\%$ | I <sub>OL</sub> = -5 mA <sup>[9]</sup>                                 | V <sub>CC</sub> – 1.995<br>V <sub>CC</sub> –1.995 | V <sub>CC</sub> – 1.5<br>V <sub>CC</sub> – 1.3 | V<br>V     |
| V <sub>IH</sub>  | Input Voltage, High                                                      | Single-ended operation                                                 | V <sub>CC</sub> – 1.165                           | $V_{\rm CC} - 0.880^{[10]}$                    | V          |
| V <sub>IL</sub>  | Input Voltage, Low                                                       | Single-ended operation                                                 | V <sub>CC</sub> – 1.945 <sup>[10]</sup>           | V <sub>CC</sub> – 1.625                        | V          |

- 3. Theta JA EIA JEDEC 51 test board conditions (typical value); Theta JC 883E Method 1012.1.
- 4. Power Calculation:  $V_{CC} * I_{EE} + 0.5 (I_{OH} + I_{OL}) (V_{OH} V_{OL})$  (number of differential outputs used);  $I_{EE}$  does not include current going off chip. 5. where  $V_{CC}$  is  $3.3V\pm5\%$  or  $2.5V\pm5\%$ .
- Inputs have internal pull-up/pull-down or biasing resistors which affect the input current.
   Refer to Figure 1.
- V<sub>X</sub>(AC) is the crosspoint of the differential HSTL input signal. Normal AC operation is obtained when the crosspoint is within the V<sub>X</sub>(AC) range and the input swing lies within the V<sub>DIF</sub>(AC) specification. Violation of V<sub>X</sub>(AC) or V<sub>DIF</sub>(AC) impacts the device propagation delay, device and part-to-part skew. Refer to *Figure 2*.
   Equivalent to a termination of 50Ω to VTT. I<sub>OHMIN</sub> = (V<sub>OHMIN</sub>-V<sub>TT</sub>)/50; I<sub>OHMAX</sub>=(V<sub>OHMAX</sub>-V<sub>TT</sub>)/50; I<sub>OLMIN</sub>=(V<sub>OLMIN</sub>-V<sub>TT</sub>)/50.
- 10.  $V_{IL}$  will operate down to  $V_{EE}$ ;  $V_{IH}$  will operate up to  $V_{CC}$ .



# **ECL DC Electrical Specifications**

| Parameter        | Description                                                                | Condition                                                                | Min.                   | Max.                   | Unit |
|------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------|------------------------|------|
| V <sub>EE</sub>  | Negative Power Supply                                                      | -2.5V ± 5%, V <sub>CC</sub> = 0.0V<br>-3.3V ± 5%, V <sub>CC</sub> = 0.0V | -2.625<br>-3.465       | -2.375<br>-3.135       | V    |
| V <sub>CMR</sub> | ECL Input Differential cross point voltage <sup>[7]</sup>                  | Differential operation                                                   | V <sub>EE</sub> + 1.2  | 0V                     | V    |
| V <sub>OH</sub>  | Output High Voltage                                                        | I <sub>OH</sub> = -30 mA <sup>[9]</sup>                                  | -1.25                  | -0.7                   | V    |
| V <sub>OL</sub>  | Output Low Voltage<br>$V_{EE} = -3.3V \pm 5\%$<br>$V_{EE} = -2.5V \pm 5\%$ | I <sub>OL</sub> = -5 mA <sup>[9]</sup>                                   | -1.995<br>-1.995       | -1.5<br>-1.3           | V    |
| $V_{IH}$         | Input Voltage, High                                                        | Single-ended operation                                                   | -1.165                 | -0.880 <sup>[10]</sup> | V    |
| V <sub>IL</sub>  | Input Voltage, Low                                                         | Single-ended operation                                                   | -1.945 <sup>[10]</sup> | -1.625                 | V    |

# **AC Electrical Specifications**

| Parameter             | Description                                                   | Condition                                          | Min.       | Тур.                       | Max.       | Unit     |
|-----------------------|---------------------------------------------------------------|----------------------------------------------------|------------|----------------------------|------------|----------|
| V <sub>PP</sub>       | ECL/PECL Input Differential Input Voltage <sup>[7]</sup>      | Differential operation                             | 0.1        |                            | 1.3        | V        |
| V <sub>CMRO</sub>     | Output Common Voltage Range                                   |                                                    |            | V <sub>CC</sub> –<br>1.425 |            | V        |
| F <sub>CLK</sub>      | Input Frequency                                               | 50% duty cycle Standard load                       | -          |                            | 1.5        | GHz      |
| T <sub>PD</sub>       | Propagation Delay CLKA or CLKB to Output pair <sup>[12]</sup> | PECL, ECL < 660 MHz<br>HSTL < 1 GHz                | 280<br>280 | 400<br>400                 | 650<br>750 | ps<br>ps |
| $V_{DIF}$             | HSTL Differential Input Voltage <sup>[11]</sup>               | Duty Cycle Standard Load<br>Differential Operation | 0.4        |                            | 1.9        | V        |
| V <sub>X</sub>        | HSTL Input Differential Crosspoint Voltage <sup>[8]</sup>     | Standard Load Differential Operation               | 0.68       |                            | 0.9        | V        |
| Vo                    | Output Voltage (peak-to-peak; see Figure 2)                   | < 1 GHz                                            | 0.375      |                            | -          | V        |
| tsk <sub>(0)</sub>    | Output-to-output Skew                                         | <660 MHz <sup>[12]</sup> , See <i>Figure</i> 3     | -          | 29                         | 50         | ps       |
| tsk <sub>(PP)</sub>   | Part-to-Part Output Skew <sup>[12]</sup>                      |                                                    | -          | 95                         | 150        | ps       |
| t <sub>jit(per)</sub> | Output Period Jitter (peak) <sup>[13]</sup>                   | 156.25 MHz <sup>[12]</sup>                         | -          | 7                          | 15         | ps       |
| t <sub>jit(pn)</sub>  | Output RMS Phase Jitter <sup>[12, 13]</sup>                   | 156.25 MHz, broadband, 3.3V                        | -          | 0.175                      | -          | ps       |
|                       | (see Figure 6)                                                | 156.25 MHz, Filtered, 3.3V                         | -          | 0.159                      | -          | ps       |
|                       |                                                               | 312.5 MHz, broadband, 3.3V                         | -          | 0.266                      | -          | ps       |
|                       |                                                               | 312.5 MHz, Filtered, 3.3V                          | 1          | 0.260                      | _          | ps       |
| tsk <sub>(P)</sub>    | Output Pulse Skew <sup>[14]</sup>                             | 660 MHz <sup>[12]</sup> , See Figure 3             | _          |                            | 50         | ps       |
| $T_R, T_F$            | Output Rise/Fall Time (see Figure 2)                          | 50% duty cycle<br>Differential 20% to 80%          | 0.08       |                            | 0.3        | ns       |

<sup>11.</sup> V<sub>DIF</sub> (AC) is the minimum differential HSTL input voltage swing required to maintain AC characteristics including tkpd and device-to-device skew.

12. 50% duty cycle; standard load; differential operation.

13. For further information regarding jitter, please refer to the application note "Understanding data sheet jitter specifications for Cypress timing products".

14. Output pulse skew is the absolute difference of the propagation delay times: | t<sub>PLH</sub> - t<sub>PHL</sub> |.



VEE

# **Timing Definitions**



Figure 1. PECL/ECL Input Waveform Definitions



Figure 2. HSTL Differential Input Waveform Definitions



Input Clock

TPLH,
TPD

Output Clock

Another Output Clock

 $\label{eq:Figure 4.Propagation Delay TPD} Figure 4. Propagation Delay (T_{PD}), output pulse skew (|t_{PLH}-t_{PHL}|), and output-to-output skew (t_{SK(O)}) for both CLKA or CLKB to Output Pair, PECL/ECL to PECL/ECL$ 



# **Test Configuration**

Standard test load using a differential pulse generator and differential measurement instrument.



Figure 5. CY2DP314 AC Test Reference

### **Supplemental Parametric Information**

RMS Phase Jitter: 0.159 ps typical @ 156.25 MHz, 10 GbE Filter (1.875 MHz – 20 MHz)
0.175 ps typical @ 156.25 MHz, Broadband (Raw Data from 10 Hz – 20 MHz)



Figure 6. Typical Phase-noise Characteristics at 156.25 MHz, 3.3V, Room Temperature



# **Applications Information**

### **Termination Examples**



Figure 7. Standard LVPECL - PECL Output Termination



Figure 8. Driving a PECL/ECL Single-ended Input



Figure 9. Low-voltage Positive Emitter-coupled Logic (LVPECL) to a Low-voltage Differential Signaling (LVDS) Interface





One output is shown for clarity

Figure 10. Termination for LVPECL to HISL Interface for VCC = 2.5V would use X = 50 Ohms, Y = 2300 Ohms, and Z = 1000 Ohms. See application note titled *PECL Translation, SAW Oscillators, and Specs* for Other Signalling Standards and Supplies

# **Ordering Information**

| Part Number  | Package Type                | Product Flow             |
|--------------|-----------------------------|--------------------------|
| CY2DP314OI   | 20-pin SSOP                 | Industrial, –40° to 85°C |
| CY2DP314OIT  | 20-pin SSOP – Tape and Reel | Industrial, –40° to 85°C |
| Lead-free    |                             |                          |
| CY2DP314OXI  | 20-pin SSOP                 | Industrial, –40° to 85°C |
| CY2DP314OXIT | 20-pin SSOP – Tape and Reel | Industrial, –40° to 85°C |

Document #: 38-07550 Rev.\*G Page 8 of 10



### **Package Drawing and Dimensions**

#### 20-Lead (5.3 mm) Shrunk Small Outline Package O20



FastEdge is a trademark of Cypress Semiconductor Corporation. All product and company names mentioned in this document are the trademarks of their respective holders.



# **Document History Page**

| REV. | ECN NO. | Issue Date | Orig. of Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|---------|------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 126779  | 06/13/03   | RGL             | New data sheet                                                                                                                                                                                                                                                                                                                                                                                                                            |
| *A   | 128940  | 08/19/03   | RGL             | Changed the operation value from 1.5 GHz, reduced swing to 3 GHz to from DC to above 1.5 GHz   Changed V $_{\rm CC}$ value in the I $_{\rm IN}$ parameter from 3.6V to 3.645V.   Changed the V $_{\rm OL}$ min value from V $_{\rm CC}$ –1.9 to V $_{\rm CC}$ –1.945   Changed the I $_{\rm EE}$ max value from 48 mA to 130 mA   Specified the max input frequency (F $_{\rm CLK}$ ) to 2200 MHz   Specified the TTB max value to 250 ps |
| *B   | 207710  | See ECN    | RGL             | Added Junction Temperature $(T_J)$ parameter in the Absolute Max. Conditions table Replaced $I_{CC}$ calculation with power calculation in the footnote                                                                                                                                                                                                                                                                                   |
| *C   | 237748  | See ECN    | RGL             | Provided data for TBDs to match the device                                                                                                                                                                                                                                                                                                                                                                                                |
| *D   | 247603  | See ECN    | RGL/GGK         | Changed V <sub>OH</sub> and V <sub>OL</sub> to match the Char Data                                                                                                                                                                                                                                                                                                                                                                        |
| *E   | 270151  | See ECN    | RGL             | Removed all V <sub>BB</sub> references<br>Added Lead-free devices                                                                                                                                                                                                                                                                                                                                                                         |
| *F   | 346157  | See ECN    | RGL             | Minor Change: corrected the CLK_SEL input type to ECL/PECL                                                                                                                                                                                                                                                                                                                                                                                |
| *G   | 393406  | See ECN    | RGL             | Updated Jitter values, Added typical values                                                                                                                                                                                                                                                                                                                                                                                               |