### Low Skew, 1-to-16 LVCMOS/LVTTL CLOCK GENERATOR ### GENERAL DESCRIPTION The ICS87016 is a low skew, 1:16 LVCMOS/LVTTL Clock Generator. The device has 4 banks of 4 outputs and each bank can be independently selected for $\pm 1$ or $\pm 2$ frequency operation. Each bank also has its own power supply pins so that the banks can operate at the following different voltage levels: 3.3V, 2.5V, and 1.8V. The low impedance LVCMOS/LVTTL outputs are designed to drive $50\Omega$ series or parallel terminated transmission lines. The divide select inputs, DIV\_SELA:DIV\_SELD, control the output frequency of each bank. The output banks can be independently selected for $\div 1$ or $\div 2$ operation. The bank enable inputs, CLK\_ENA:CLK\_END, support enabling and disabling each bank of outputs individually. The CLK\_ENA:CLK\_END circuitry has a synchronizer to prevent runt pulses when enabling or disabling the clock outputs. The master reset input, nMR/OE, resets the $\div 1/\div 2$ flip flops and also controls the active and high impedance states of all outputs. This pin has an internal pull-up resistor and is normally used only for test purposes or in systems which use low power modes. The ICS87016 is characterized to operate with the core at 3.3V and the banks at 3.3V, 2.5V, or 1.8V. Guaranteed bank, output, and part-to-part skew characteristics make the 87016 ideal for those clock applications demanding well-defined performance and repeatability. #### **F**EATURES - Sixteen LVCMOS/LVTTL outputs (4 banks of 4 outputs) - Selectable differential CLK1, nCLK1 or LVCMOS clock input - CLK1, nCLK1 pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL - CLK0 supports the following input types: LVCMOS, LVTTL - · Maximum output frequency: 250MHz - Independent bank control for ÷1 or ÷2 operation - Independent output bank voltage settings for 3.3V, 2.5V, or 1.8V operation - Asynchronous clock enable/disable - Output skew: 170ps (maximum) - Bank skew: 30ps (maximum) - Part-to-part skew: 750ps (maximum) - 3.3V core, 3.3V, 2.5V, or 1.8V output operating supply - 0°C to 85°C ambient operating temperature - Available in both standard and lead-free RoHS compliant packages ### BLOCK DIAGRAM ### PIN ASSIGNMENT # Low Skew, 1-to-16 LVCMOS/LVTTL CLOCK GENERATOR TABLE 1. PIN DESCRIPTIONS | Number | Name | Т | уре | Description | |---------------------------------------|-------------------------------|--------|----------|------------------------------------------------------------------------------------------------------------------------------| | 1, 48 | $V_{_{\mathrm{DD}}}$ | Power | | Positive supply pins. | | 2 | CLK0 | Input | Pulldown | LVCMOS / LVTTL clock input. | | 3 | DIV_SELA | Input | Pullup | Controls frequency division for Bank A outputs. LVCMOS / LVTTL interface levels. | | 4 | DIV_SELB | Input | Pullup | Controls frequency division for Bank B outputs LVCMOS / LVTTL interface levels | | 5 | DIV_SELC | Input | Pullup | Controls frequency division for Bank C outputs. LVCMOS / LVTTL interface levels. | | 6 | DIV_SELD | Input | Pullup | Controls frequency division for Bank D outputs. LVCMOS / LVTTL interface levels. | | 7 | CLK_ENA | Input | Pullup | Output enable for Bank A outputs. Active HIGH. If pin is LOW, outputs drive low. LVCMOS / LVTTL interface levels. | | 8 | CLK_ENB | Input | Pullup | Output enable for Bank B outputs. Active HIGH. If pin is LOW, outputs drive low. LVCMOS / LVTTL interface levels. | | 9 | CLK_ENC | Input | Pullup | Output enable for Bank C outputs. Active HIGH. If pin is LOW, outputs drive low. LVCMOS / LVTTL interface levels. | | 10 | CLK_END | Input | Pullup | Output enable for Bank D outputs. Active HIGH. If pin is LOW, outputs drive low. LVCMOS / LVTTL interface levels. | | 11 | nMR/OE | Input | Pullup | Master reset. When LOW, resets the ÷1/÷2 flip flops and sets the outputs to high impedance. LVCMOS / LVTTL interface levels. | | 12, 16, 20, 24,<br>28, 32, 36, 40, 44 | GND | Power | | Power supply ground. | | 13, 15, 17, 19 | QD3, QD2,<br>QD1, QD0 | Output | | Bank D outputs. LVCMOS / LVTTL interface levels. | | 14, 18 | V <sub>DDOD</sub> | Power | | Output Bank D power supply pins. | | 21, 23, 25, 27 | QC3, QC2,<br>QC1, QC0 | Output | | Bank C outputs. LVCMOS / LVTTL interface levels. | | 22, 26 | $V_{\scriptscriptstyle DDOC}$ | Power | | Output Bank C power supply pins. | | 29, 31, 33, 35 | QB3, QB2,<br>QB1, QB0 | Output | | Bank B outputs. LVCMOS / LVTTL interface levels. | | 30, 34 | $V_{\tiny DDOB}$ | Power | | Output Bank B power supply pins. | | 37, 39, 41, 43 | QA3, QA2,<br>QA1, QA0 | Output | | Bank A outputs. LVCMOS / LVTTL interface levels. | | 38, 42 | $V_{\scriptscriptstyle DDOA}$ | Power | | Output Bank A power supply pins. | | 45 | CLK_SEL | Input | Pulldown | Clock select input. When HIGH, selects CLK1, nCLK1 inputs. When LOW, selects CLK0 input. LVCMOS / LVTTL interface levels. | | 46 | nCLK1 | Input | Pullup | Inverting differential clock input. | | 47 | CLK1 | Input | Pulldown | Non-inverting differential clock input. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Low Skew, 1-to-16 LVCMOS/LVTTL CLOCK GENERATOR #### TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------|----------------------------------------------------|-------------------------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | | | $V_{DD}$ , $V_{DDOx} = 3.465V$ | | | 18 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance (per output); NOTE 1 | $V_{DD} = 3.465, V_{DDOx} = 2.625V$ | | | 20 | pF | | | (per output), NOTE 1 | $V_{DD} = 3.465, V_{DDOx} = 1.89V$ | | | 30 | pF | | R <sub>out</sub> | Output Impedance | | | 7 | | Ω | NOTE 1: $V_{\text{DDOx}}$ denotes $V_{\text{DDOA}}$ , $V_{\text{DDOB}}$ , $V_{\text{DDOC}}$ , and $V_{\text{DDOD}}$ . #### TABLE 3. FUNCTION TABLE | | Inputs | 0 | utputs | | |--------|---------|----------|--------|--------------| | nMR/OE | CLK_ENx | DIV_SELx | Bank X | Qx Frequency | | 0 | Х | Х | Hi Z | N/A | | 1 | 1 | 0 | Active | fIN/2 | | 1 | 1 | 1 | Active | fIN | | 1 | 0 | Х | Low | N/A | # Low Skew, 1-to-16 LVCMOS/LVTTL CLOCK GENERATOR #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_I$ -0.5V to $V_{DD}$ + 0.5 V Outputs, $V_{O}$ -0.5V to $V_{DDOx} + 0.5V$ Package Thermal Impedance, θ<sub>IA</sub> 47.9°C/W (0 lfpm) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = 0^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------|-------------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Positive Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | | | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDOx</sub> | Output Supply Voltage; NOTE 1 | | 2.375 | 2.5 | 2.625 | V | | | | | 1.71 | 1.8 | 1.89 | V | | I <sub>DD</sub> | Power Supply Current | | | | 100 | mA | | I <sub>DDOx</sub> | Output Supply Current; NOTE 2 | | | | 15 | mA | $\mathsf{NOTE}\ 1: \mathsf{V}_{\mathtt{DDOX}}\ \mathsf{denotes}\ \mathsf{V}_{\mathtt{DDOA}},\ \mathsf{V}_{\mathtt{DDOB}},\ \mathsf{V}_{\mathtt{DDOC}},\ \mathsf{and}\ \mathsf{V}_{\mathtt{DDOD}}.\ \mathsf{NOTE}\ 2: \mathsf{I}_{\mathtt{DDOx}}\ \mathsf{denotes}\ \mathsf{I}_{\mathtt{DDOA}},\ \mathsf{I}_{\mathtt{DDOB}},\ \mathsf{I}_{\mathtt{DDOD}},\ \mathsf{and}\ \mathsf{I}_{\mathtt{DDOD}}.$ Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = 0$ °C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------|-----------------------------------------------------------|-------------------------------------------------------|------------------------|---------|-----------------------|-------| | V <sub>IH</sub> | Input<br>High Voltage | DIV_SELA:DIV_SELD,<br>CLK_ENA:CLK_END,<br>nMR/OE, CLK_SEL | | 2 | | V <sub>DD</sub> + 0.3 | ٧ | | | | CLK0 | | 2 | | $V_{DD} + 0.3$ | V | | V <sub>IL</sub> | Input<br>Low Voltage | DIV_SELA:DIV_SELD,<br>CLK_ENA:CLK_END,<br>nMR/OE, CLK_SEL | | -0.3 | | 0.8 | V | | | | CLK0 | | -0.3 | | 1.3 | V | | I <sub>IH</sub> | Input<br>High Current | CLK_ENA:CLK_END,<br>DIV_SELA:DIV_SELD,<br>nMR/OE | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | | | CLK0, CLK_SEL | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I | Input<br>Low Current | CLK_ENA:CLK_END,<br>DIV_SELA:DIV_SELD,<br>nMR/OE | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | | | CLK0, CLK_SEL | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | | | | | $V_{DDOx} = 3.3V \pm 5\%; NOTE 2$ | 2.6 | | | V | | V <sub>OH</sub> | Output High \ | /oltage; NOTE 1 | $V_{DDOx} = 2.5V \pm 5\%; NOTE 2$ | 1.8 | | | V | | <b>V</b> OH | - Output Filgir V | onage, NOTE 1 | $V_{DDOx} = 1.8V \pm 5\%$ ; NOTE 2<br>$I_{OH} = -2mA$ | V <sub>DD</sub> - 0.45 | | | V | | | | | $V_{DDOx} = 3.3V \pm 5\%; NOTE 2$ | | | 0.5 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | $V_{DDOx} = 2.5V \pm 5\%; NOTE 2$ | | | 0.5 | V | | V OL | Output Low V | ollage, NOTE 1 | $V_{DDOx} = 1.8V \pm 5\%$ ; NOTE 2<br>$I_{OL} = 2mA$ | | | 0.45 | V | | I <sub>OZL</sub> | Output Tristate | e Current Low | | -5 | | | μΑ | | I <sub>OZH</sub> | Output Tristate | e Current High | | | | 5 | μΑ | NOTE 1: Outputs terminated with $50\Omega$ to $V_{DDOX}/2$ . See Parameter Measurement Information, Output Load Test Circuit. NOTE 2: $V_{DDOX}$ denotes $V_{DDOA}$ , $V_{DDOB}$ and $V_{DDOD}$ . ## LOW SKEW, 1-10-16 LVCMOS/LVTTL CLOCK GENERATOR Table 4C. Differential DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = 0$ °C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------------------|-------------|--------------------------------|-----------|---------|------------------------|-------| | | Input High Current | nCLK1 | $V_{IN} = V_{DD} = 3.465V$ | | | 5 | μΑ | | 'ін | Imput riigh Current | CLK1 | $V_{IN} = V_{DD} = 3.465V$ | | | 150 | μΑ | | | Input Low Current | nCLK1 | $V_{IN} = 0V, V_{DD} = 3.465V$ | -150 | | | μΑ | | I <sub>IL</sub> | Imput Low Current | CLK1 | $V_{IN} = 0V, V_{DD} = 3.465V$ | -5 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input | Voltage | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Inpu<br>NOTE 1, 2 | ut Voltage; | | GND + 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: For single ended applications, the maximum input voltage for CLK1, nCLK1 is V<sub>nn</sub> + 0.3V. NOTE 2: Common mode voltage is defined as V<sub>III</sub>. **Table 5A. AC Characteristics,** $V_{DD} = V_{DDOx} = 3.3V \pm 5\%$ , Ta = 0°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|----------------------------|-------------------------|-----------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | | 250 | MHz | | | Propagation Delay, | CLK0; NOTE 1A | | 2.8 | 3.2 | 3.7 | ns | | tp <sub>LH</sub> | Low to High | CLK1, nCLK1;<br>NOTE 1B | | 2.9 | 3.4 | 3.9 | ns | | tsk(b) | Bank Skew; NOTE 2 | 2, 7 | Measured on the Rising Edge | | | 30 | ps | | tsk(o) | Output Skew; NOTE 3, 7 | | Measured on the Rising Edge | | | 150 | ps | | tsk(pp) | Part-to-Part Skew; N | IOTE 5, 7 | | | | 750 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Tim | ne; NOTE 6 | 20% to 80% | 200 | | 700 | ps | | ada | Output Duty Cycle | | f < 175MHz | 45 | | 55 | % | | odc | Output Duty Cycle | | f ≥ 175MHz | 40 | | 60 | % | | t <sub>EN</sub> | Output Enable Time; NOTE 6 | | | | | 10 | ns | | t <sub>DIS</sub> | Output Disable Time | e; NOTE 6 | | | | 10 | ns | All parameters measured at 250MHz unless noted otherwise. NOTE 1A: Measured from the $\rm V_{DD}\!/2$ of the input to $\rm V_{DDOX}\!/2$ of the output. NOTE 1B: Measured from the differential input crossing point to $V_{\text{\tiny DDOX}}/2$ of the output. NOTE 2: Defined as skew within a bank with equal load conditions. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDOX</sub>/2. NOTE 4: Defined as skew across banks of outputs switching in the same direction operating at different frequencies with the same supply voltages and equal load conditions. Measured at $V_{DDOX}/2$ . NOTE 5: Defined as skew between outputs on different devices operating a the same supply voltages and with equal load conditions. Using the same type of input on each device, the output is measured at $V_{DDOX}/2$ . NOTE 6: These parameters are guaranteed by characterization. Not tested in production. NOTE 7: This parameter is defined in accordance with JEDEC Standard 65. ### Low Skew, 1-TO-16 LVCMOS/LVTTL CLOCK GENERATOR Table 5B. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDOx} = 2.5V \pm 5\%$ , Ta = 0°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|----------------------------|-------------------------|-----------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | | 250 | MHz | | | Propagation Delay, | CLK0; NOTE 1A | | 2.9 | 3.3 | 3.8 | ns | | tp <sub>LH</sub> | Low to High | CLK1, nCLK1;<br>NOTE 1B | | 3 | 3.5 | 4 | ns | | tsk(b) | Bank Skew; NOTE 2, 7 | | Measured on the Rising Edge | | | 30 | ps | | tsk(o) | Output Skew; NOTE 3, 7 | | Measured on the Rising Edge | | | 160 | ps | | tsk(pp) | Part-to-Part Skew; N | NOTE 5, 7 | | | | 750 | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Tin | ne; NOTE 6 | 20% to 80% | 200 | | 700 | ps | | odo | Output Duty Cycle | | f < 175MHz | 45 | | 55 | % | | odc | Output Duty Cycle | | f ≥ 175MHz | 40 | | 60 | % | | t <sub>EN</sub> | Output Enable Time; NOTE 6 | | | | | 10 | ns | | t <sub>DIS</sub> | Output Disable Time | e; NOTE 6 | | | | 10 | ns | All parameters measured at 250MHz unless noted otherwise. NOTE 1A: Measured from the $V_{DD}/2$ of the input to $V_{DDOX}/2$ of the output. NOTE 1B: Measured from the differential input crossing point to $V_{DDOX}/2$ of the output. NOTE 2: Defined as skew within a bank with equal load conditions. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at $V_{\text{DDOX}}/2$ . NOTE 4: Defined as skew across banks of outputs switching in the same direction operating at different frequencies with the same supply voltages and equal load conditions. Measured at V<sub>DDOX</sub>/2. NOTE 5: Defined as skew between outputs on different devices operating a the same supply voltages and with equal load conditions. Using the same type of input on each device, the output is measured at $V_{DDOX}/2$ . NOTE 6: These parameters are guaranteed by characterization. Not tested in production. NOTE 7: This parameter is defined in accordance with JEDEC Standard 65. ### Low Skew, 1-TO-16 LVCMOS/LVTTL CLOCK GENERATOR Table 5C. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDOx} = 1.8V \pm 5\%$ , Ta = 0°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|----------------------------|-------------------------|-----------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | | 250 | MHz | | | Propagation Delay, | CLK0; NOTE 1A | | 3.1 | 3.8 | 4.5 | ns | | tp <sub>LH</sub> | Low to High | CLK1, nCLK1;<br>NOTE 1B | | 3.1 | 3.8 | 4.5 | ns | | tsk(b) | Bank Skew; NOTE 2 | 2, 7 | Measured on the Rising Edge | | | 30 | ps | | tsk(o) | Output Skew; NOTE 3, 7 | | Measured on the Rising Edge | | | 170 | ps | | tsk(pp) | Part-to-Part Skew; N | NOTE 5, 7 | | | | 750 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Tim | ne; NOTE 6 | 20% to 80% | 200 | | 700 | ps | | | Outrout Duty Ovala | | f < 175MHz | 45 | | 55 | % | | odc | Output Duty Cycle | | f ≥ 175MHz | 40 | | 60 | % | | t <sub>EN</sub> | Output Enable Time; NOTE 6 | | | | | 10 | ns | | t <sub>DIS</sub> | Output Disable Time | e; NOTE 6 | | | | 10 | ns | All parameters measured at 250MHz unless noted otherwise. NOTE 1A: Measured from the $V_{DD}/2$ of the input to $V_{DDOX}/2$ of the output. NOTE 1B: Measured from the differential input crossing point to $V_{DDOX}/2$ of the output. NOTE 2: Defined as skew within a bank with equal load conditions. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at $V_{DDOX}/2$ . NOTE 4: Defined as skew across banks of outputs switching in the same direction operating at different frequencies with the same supply voltages and equal load conditions. Measured at V\_DDOX/2. NOTE 5: Defined as skew between outputs on different devices operating a the same supply voltages and with equal load conditions. Using the same type of input on each device, the output is measured at V\_DDOX/2. NOTE 6: These parameters are guaranteed by characterization. Not tested in production. NOTE 7: This parameter is defined in accordance with JEDEC Standard 65. ### PARAMETER MEASUREMENT INFORMATION ### 3.3V OUTPUT LOAD AC TEST CIRCUIT #### 3.3V/2.5V OUTPUT LOAD AC TEST CIRCUIT #### 3.3V/1.8V OUTPUT LOAD AC TEST CIRCUIT #### DIFFERENTIAL INPUT LEVEL ### PART-TO-PART SKEW OUTPUT SKEW ### BANK SKEW (where X denotes outputs in the same bank) ## k) OUTPUT RISE/FALL TIME ### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD ### PROPAGATION DELAY ### ICS87016 Low Skew, 1-TO-16 LVCMOS/LVTTL CLOCK GENERATOR ### **APPLICATION INFORMATION** ### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{pp}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{pp} = 3.3V$ , V\_REF should be 1.25V and R2/R1 = 0.609. #### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS #### INPUTS: #### **CLK INPUT:** For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from the CLK input to ground. #### **CLK/nCLK INPUT:** For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from CLK to ground. #### LVCMOS CONTROL PINS: All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### **OUTPUTS:** #### LVCMOS OUTPUT: All unused LVCMOS output can be left floating. We recommend that there is no trace attached. 87016AY www.idt.com BEV A JULY 29 2010 #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 4A to 4E show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 2A*, the input termination applies for LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 2A. CLK/NCLK INPUT DRIVEN BY LVHSTL DRIVER FIGURE 2B. CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 2C. CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 2D. CLK/NCLK INPUT DRIVEN BY 3.3V LVDS DRIVER FIGURE 2E. CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE #### SCHEMATIC EXAMPLE Figure 3 shows an application schematic example of the ICS87016. This schematic provides examples of input and output handling. The differential CLK1/nCLK1 input can accept various types of differential signal. This example shows the ICS87016 input driven by a 3.3V LVPECL driver. Additional examples for the input driven by other types of drivers are shown in the application section of this data sheet. The single ended input CLK0 is driven by a $7\Omega$ LVMCOS driver through series termination. The ICS87016 outputs are LVCMOS drivers. Series termination is shown in this schematic. Additional LVCMOS termination approaches are shown in the LVCMOS Termination Application Note. FIGURE 3. APPLICATION SCHEMATIC EXAMPLE ### ICS87016 Low Skew, 1-to-16 LVCMOS/LVTTL CLOCK GENERATOR ### RELIABILITY INFORMATION ### Table 6. $\theta_{\rm JA}{\rm vs.}$ Air Flow Table for 48 Lead LQFP ### $\boldsymbol{\theta}_{\text{JA}}$ by Velocity (Linear Feet per Minute) | | 0 | 200 | 500 | |----------------------------------------------|----------|----------|----------| | Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 47.9°C/W | 42.1°C/W | 39.4°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS87016 is: 2034 #### PACKAGE OUTLINE - Y SUFFIX FOR 48 LEAD LQFP TABLE 7. PACKAGE DIMENSIONS | | | /ARIATION<br>S IN MILLIMETERS | | | | | |---------|---------|-------------------------------|---------|--|--|--| | SYMBOL | | BBC | | | | | | STWIBOL | MINIMUM | NOMINAL | MAXIMUM | | | | | N | | 48 | | | | | | Α | | | 1.60 | | | | | A1 | 0.05 | | 0.15 | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | b | 0.17 | 0.22 | 0.27 | | | | | С | 0.09 | 0.09 0.20 | | | | | | D | | 9.00 BASIC | | | | | | D1 | | 7.00 BASIC | | | | | | D2 | | 5.50 Ref. | | | | | | E | | 9.00 BASIC | | | | | | E1 | | 7.00 BASIC | | | | | | E2 | | 5.50 Ref. | | | | | | е | | 0.50 BASIC | | | | | | L | 0.45 | 0.45 0.60 0.75 | | | | | | θ | 0° | | 7° | | | | | ccc | | | 0.08 | | | | Reference Document: JEDEC Publication 95, MS-026 # ICS87016 Low Skew, 1-to-16 LVCMOS/LVTTL CLOCK GENERATOR #### TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|--------------------------|--------------------|-------------| | 87016AY | ICS87016AY | 48 Lead LQFP | tray | 0°C to 85°C | | 87016AYT | ICS87016AY | 48 Lead LQFP | 1000 tape & reel | 0°C to 85°C | | 87016AYLF | ICS87016AYLF | 48 Lead "Lead-Free" LQFP | tray | 0°C to 85°C | | 87016AYLFT | ICS87016AYLF | 48 Lead "Lead-Free" LQFP | 1000 tape & reel | 0°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Inc. (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. ### Low Skew, 1-to-16 LVCMOS/LVTTL CLOCK GENERATOR | REVISION HISTORY SHEET | | | | | |------------------------|------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Rev | Table | Page | Description of Change | Date | | А | T5A, T5B,<br>T5C | 6, 7,<br>8 | AC Characteristics Table - corrected the first line in the Notes section, from "All parameters measured at 150MHz" to 250MHz. | 7/31/02 | | Α | | | Revised part description title from "Differential-to-LVCMOS Clock Generator" to "LVCMOS Clock Generator". | 8/9/02 | | А | T5A & T5B | 6 & 7<br>12 | AC Characteristics Table - switched prop delay values for CLK0 and CLK1, nCLK1. Added Differential Clock Input Interface section. Updated format. | 5/05/03 | | Α | | 1 | Modified Block Diagram, corrected latch block. | 6/4/03 | | Α | | 12 | Added Schematic Example | 12/10/04 | | А | T8 | 1<br>10<br>15 | Features Section - added Lead-Free bullet. Application Section - added Recommendations for Unused Input and Output Pins. Ordering Information Table - add Lead-Free part number, marking and note. | 2/28/06 | | А | Т8 | 15<br>17 | Updated datasheet's header/footer with IDT from ICS. Removed ICS prefix from Part/Order Number column. Added Contact Page. | 7/29/10 | ### ICS87016 Low Skew, 1-to-16 LVCMOS/LVTTL CLOCK GENERATOR ### We've Got Your Timing Solution. 6024 Silver Creek Valley Road San Jose, CA 95138 **Sales** 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 **Tech Support** netcom@idt.com © 2010 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT, the IDT logo, ICS and HiPerClockS are trademarks of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA