



# 14 Output, 3.3V SDRAM Buffer for Desktop PCs with 3 DIMMs

### **Features**

- One input to 14 output buffer or driver
- Supports up to three SDRAM DIMMs
- Two additional outputs for feedback
- Serial interface for output control
- Low skew outputs
- Up to 100 MHz operation
- Multiple V<sub>DD</sub> and V<sub>SS</sub> pins for noise reduction
- Dedicated OE pin for testing
- Low EMI outputs
- 28-pin SOIC (300-mil) package
- 3.3V operation

### **Functional Description**

The CY2314ANZ is a 3.3V buffer designed to distribute high speed clocks in desktop PC applications. The part has 14 outputs, 12 of which can be used to drive up to three SDRAM DIMMs. The remaining can be used for external feedback to a PLL. The device operates at 3.3V and outputs can run up to 100 MHz.

The CY2314ANZ also includes a serial interface which can enable or disable each output clock. On power up, all output clocks are enabled. A separate Output Enable pin facilitates testing on ATE.





### **Pin Configuration**

Figure 1. 28-Pin SOIC Top View



### **Device Functionality**

| OE | SDRAM [0-13] |
|----|--------------|
| 0  | High-Z       |
| 1  | 1 x BUF_IN   |

### **Serial Configuration Map**

■ The serial bits are read by the clock driver in the following order:

Byte 0 - Bits 7, 6, 5, 4, 3, 2, 1, 0

Byte 1 - Bits 7, 6, 5, 4, 3, 2, 1, 0

Byte N - Bits 7, 6, 5, 4, 3, 2, 1, 0

- Reserved and unused bits should be programmed to "0"
- Serial interface address for the CY2314ANZ is:

| A6 | A5 | A4 | А3 | A2 | A1 | A0 | R/W |
|----|----|----|----|----|----|----|-----|
| 1  | 1  | 0  | 1  | 0  | 0  | 1  |     |

**Table 1. Byte 0: SDRAM Active/Inactive Register** (1 = Enable, 0 = Disable), Default = Enabled

| Bit   | Pin# | Description              |  |
|-------|------|--------------------------|--|
| Bit 7 | 11   | SDRAM5 (Active/Inactive) |  |
| Bit 6 | 10   | SDRAM4 (Active/Inactive) |  |
| Bit 5 |      | Reserved, Drive to 0     |  |
| Bit 4 |      | Reserved, Drive to 0     |  |
| Bit 3 | 7    | SDRAM3 (Active/Inactive) |  |
| Bit 2 | 6    | SDRAM2 (Active/Inactive) |  |
| Bit 1 | 3    | SDRAM1 (Active/Inactive) |  |
| Bit 0 | 2    | SDRAM0 (Active/Inactive) |  |

**Table 2. Byte 1: SDRAM Active/Inactive Register** (1 = Active, 0 = Inactive), Default = Active

| Bit   | Pin# | Description               |  |
|-------|------|---------------------------|--|
| Bit 7 | 27   | SDRAM11 (Active/Inactive) |  |
| Bit 6 | 26   | SDRAM10 (Active/Inactive) |  |
| Bit 5 | 23   | SDRAM9 (Active/Inactive)  |  |
| Bit 4 | 22   | SDRAM8 (Active/Inactive)  |  |
| Bit 3 |      | Reserved, Drive to 0      |  |
| Bit 2 |      | Reserved, Drive to 0      |  |
| Bit 1 | 19   | SDRAM7 (Active/Inactive)  |  |
| Bit 0 | 18   | SDRAM6 (Active/Inactive)  |  |

**Table 3. Byte 2: SDRAM Active/Inactive Register** (1 = Active, 0 = Inactive), Default = Active

| Bit   | Pin# | Description               |  |
|-------|------|---------------------------|--|
| Bit 7 | 17   | SDRAM13 (Active/Inactive) |  |
| Bit 6 | 12   | SDRAM12 (Active/Inactive) |  |
| Bit 5 |      | Reserved, Drive to 0      |  |
| Bit 4 |      | Reserved, Drive to 0      |  |
| Bit 3 |      | Reserved, Drive to 0      |  |
| Bit 2 |      | Reserved, Drive to 0      |  |
| Bit 1 |      | Reserved, Drive to 0      |  |
| Bit 0 |      | Reserved, Drive to 0      |  |

Document #: 38-07143 Rev. \*B



# **Maximum Ratings**

| Supply Voltage to Ground Potential | 0.5V to +7.0V                   |
|------------------------------------|---------------------------------|
| DC Input Voltage (Except BUF_IN)   | -0.5V to V <sub>DD</sub> + 0.5V |
| DC Input Voltage (BUF IN)          | 0.5V to +7.0V                   |

| Storage Temperature65°C to     | +150°C  |
|--------------------------------|---------|
| Junction Temperature           | . 150°C |
| Static Discharge Voltage       |         |
| (per MIL-STD-883, Method 3015) | >2000V  |

# Operating Conditions [1]

| Parameter       | Description                                                                                   | Min   | Max   | Unit |
|-----------------|-----------------------------------------------------------------------------------------------|-------|-------|------|
| $V_{DD}$        | Supply Voltage                                                                                | 3.135 | 3.465 | V    |
| T <sub>A</sub>  | Operating Temperature (Ambient Temperature)                                                   | 0     | 70    | °C   |
| C <sub>L</sub>  | Load Capacitance                                                                              |       | 30    | pF   |
| C <sub>IN</sub> | Input Capacitance                                                                             |       | 7     | pF   |
| t <sub>PU</sub> | Power up time for all VDDs to reach minimum specified voltage (power ramps must be monotonic) | 0.05  | 50    | ms   |

# **Electrical Characteristics** Over the Operating Range

| Parameter          | Description                              | Test Conditions                                                                  | Min | Max | Unit |
|--------------------|------------------------------------------|----------------------------------------------------------------------------------|-----|-----|------|
| V <sub>IL</sub>    | Input LOW Voltage <sup>[2]</sup>         | Except serial interface pins                                                     |     | 0.8 | V    |
| V <sub>ILiic</sub> | Input LOW Voltage                        | For serial interface pins only                                                   |     | 0.7 | V    |
| V <sub>IH</sub>    | Input HIGH Voltage <sup>[2]</sup>        |                                                                                  | 2.0 |     | V    |
| I <sub>IL</sub>    | Input LOW Current (BUF_IN input)         | V <sub>IN</sub> = 0V                                                             | -10 | 10  | μΑ   |
| I <sub>IL</sub>    | Input LOW Current<br>(Except BUF_IN Pin) | V <sub>IN</sub> = 0V                                                             |     | 100 | μΑ   |
| I <sub>IH</sub>    | Input HIGH Current                       | $V_{IN} = V_{DD}$                                                                | -10 | 10  | μΑ   |
| V <sub>OL</sub>    | Output LOW Voltage <sup>[3]</sup>        | I <sub>OL</sub> = 25 mA                                                          |     | 0.4 | V    |
| V <sub>OH</sub>    | Output HIGH Voltage <sup>[3]</sup>       | I <sub>OH</sub> = -36 mA                                                         | 2.4 |     | V    |
| I <sub>DD</sub>    | Supply Current <sup>[3]</sup>            | Unloaded outputs, 100 MHz                                                        |     | 200 | mA   |
| I <sub>DD</sub>    | Supply Current <sup>[3]</sup>            | Loaded outputs, 100 MHz                                                          |     | 290 | mA   |
| I <sub>DD</sub>    | Supply Current <sup>[3]</sup>            | Unloaded outputs, 66.67 MHz                                                      |     | 150 | mA   |
| I <sub>DD</sub>    | Supply Current <sup>[3]</sup>            | Loaded outputs, 66.67 MHz                                                        |     | 185 | mA   |
| I <sub>DDS</sub>   | Supply Current                           | BUF_IN=V <sub>DD</sub> or V <sub>SS</sub><br>All other inputs at V <sub>DD</sub> |     | 500 | μА   |

- Electrical parameters are guaranteed under the operating conditions specified.
   BUF\_IN input has a threshold voltage of V<sub>DD</sub>/2.
   Parameter is guaranteed by design and characterization. Not 100% tested in production.

Document #: 38-07143 Rev. \*B



# Switching Characteristics<sup>[4]</sup> Over the Operating Range

| Parameter      | Name                                             | Test Conditions                | Min  | Тур  | Max  | Unit |
|----------------|--------------------------------------------------|--------------------------------|------|------|------|------|
|                | Maximum Operating Frequency                      |                                |      |      | 100  | MHz  |
|                | Duty Cycle <sup>[3, 5]</sup> = $t_2 \div t_1$    | Measured at 1.5V               | 45.0 | 50.0 | 55.0 | %    |
| t <sub>3</sub> | Rising Edge Rate <sup>[3]</sup>                  | Measured between 0.4V and 2.4V | 0.9  | 1.5  | 4.0  | V/ns |
| t <sub>4</sub> | Falling Edge Rate <sup>[3]</sup>                 | Measured between 2.4V and 0.4V | 0.9  | 1.5  | 4.0  | V/ns |
| t <sub>5</sub> | Output to Output Skew <sup>[3]</sup>             | All outputs equally loaded     | -250 |      | +250 | ps   |
| t <sub>6</sub> | SDRAM Buffer LH Propogation Delay <sup>[3]</sup> | Input edge greater than 1 V/ns | 1.0  | 3.5  | 5.0  | ns   |
| t <sub>7</sub> | SDRAM Buffer HL Propogation Delay <sup>[3]</sup> | Input edge greater than 1 V/ns | 1.0  | 3.5  | 5.0  | ns   |
| t <sub>8</sub> | SDRAM Buffer Enable Delay <sup>[3]</sup>         | Input edge greater than 1 V/ns | 1.0  | 5    | 12   | ns   |
| t <sub>9</sub> | SDRAM Buffer Disable Delay <sup>[3]</sup>        | Input edge greater than 1 V/ns | 1.0  | 20   | 30   | ns   |

# **Switching Waveforms**

Figure 2. Duty Cycle Timing



Figure 3. All Outputs Rise/Fall Time



Figure 4. Output-Output Skew



- 4. All parameters specified with loaded outputs.5. Duty cycle of input clock is 50%. Rising and falling edge rate of the input clock is greater than 1 V/ns.

Document #: 38-07143 Rev. \*B



# Switching Waveforms (continued)

Figure 5. SDRAM Buffer LH and HL Propagataion Delay



Figure 6. SDRAM Buffer Enable and Disable Times



# **Test Circuit**



[+] Feedback



### **Application Information**

Clock traces must be terminated with either series or parallel termination, as is normally done.

**CPUCLE** BUF\_IN **PCICLK** USBCLK SDATA SDRAM(0-13 SDRAM(0-13) SCLK. SCLK REF APIC  $V_{DD}$ \* CY2280 48 Pin SSOP (or CY2281 or CY2282) CY 2314 28 Pin SOIC = DECOUPLING CAPACITORS \* This Frequency Synthesizer is used to generate = OPTIONAL EMI REDUCING CAPACITORS CPU, PCI, USB, REF, and APIC Clocks = SERIES TERMINATING RESISTORS

Figure 7. Application Circuit

### Recommendation

- Surface mount, low ESR,and ceramic capacitors must be used for filtering. Typically, these capacitors have a value of 0.1 µF. In some cases, smaller value capacitors may be required.
- The value of the series terminating resistor satisfies the following equation, where Rtrace is the loaded characteristic impedance of the trace, Rout is the output impedance of the buffer (typically 25Ω), and Rseries is the series terminating resistor. Rseries > Rtrace Rout
- Footprints must be laid out for optional EMI reducing capacitors, which should be placed as close to the terminating resistor as is physically possible. Typical values of these capacitors range from 4.7 pF to 22 pF.
- A ferrite bead may be used to isolate the board V<sub>DD</sub> from the clock generator V<sub>DD</sub> island. Ensure that the ferrite bead offers greater than 50Ω impedance at the clock frequency, under loaded DC conditions. Refer to the application note Layout and Termination Techniques for Cypress Clock Generators for more details.
- If a ferrite bead is used, a 10 μF to 22 μF tantalum bypass capacitor should be placed close to the ferrite bead. This capacitor prevents power supply droop during current surges.

### **Ordering Information**

| Ordering Code   | Package<br>Name | Package Type                | Operating<br>Range |
|-----------------|-----------------|-----------------------------|--------------------|
| Pb-Free         |                 |                             |                    |
| CY2314ANZSXC-1  | SZ283           | 28-Pin SOIC                 | Commercial         |
| CY2314ANZSXC-1T | SZ283           | 28-Pin SOIC - Tape and Reel | Commercial         |

Document #: 38-07143 Rev. \*B Page 6 of 8



# **Package Diagram**

Figure 8. 28-Pin (300-Mil) Molded SOIC SZ283





### **Document History Page**

|      | Document Title: CY2314ANZ 14 Output, 3.3V SDRAM Buffer for Desktop PCs with 3 DIMMs Document Number: 38-07143 |                    |                    |                                                                                                                |  |  |
|------|---------------------------------------------------------------------------------------------------------------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------|--|--|
| Rev. | ECN No.                                                                                                       | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                          |  |  |
| **   | 110252                                                                                                        | DSG                | 11/18/01           | Change from Spec number: 38-00687 to 38-07143                                                                  |  |  |
| *A   | 121830                                                                                                        | RBI                | 12/14/02           | Power up requirements added to Operating Conditions Information                                                |  |  |
| *B   | 2606695                                                                                                       | KVM/PYRS           | 11/13/08           | Update Ordering Information Table: Remove CY2314ANZSC-1 Add Pb-free devices CY2314ANZSXC-1 and CY2314ANZSXC-1T |  |  |

### Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

| Products         |                      | PSoC Solutions        |                                   |
|------------------|----------------------|-----------------------|-----------------------------------|
| PSoC             | psoc.cypress.com     | General               | psoc.cypress.com/solutions        |
| Clocks & Buffers | clocks.cypress.com   | Low Power/Low Voltage | psoc.cypress.com/low-power        |
| Wireless         | wireless.cypress.com | Precision Analog      | psoc.cypress.com/precision-analog |
| Memories         | memory.cypress.com   | LCD Drive             | psoc.cypress.com/lcd-drive        |
| Image Sensors    | image.cypress.com    | CAN 2.0b              | psoc.cypress.com/can              |
|                  |                      | USB                   | psoc.cypress.com/usb              |

© Cypress Semiconductor Corporation, 2005-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 38-07143 Rev. \*B

Revised November 10, 2008

Page 8 of 8

QDR RAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress, IDT, NEC, Renesas, and Samsung. All product and company names mentioned in this document are the trademarks of their respective holders.