



### **General Description**

The MAX2247 low-voltage, three-stage linear power amplifier (PA) is optimized for 802.11b/g wireless LAN (WLAN) applications in the 2.4GHz ISM band. The device is integrated with an adjustable bias control, power detector, and shutdown mode. The MAX2247 features 29dB of power gain and delivers up to +24dBm of linear output power at 24% efficiency from a single +3.3V supply. It achieves less than -32dBc firstside lobe suppression and less than -55dBc secondside lobe suppression under 802.11b modulation. In addition, the device can be matched for optimum efficiency and performance at output power levels from +10dBm to +24dBm. Its high +28dBm saturated output power also allows the device to meet the requirements of 802.11g OFDM modulation.

The MAX2247 features an external bias-control pin that allows the supply current of the device to be dynamically throttled back at lower output power levels, thus improving efficiency while maintaining sufficient sidelobe suppression. Proprietary internal bias circuitry maintains stable device performance over temperature and voltage-supply variations. An additional power-saving feature is a logic-level shutdown pin that reduces supply current to 0.5µA and eliminates the need for an external supply switch. The integrated shutdown function also allows guaranteed device ramp-on and rampoff times.

The MAX2247 integrates a power detector with 20dB dynamic range and ±0.8dB accuracy at the highest output power level. The detector provides a buffered DC voltage proportional to the output power of the device, saving cost and space by eliminating a coupler and op amp usually required to implement a power detector function. The device is packaged in the tiny 3 x 4 chip-scale package (UCSP™), measuring only 1.5mm × 2mm, making it the ideal solution for radios built in small form factors.

#### **Applications**

IEEE 802.11b DSSS WLAN IEEE 802.11g OFDM WLAN HomeRF™ 2.4GHz Cordless Phones 2.4GHz ISM Radios

UCSP is a trademark of Maxim Integrated Products, Inc. HomeRF is a trademark of HomeRF Working Group.

#### **Features**

- **♦ 2.4GHz to 2.5GHz Operating Range**
- ♦ Up to +24dBm Linear Output Power (ACPR of Less than -32dBc First-Side Lobe and Less than -55dBc Second-Side Lobe)
- ♦ 24% PAE at +24dBm Linear Output Power, 3.3V 24% PAE at +21dBm Linear Output Power, 3.0V
- ♦ 29dB Power Gain
- ♦ On-Chip Power Detector with Buffered Output
- ♦ Internal 50Ω Input Matching
- ♦ External Bias Control for Current Throttleback
- ♦ Integrated Bias Circuitry
- **♦** +2.7V to +4.2V Single-Supply Operation
- ♦ 0.5µA Shutdown Mode
- **♦** Tiny Chip-Scale Package (1.5mm × 2mm)

### **Ordering Information**

| PART         | TEMP RANGE     | PIN-<br>PACKAGE | TOP<br>MARK |
|--------------|----------------|-----------------|-------------|
| MAX2247EBC-T | -40°C to +85°C | 4 x 3 UCSP*     | AAW         |
| MAX2247EWC+T | -40°C to +85°C | 12 WLP          | +AAX        |

- \*Requires special solder temperature profile in the Absolute Maximum Ratings Sections.
- -Denotes a package containing lead(Pb).
- +Denotes a lead(pB)-free/RoHS-compliant package.
- T = Tape and reel.

Typical Operating Circuit appears at end of data sheet.

## Pin Configuration



Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

#### **ABSOLUTE MAXIMUM RATINGS**

| VCC1, VCC2, VCCB, RF_OUT to GND0.3              |        |
|-------------------------------------------------|--------|
| SHDN, BIAS, PD_OUT0.3V to Vo                    | + 0.3V |
| RF Input Power (50 $\Omega$ source)             | +5dBm  |
| RF_IN Input Current                             | ±1mA   |
| Maximum VSWR Without Damage                     |        |
| Maximum VSWR for Stable Operation, POUT < +25dB | m5:1   |
| Continuous Power Dissipation ( $T_A = +70$ °C)  |        |
| 4 × 3 UCSP, 12 WLP                              |        |
| (derate 28.5mW/°C above +70°C)                  | 1.3W   |
| Thermal Resistance (Note 1)                     |        |

| Operating Temperature Range  Junction Temperature  Storage Temperature Range | +150°C                                                         |
|------------------------------------------------------------------------------|----------------------------------------------------------------|
| UCSP Bump Temperature (soldering) (Note                                      |                                                                |
| Infrared (15s)                                                               |                                                                |
| Vapor Phase (60s)                                                            | +215°C                                                         |
| WLP Bump Soldering Temperature                                               | +250°C                                                         |
| Continuous Operating Lifetime(For Operating Temperature, $T_A \ge +60$ °C)   | $10 \text{yrs} \times 0.92^{(\text{TA} - 60^{\circ}\text{C})}$ |

- Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a fourlayer board. For detailed information on package thermal considerations, refer to www.maxim-ic.com/thermal-tutorial.
- Note 2: This device is constructed using a unique set of packaging techniques that impose a limit on the thermal profile the device can be exposed to during board-level solder attach and rework. This limit permits the use of only the solder profiles recommended in the industry-standard specification, JEDEC 020A, paragraph 7.6, Table 3 for IR/VPR and convection reflow. Preheating is required. Hand or wave soldering is not recommended.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



CAUTION! ESD SENSITIVE DEVICE

#### DC ELECTRICAL CHARACTERISTICS

(MAX2247 EV kit, V<sub>CC</sub> = +2.7V to +4.2V, SHDN = V<sub>CC</sub>, RF\_IN and RF\_OUT terminated to 50Ω, T<sub>A</sub> = -40°C to +85°C. Typical values are at +3V and  $T_A = +25$ °C, unless otherwise noted.) (Note 3)

| PARAMETER                   | С                                                                                              | CONDITIONS                                           |       | TYP | MAX | UNITS |
|-----------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------|-------|-----|-----|-------|
| Supply Voltage              |                                                                                                |                                                      |       |     | 4.2 | V     |
|                             |                                                                                                | $P_{OUT} = +24dBm, V_{CC} = 3.3V$                    |       | 317 | 350 |       |
|                             | Idle current = $250mA$<br>with $V_{CC} = 3.3V$                                                 | $P_{OUT} = +25dBm, V_{CC} = 4.2V$                    |       | 345 |     |       |
|                             | WILL VCC = 5.5 V                                                                               | $P_{OUT} = +23dBm, V_{CC} = 3.0V$                    |       | 305 |     |       |
| Supply Current (Notes 4, 5) | P <sub>OUT</sub> = +21dBm with op<br>Refer to the MAX2247 E                                    | otimized output-matching circuit. V kit for details. | 175   |     | mA  |       |
|                             | P <sub>OUT</sub> = +18dBm with op<br>Refer to the MAX2247 E                                    | otimized output-matching circuit.                    | . 120 |     |     |       |
|                             | POUT = +15dBm with optimized output-matching circuit. Refer to the MAX2247 EV kit for details. |                                                      |       | 85  |     |       |
| Shutdown Supply Current     | SHDN = 0, no RF signal                                                                         | SHDN = 0, no RF signal applied                       |       | 0.5 | 10  | μΑ    |
| Digital Input Logic High    |                                                                                                |                                                      |       |     |     | V     |
| Digital Input Logic Low     |                                                                                                |                                                      |       |     | 0.8 | V     |
| Digital Input Current High  |                                                                                                |                                                      |       |     | +5  | μΑ    |
| Digital Input Current Low   |                                                                                                |                                                      |       |     | +1  | μΑ    |

MIXIM

#### **AC ELECTRICAL CHARACTERISTICS**

(MAX2247 EV kit,  $V_{CC} = +3V$ ,  $f_{RF} = 2.45$ GHz,  $\overline{SHDN} = V_{CC}$ ,  $50\Omega$  RF system impedance,  $T_A = +25^{\circ}$ C, unless otherwise noted.) (Note 6)

| PARAMETER                                      | CONDIT                                                      | ONS                                                 | MIN | TYP        | MAX   | UNITS |
|------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------|-----|------------|-------|-------|
| RF Frequency Range<br>(Notes 5, 7)             |                                                             |                                                     |     | 2.4 to 2.5 |       | GHz   |
|                                                | V <sub>CC</sub> = 3V, P <sub>OUT</sub> = +23dBm             | T <sub>A</sub> = +25°C                              | 26  | 29.5       |       |       |
| Power Gain (Notes 3, 5, 9)                     | VCC_ = 3V, 1 001 = +23dBill                                 | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 25  |            |       | dB    |
| Tower dam (Notes 5, 5, 5)                      | V <sub>CC</sub> _ = 3.3V, P <sub>OUT</sub> = +24dBm         |                                                     |     | 29.5       |       | QD.   |
|                                                | $V_{CC} = 4.2V, P_{OUT} = +25dBm$                           |                                                     |     | 30.5       |       |       |
| Gain Variation Over Supply<br>Voltage (Note 5) | V <sub>CC</sub> = 3.0V to 3.6V                              |                                                     |     | ±0.5       |       | dB    |
| 0.1.15                                         | 4.000 Ei                                                    | V <sub>CC</sub> _ = 3V                              | 22  | 23         |       |       |
| Output Power Over Temperature (Notes 5, 9)     | ACPR: First-side lobe < -32dBo<br>second-side lobe < -55dBc | $V_{CC} = 3.3V$                                     |     | 24         |       | dBm   |
| (140163 3, 9)                                  | second-side lobe < -soubc                                   | $V_{CC_{-}} = 4.2V$                                 |     | 25         |       |       |
| Saturated Output Power                         | $P_{IN} = +5dBm$                                            |                                                     |     | 27.8       |       | dBm   |
| Harmonic Output (2f, 3f, 4f)                   |                                                             |                                                     |     | -45        |       | dBc   |
| Input VSWR                                     | Over full P <sub>IN</sub> range                             |                                                     |     | 1.8:1      | 2.5:1 |       |
| Output VSWR                                    | Over full Pout range                                        |                                                     |     | 2:1        | 2.5:1 |       |
| Power Ramp Turn-On Time (Note 8)               |                                                             |                                                     |     | 0.8        | 1.5   | μs    |
| Power Ramp Turn-Off Time (Note 10)             |                                                             |                                                     |     | 0.8        | 1.5   | μs    |
| RF Output Detector<br>Response Time            |                                                             |                                                     |     | 0.9        |       | μs    |
|                                                | $P_{OUT} = +23dBm$                                          |                                                     |     | 1          |       |       |
| RF Output Detector Voltage (Note 11)           | Pout = +15dBm                                               |                                                     |     | 0.6        |       | V     |
| (14010-11)                                     | POUT = +7dBm                                                |                                                     |     | 0.47       |       |       |

**Note 3:** Characteristics are production tested at T<sub>A</sub> = +25°C. DC specifications over temperature are guaranteed by design and characterization.

Note 4: Idle current is controlled by external DAC for best efficiency over the entire output power range.

**Note 5:** Parameter is measured with RF modulation based on IEEE 802.11b standard.

Note 6: Minimum and maximum specifications are guaranteed by design and characterization.

**Note 7:** Operation outside this range is possible but not guaranteed.

Note 8: The total turn-on time required for PA output power to settle to within 0.5dB of the final value.

Note 9: Specification is corrected for PC board loss of approximately 0.3dB, on the output of the MAX2247 EV kit.

Note 10: Total turn-off time required for PA supply current to fall below 10µA.

Note 11: See the Typical Operating Characteristics for statistical variation.

## Typical Operating Characteristics

 $(V_{CC} = 3V, f_{RF} = 2.45 GHz, with MAX2247 EV kit optimized for P_{OUT} = +23 dBm. T_A = +25 °C, unless otherwise noted.)$ 



## Typical Operating Characteristics (continued)

 $(V_{CC} = 3V, f_{RF} = 2.45 GHz, with MAX2247 EV kit optimized for P_{OUT} = +23 dBm. T_A = +25 °C, unless otherwise noted.)$ 



OUTPUT POWER (dBm)

OUTPUT POWER (dBm)

OUTPUT POWER (dBm)

## **Pin Description**

| BUMP | NAME              | DESCRIPTION                                                                                                                                                                                                         |
|------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1   | BIAS              | Bias Control. The overall current is set by the current sourced through the bias pin. See the <i>Bias Circuitry</i> section.                                                                                        |
| A2   | V <sub>CC</sub> 2 | Second-Stage DC Supply Voltage. Sets the bias and external matching for the second amplifier stage. Requires a small inductance. Bypass to ground using the configuration in the <i>Typical Operating Circuit</i> . |
| АЗ   | GND2              | Second-Stage Ground. See the Applications Information section for detailed layout information.                                                                                                                      |
| A4   | V <sub>CC</sub> 1 | First-Stage DC Supply Voltage. Sets the bias and external matching for the first amplifier stage. Requires a small inductance. Bypass to ground using the configuration in the <i>Typical Operating Circuit</i> .   |
| B1   | GND3              | Third-Stage Ground. See the Applications Information section for detailed layout information.                                                                                                                       |
| В3   | PD_OUT            | Power-Detector Output. This output is a DC voltage indicating the PA output power.                                                                                                                                  |
| В4   | GND1              | First-Stage and Bias-Control Circuit Ground                                                                                                                                                                         |
| C1   | RF_OUT            | RF Output. Open-collector output. Requires a pullup inductor, which is part of the matching network.                                                                                                                |
| C2   | SHDN              | Shutdown Input. Drive logic low to place the device in shutdown mode. Drive logic high for normal operation.                                                                                                        |
| C3   | VccB              | Bias Circuit DC Supply Voltage. Bypass to ground using the configuration in the Typical Operating Circuit.                                                                                                          |
| C4   | RF_IN             | RF Input. Internally matched to $50\Omega$ . Requires an external DC-blocking cap.                                                                                                                                  |

# Functional Diagram/Typical Operating Circuit



### **Detailed Description**

The MAX2247 linear power amplifier (PA) offers a wide variety of features incorporated into a tiny UCSP package. The device includes internal bias circuitry, an integrated power detector with buffered output, low-power shutdown mode, and internal input matching. The MAX2247 output power can be optimized for +15dBm to +24dBm by adjusting the output, first-stage, and second-stage matching network (see the *Typical Operating Circuit*) while exceeding 802.11b ACPR requirements. In addition, external bias control allows dynamic throttle-back of the supply current to increase efficiency.

The MAX2247's performance can be optimized for lower output power levels. Go to the Maxim website, www.maxim-ic.com, for MAX2247 application notes covering performance at +21dBm, +18dbm, and +15dBm.

#### **Bias Circuitry**

To improve efficiency at lower output levels, a bias pin is offered to allow dynamic current control. An external current DAC or resistor network can be used to throttle-back current at lower output powers while still maintaining ACPR requirements. By including an internal voltage regulator along with the bias circuitry, no external bias voltage is necessary. The internal voltage regulator maintains stable performance of the bias circuitry over temperature and supply variations.

The overall current of the MAX2247 is set by the current sourced through the bias pin. The overall current is 540 times the bias current. An internal bandgap reference provides +1.2V to each bias stage (see Figure 1). An external resistor to ground can be placed at the bias pin to set the bias current (refer to the MAX2247 evaluation kit).

An external current DAC can be connected directly to the bias pin to adjust the bias current of the MAX2247. Figure 2 shows the MAX2247 connected to the MAX2820 zero-IF transceiver, which includes a 4-bit DAC.

#### **Shutdown Mode**

The MAX2247 features a low-power shutdown mode to further reduce current consumption. The MAX2247 responds to logic-level signals at the SHDN pin. A logic-level high enables all circuitry, while a logic-level low places the device in low-power shutdown mode and reduces supply current to 0.5µA (typ). Power-ramp turn-on and turn-off times are guaranteed to be less than 1.5µs.

#### **Power Detector**

This device includes a power detector that samples the peak voltage of the output and generates a voltage proportional to the output power. The detector is fully temperature compensated and allows the user to set the detector bandwidth with an external capacitor.



Figure 1. Internal Bias Circuitry



Figure 2. The MAX2247 Connected to the Current DAC of the MAX2820 for Bias Control

## Applications Information

The MAX2247 is a three-stage amplifier that requires special attention to board layout and grounding for optimum output power, gain, efficiency, and side-lobe suppression. For ease of implementation, the MAX2247 evaluation (EV) kit layout should be used as a model. Gerber files are available from Maxim upon request. Follow the recommendations below to optimize performance when adapting the layout to your board.

#### **Interstage Matching and Bypassing**

VCC1 and VCC2 provide DC bias to the open-collector outputs of the first- and second-stage amplifiers and are also part of the interstage matching networks required to optimize performance among the three amplifier stages. The MAX2247 must have a small amount of inductance on the VCC lines in addition to the inductance already provided on-chip. See the *Typical Application Circuit* for the lumped and discrete component values used on the MAX2247 EV kit for optimum interstage matching and RF bypassing.

In addition to RF bypass capacitors on each bias line, a global bypass capacitor of  $4.7\mu\text{F}$  is necessary to filter any noise on the supply line. Route separate V<sub>CC</sub> bias paths from the global bypass capacitor (using a star topology) to avoid coupling between PA stages. Use the MAX2247 EV kit PC board layout as a guide.

#### **Input Matching**

The MAX2247 includes internal input matching to  $50\Omega$ , so no external matching network is required. A DC-blocking capacitor is required at the input to the device.

#### **Output Matching**

The RF\_OUT port is an open-collector output that must be pulled to V<sub>CC</sub> through an RF choke for proper biasing (see the *Typical Operating Circuit*). A shunt 22pF capacitor to ground is required at the supply side of the inductor. In addition, a matching network is required for optimum gain, efficiency, ACPR, and output power. The EV kit should serve as a good starting point for your layout. However, optimum performance is layout dependent, and some component optimization may be required. It is important to leave room on your board for tuning/optimization.

#### **Ground Vias**

To achieve optimum gain, output power, thermal performance, and ACPR performance, ground vias should be properly placed throughout the layout. Each ground pin requires its own through-hole via (diameter = 10mils) placed as near as possible to the device pin. This reduces ground inductance, thermal resistance, and feedback between stages. Use the MAX2247 EV kit PC board layout as a guide.

#### UCSP Reliability

The tiny chip-scale package (UCSP) represents a unique package that greatly reduces board space compared to other packages. UCSP reliability is integrally linked to the user's assembly methods, circuit board material, and usage environment. Operating life test and moisture resistance remains uncompromised, as it is primarily determined by the wafer-fabrication process. Mechanical stress performance is a greater consideration for a UCSP. UCSP solder-joint contact

integrity must be considered because the package is attached through direct solder contact to the user's PC board. Testing done to characterize the UCSP reliability performance shows that it is capable of performing reliably through environmental stresses. Users should also be aware that as with any interconnect system there are electromigration-based current limits that, in this case, apply to the maximum allowable current in the bumps. Reliability is a function of this current, the duty cycle, lifetime, and bump temperature. See the Absolute Maximum Ratings section for any specific limitations listed under Continuous Operating Lifetime. Results of environmental stress tests and additional usage data and recommendations are detailed in the UCSP application note, which can be found on Maxim's website at www.maxim-ic.com/1st\_pages/UCSP.htm.

## **Chip Information**

TRANSISTOR COUNT: 1425

## **Package Information**

For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO.   |
|--------------|--------------|----------------|
| 4 x 3 UCSP   | B12-8        | <u>21-0104</u> |
| 12 WLP       | W121B2+2     | 21-0009        |



#### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE |                                                                           | PAGES<br>CHANGED |
|--------------------|------------------|---------------------------------------------------------------------------|------------------|
| 4                  | 8/03             |                                                                           |                  |
| 5                  | 1/09             | Added MAX2247EWC+T to Ordering Information, added WLP package information | 1, 2, 9          |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

0 \_\_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600